trans.c 51.6 KB
Newer Older
1 2 3 4 5 6 7
/******************************************************************************
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
 *
8
 * Copyright(c) 2007 - 2014 Intel Corporation. All rights reserved.
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
 * USA
 *
 * The full GNU General Public License is included in this distribution
25
 * in the file called COPYING.
26 27 28 29 30 31 32
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 * BSD LICENSE
 *
33
 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *****************************************************************************/
63 64
#include <linux/pci.h>
#include <linux/pci-aspm.h>
65
#include <linux/interrupt.h>
66
#include <linux/debugfs.h>
67
#include <linux/sched.h>
68 69
#include <linux/bitops.h>
#include <linux/gfp.h>
70

71
#include "iwl-drv.h"
72
#include "iwl-trans.h"
73 74
#include "iwl-csr.h"
#include "iwl-prph.h"
75
#include "iwl-agn-hw.h"
76
#include "internal.h"
77

78 79 80 81 82 83 84 85 86 87 88 89 90 91
static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
{
	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
		    ((reg & 0x0000ffff) | (2 << 28)));
	return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
}

static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
{
	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
		    ((reg & 0x0000ffff) | (3 << 28)));
}

92
static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
93
{
94 95 96 97 98 99 100 101
	if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
				       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
				       ~APMG_PS_CTRL_MSK_PWR_SRC);
	else
		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
				       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
				       ~APMG_PS_CTRL_MSK_PWR_SRC);
102 103
}

E
Emmanuel Grumbach 已提交
104 105 106
/* PCI registers */
#define PCI_CFG_RETRY_TIMEOUT	0x041

107
static void iwl_pcie_apm_config(struct iwl_trans *trans)
E
Emmanuel Grumbach 已提交
108
{
109
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
110
	u16 lctl;
E
Emmanuel Grumbach 已提交
111 112 113 114 115 116 117 118 119

	/*
	 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
	 * Check if BIOS (or OS) enabled L1-ASPM on this device.
	 * If so (likely), disable L0S, so device moves directly L0->L1;
	 *    costs negligible amount of power savings.
	 * If not (unlikely), enable L0S, so there is at least some
	 *    power savings, even without L1.
	 */
120
	pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
121
	if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
E
Emmanuel Grumbach 已提交
122 123
		/* L1-ASPM enabled; disable(!) L0S */
		iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
124
		dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
E
Emmanuel Grumbach 已提交
125 126 127
	} else {
		/* L1-ASPM disabled; enable(!) L0S */
		iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
128
		dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
E
Emmanuel Grumbach 已提交
129
	}
130
	trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
E
Emmanuel Grumbach 已提交
131 132
}

133 134
/*
 * Start up NIC's basic functionality after it has been reset
135
 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
136 137
 * NOTE:  This does not load uCode nor start the embedded processor
 */
138
static int iwl_pcie_apm_init(struct iwl_trans *trans)
139 140 141 142 143 144 145 146 147 148
{
	int ret = 0;
	IWL_DEBUG_INFO(trans, "Init card's basic functions\n");

	/*
	 * Use "set_bit" below rather than "write", to preserve any hardware
	 * bits already set by default after reset.
	 */

	/* Disable L0S exit timer (platform NMI Work/Around) */
149 150 151
	if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
		iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
			    CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
152 153 154 155 156 157

	/*
	 * Disable L0s without affecting L1;
	 *  don't wait for ICH L0s (ICH bug W/A)
	 */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
158
		    CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
159 160 161 162 163 164 165 166 167

	/* Set FH wait threshold to maximum (HW error during stress W/A) */
	iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);

	/*
	 * Enable HAP INTA (interrupt from management bus) to
	 * wake device's PCI Express link L1a -> L0s
	 */
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
168
		    CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
169

170
	iwl_pcie_apm_config(trans);
171 172

	/* Configure analog phase-lock-loop before activating to D0A */
173
	if (trans->cfg->base_params->pll_cfg_val)
174
		iwl_set_bit(trans, CSR_ANA_PLL_CFG,
175
			    trans->cfg->base_params->pll_cfg_val);
176 177 178 179 180 181 182 183 184 185 186 187 188

	/*
	 * Set "initialization complete" bit to move adapter from
	 * D0U* --> D0A* (powered-up active) state.
	 */
	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/*
	 * Wait for clock stabilization; once stabilized, access to
	 * device-internal resources is supported, e.g. iwl_write_prph()
	 * and accesses to uCode SRAM.
	 */
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
189 190
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
191 192 193 194 195
	if (ret < 0) {
		IWL_DEBUG_INFO(trans, "Failed to init the card\n");
		goto out;
	}

196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
	if (trans->cfg->host_interrupt_operation_mode) {
		/*
		 * This is a bit of an abuse - This is needed for 7260 / 3160
		 * only check host_interrupt_operation_mode even if this is
		 * not related to host_interrupt_operation_mode.
		 *
		 * Enable the oscillator to count wake up time for L1 exit. This
		 * consumes slightly more power (100uA) - but allows to be sure
		 * that we wake up from L1 on time.
		 *
		 * This looks weird: read twice the same register, discard the
		 * value, set a bit, and yet again, read that same register
		 * just to discard the value. But that's the way the hardware
		 * seems to like it.
		 */
		iwl_read_prph(trans, OSC_CLK);
		iwl_read_prph(trans, OSC_CLK);
		iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
		iwl_read_prph(trans, OSC_CLK);
		iwl_read_prph(trans, OSC_CLK);
	}

218 219 220
	/*
	 * Enable DMA clock and wait for it to stabilize.
	 *
221 222 223
	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
	 * bits do not disable clocks.  This preserves any hardware
	 * bits already set by default in "CLK_CTRL_REG" after reset.
224
	 */
225 226 227 228 229 230 231 232 233 234 235 236 237
	if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) {
		iwl_write_prph(trans, APMG_CLK_EN_REG,
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(20);

		/* Disable L1-Active */
		iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
				  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);

		/* Clear the interrupt in APMG if the NIC is in RFKILL */
		iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
			       APMG_RTC_INT_STT_RFKILL);
	}
238

239
	set_bit(STATUS_DEVICE_ENABLED, &trans->status);
240 241 242 243 244

out:
	return ret;
}

245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
/*
 * Enable LP XTAL to avoid HW bug where device may consume much power if
 * FW is not loaded after device reset. LP XTAL is disabled by default
 * after device HW reset. Do it only if XTAL is fed by internal source.
 * Configure device's "persistence" mode to avoid resetting XTAL again when
 * SHRD_HW_RST occurs in S3.
 */
static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
{
	int ret;
	u32 apmg_gp1_reg;
	u32 apmg_xtal_cfg_reg;
	u32 dl_cfg_reg;

	/* Force XTAL ON */
	__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
				 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);

	/* Reset entire device - do controller reset (results in SHRD_HW_RST) */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);

	udelay(10);

	/*
	 * Set "initialization complete" bit to move adapter from
	 * D0U* --> D0A* (powered-up active) state.
	 */
	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/*
	 * Wait for clock stabilization; once stabilized, access to
	 * device-internal resources is possible.
	 */
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			   25000);
	if (WARN_ON(ret < 0)) {
		IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
		/* Release XTAL ON request */
		__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
					   CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
		return;
	}

	/*
	 * Clear "disable persistence" to avoid LP XTAL resetting when
	 * SHRD_HW_RST is applied in S3.
	 */
	iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
				    APMG_PCIDEV_STT_VAL_PERSIST_DIS);

	/*
	 * Force APMG XTAL to be active to prevent its disabling by HW
	 * caused by APMG idle state.
	 */
	apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
						    SHR_APMG_XTAL_CFG_REG);
	iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
				 apmg_xtal_cfg_reg |
				 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);

	/*
	 * Reset entire device again - do controller reset (results in
	 * SHRD_HW_RST). Turn MAC off before proceeding.
	 */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);

	udelay(10);

	/* Enable LP XTAL by indirect access through CSR */
	apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
	iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
				 SHR_APMG_GP1_WF_XTAL_LP_EN |
				 SHR_APMG_GP1_CHICKEN_BIT_SELECT);

	/* Clear delay line clock power up */
	dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
	iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
				 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);

	/*
	 * Enable persistence mode to avoid LP XTAL resetting when
	 * SHRD_HW_RST is applied in S3.
	 */
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
		    CSR_HW_IF_CONFIG_REG_PERSIST_MODE);

	/*
	 * Clear "initialization complete" bit to move adapter from
	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
	 */
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/* Activates XTAL resources monitor */
	__iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
				 CSR_MONITOR_XTAL_RESOURCES);

	/* Release XTAL ON request */
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
				   CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
	udelay(10);

	/* Release APMG XTAL */
	iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
				 apmg_xtal_cfg_reg &
				 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
}

355
static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
356 357 358 359 360 361 362
{
	int ret = 0;

	/* stop device's busmaster DMA activity */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);

	ret = iwl_poll_bit(trans, CSR_RESET,
363 364
			   CSR_RESET_REG_FLAG_MASTER_DISABLED,
			   CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
365 366 367 368 369 370 371 372
	if (ret)
		IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");

	IWL_DEBUG_INFO(trans, "stop master\n");

	return ret;
}

373
static void iwl_pcie_apm_stop(struct iwl_trans *trans)
374 375 376
{
	IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");

377
	clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
378 379

	/* Stop device's DMA activity */
380
	iwl_pcie_apm_stop_master(trans);
381

382 383 384 385 386
	if (trans->cfg->lp_xtal_workaround) {
		iwl_pcie_apm_lp_xtal_enable(trans);
		return;
	}

387 388 389 390 391 392 393 394 395 396 397 398 399
	/* Reset the entire device */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);

	udelay(10);

	/*
	 * Clear "initialization complete" bit to move adapter from
	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
	 */
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
}

400
static int iwl_pcie_nic_init(struct iwl_trans *trans)
401
{
J
Johannes Berg 已提交
402
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
403 404

	/* nic_init */
405
	spin_lock(&trans_pcie->irq_lock);
406
	iwl_pcie_apm_init(trans);
407

408
	spin_unlock(&trans_pcie->irq_lock);
409

410 411
	if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
		iwl_pcie_set_pwr(trans, false);
412

J
Johannes Berg 已提交
413
	iwl_op_mode_nic_config(trans->op_mode);
414 415

	/* Allocate the RX queue, or reset if it is already allocated */
416
	iwl_pcie_rx_init(trans);
417 418

	/* Allocate or reset and init all Tx and Command queues */
419
	if (iwl_pcie_tx_init(trans))
420 421
		return -ENOMEM;

422
	if (trans->cfg->base_params->shadow_reg_enable) {
423
		/* enable shadow regs in HW */
424
		iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
425
		IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
426 427 428 429 430 431 432 433
	}

	return 0;
}

#define HW_READY_TIMEOUT (50)

/* Note: returns poll_bit return value, which is >= 0 if success */
434
static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
435 436 437
{
	int ret;

438
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
439
		    CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
440 441

	/* See if we got it */
442
	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
443 444 445
			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
			   HW_READY_TIMEOUT);
446

447
	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
448 449 450 451
	return ret;
}

/* Note: returns standard 0/-ERROR code */
452
static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
453 454
{
	int ret;
455
	int t = 0;
456

457
	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
458

459
	ret = iwl_pcie_set_hw_ready(trans);
460
	/* If the card is ready, exit 0 */
461 462 463 464
	if (ret >= 0)
		return 0;

	/* If HW is not ready, prepare the conditions to check again */
465
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
466
		    CSR_HW_IF_CONFIG_REG_PREPARE);
467

468
	do {
469
		ret = iwl_pcie_set_hw_ready(trans);
470 471
		if (ret >= 0)
			return 0;
472

473 474 475
		usleep_range(200, 1000);
		t += 200;
	} while (t < 150000);
476 477 478 479

	return ret;
}

480 481 482
/*
 * ucode
 */
483
static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
J
Johannes Berg 已提交
484
				   dma_addr_t phy_addr, u32 byte_cnt)
485
{
486
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
487 488
	int ret;

489
	trans_pcie->ucode_write_complete = false;
490 491

	iwl_write_direct32(trans,
492 493
			   FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
494 495

	iwl_write_direct32(trans,
496 497
			   FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
			   dst_addr);
498 499

	iwl_write_direct32(trans,
J
Johannes Berg 已提交
500 501
			   FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
			   phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
502 503

	iwl_write_direct32(trans,
504 505 506
			   FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
			   (iwl_get_dma_hi_addr(phy_addr)
				<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
507 508

	iwl_write_direct32(trans,
509 510 511 512
			   FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
			   1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
			   1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
			   FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
513 514

	iwl_write_direct32(trans,
515 516 517 518
			   FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE	|
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	|
			   FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
519

520 521
	ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
				 trans_pcie->ucode_write_complete, 5 * HZ);
522
	if (!ret) {
J
Johannes Berg 已提交
523
		IWL_ERR(trans, "Failed to load firmware chunk!\n");
524 525 526 527 528 529
		return -ETIMEDOUT;
	}

	return 0;
}

530
static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
J
Johannes Berg 已提交
531
			    const struct fw_desc *section)
532
{
J
Johannes Berg 已提交
533 534
	u8 *v_addr;
	dma_addr_t p_addr;
535
	u32 offset, chunk_sz = section->len;
536 537
	int ret = 0;

J
Johannes Berg 已提交
538 539 540
	IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
		     section_num);

541 542 543 544 545 546 547 548 549 550
	v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
				    GFP_KERNEL | __GFP_NOWARN);
	if (!v_addr) {
		IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
		chunk_sz = PAGE_SIZE;
		v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
					    &p_addr, GFP_KERNEL);
		if (!v_addr)
			return -ENOMEM;
	}
J
Johannes Berg 已提交
551

552
	for (offset = 0; offset < section->len; offset += chunk_sz) {
J
Johannes Berg 已提交
553 554
		u32 copy_size;

555
		copy_size = min_t(u32, chunk_sz, section->len - offset);
556

J
Johannes Berg 已提交
557
		memcpy(v_addr, (u8 *)section->data + offset, copy_size);
558 559 560
		ret = iwl_pcie_load_firmware_chunk(trans,
						   section->offset + offset,
						   p_addr, copy_size);
J
Johannes Berg 已提交
561 562 563 564 565
		if (ret) {
			IWL_ERR(trans,
				"Could not load the [%d] uCode section\n",
				section_num);
			break;
D
David Spinadel 已提交
566
		}
J
Johannes Berg 已提交
567 568
	}

569
	dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
J
Johannes Berg 已提交
570 571 572
	return ret;
}

573 574
static int iwl_pcie_load_cpu_secured_sections(struct iwl_trans *trans,
					      const struct fw_img *image,
575 576
					      int cpu,
					      int *first_ucode_section)
577 578
{
	int shift_param;
579
	int i, ret = 0;
580
	u32 last_read_idx = 0;
581 582 583

	if (cpu == 1) {
		shift_param = 0;
584
		*first_ucode_section = 0;
585 586
	} else {
		shift_param = 16;
587
		(*first_ucode_section)++;
588 589
	}

590 591 592 593 594 595 596 597
	for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
		last_read_idx = i;

		if (!image->sec[i].data ||
		    image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
			IWL_DEBUG_FW(trans,
				     "Break since Data not valid or Empty section, sec = %d\n",
				     i);
598
			break;
599 600 601
		}

		if (i == (*first_ucode_section) + 1)
602 603 604 605 606
			/* set CPU to started */
			iwl_set_bits_prph(trans,
					  CSR_UCODE_LOAD_STATUS_ADDR,
					  LMPM_CPU_HDRS_LOADING_COMPLETED
					  << shift_param);
607

608 609 610
		ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
		if (ret)
			return ret;
611
	}
612 613 614 615
	/* image loading complete */
	iwl_set_bits_prph(trans,
			  CSR_UCODE_LOAD_STATUS_ADDR,
			  LMPM_CPU_UCODE_LOADING_COMPLETED << shift_param);
616

617 618
	*first_ucode_section = last_read_idx;

619 620
	return 0;
}
621

622 623
static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
				      const struct fw_img *image,
624 625
				      int cpu,
				      int *first_ucode_section)
626 627 628
{
	int shift_param;
	int i, ret = 0;
629
	u32 last_read_idx = 0;
630 631 632

	if (cpu == 1) {
		shift_param = 0;
633
		*first_ucode_section = 0;
634 635
	} else {
		shift_param = 16;
636
		(*first_ucode_section)++;
637 638
	}

639 640 641 642 643 644 645 646
	for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
		last_read_idx = i;

		if (!image->sec[i].data ||
		    image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
			IWL_DEBUG_FW(trans,
				     "Break since Data not valid or Empty section, sec = %d\n",
				     i);
647
			break;
648 649
		}

650 651 652
		ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
		if (ret)
			return ret;
653 654
	}

655 656 657 658 659 660 661 662
	if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
		iwl_set_bits_prph(trans,
				  CSR_UCODE_LOAD_STATUS_ADDR,
				  (LMPM_CPU_UCODE_LOADING_COMPLETED |
				   LMPM_CPU_HDRS_LOADING_COMPLETED |
				   LMPM_CPU_UCODE_LOADING_STARTED) <<
					shift_param);

663 664
	*first_ucode_section = last_read_idx;

665 666 667
	return 0;
}

668
static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
669
				const struct fw_img *image)
670
{
671
	int ret = 0;
672
	int first_ucode_section;
673

674 675 676 677 678 679 680 681 682 683
	IWL_DEBUG_FW(trans,
		     "working with %s image\n",
		     image->is_secure ? "Secured" : "Non Secured");
	IWL_DEBUG_FW(trans,
		     "working with %s CPU\n",
		     image->is_dual_cpus ? "Dual" : "Single");

	/* configure the ucode to be ready to get the secured image */
	if (image->is_secure) {
		/* set secure boot inspector addresses */
684 685 686
		iwl_write_prph(trans,
			       LMPM_SECURE_INSPECTOR_CODE_ADDR,
			       LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE);
687

688 689 690
		iwl_write_prph(trans,
			       LMPM_SECURE_INSPECTOR_DATA_ADDR,
			       LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE);
691

692 693 694 695 696 697
		/* set CPU1 header address */
		iwl_write_prph(trans,
			       LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR,
			       LMPM_SECURE_CPU1_HDR_MEM_SPACE);

		/* load to FW the binary Secured sections of CPU1 */
698 699
		ret = iwl_pcie_load_cpu_secured_sections(trans, image, 1,
							 &first_ucode_section);
700 701
		if (ret)
			return ret;
702

703 704
	} else {
		/* load to FW the binary Non secured sections of CPU1 */
705 706
		ret = iwl_pcie_load_cpu_sections(trans, image, 1,
						 &first_ucode_section);
707 708 709 710 711
		if (ret)
			return ret;
	}

	if (image->is_dual_cpus) {
712 713 714 715
		/* set CPU2 header address */
		iwl_write_prph(trans,
			       LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
			       LMPM_SECURE_CPU2_HDR_MEM_SPACE);
716

717 718
		/* load to FW the binary sections of CPU2 */
		if (image->is_secure)
719 720 721
			ret = iwl_pcie_load_cpu_secured_sections(
							trans, image, 2,
							&first_ucode_section);
722
		else
723 724
			ret = iwl_pcie_load_cpu_sections(trans, image, 2,
							 &first_ucode_section);
725 726
		if (ret)
			return ret;
727
	}
728

729 730 731 732 733 734
	/* release CPU reset */
	if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
		iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
	else
		iwl_write32(trans, CSR_RESET, 0);

735 736 737 738 739 740 741 742 743 744 745 746 747 748
	if (image->is_secure) {
		/* wait for image verification to complete  */
		ret = iwl_poll_prph_bit(trans,
					LMPM_SECURE_BOOT_CPU1_STATUS_ADDR,
					LMPM_SECURE_BOOT_STATUS_SUCCESS,
					LMPM_SECURE_BOOT_STATUS_SUCCESS,
					LMPM_SECURE_TIME_OUT);

		if (ret < 0) {
			IWL_ERR(trans, "Time out on secure boot process\n");
			return ret;
		}
	}

749 750 751
	return 0;
}

752
static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
753
				   const struct fw_img *fw, bool run_in_rfkill)
754 755
{
	int ret;
756
	bool hw_rfkill;
757

758
	/* This may fail if AMT took ownership of the device */
759
	if (iwl_pcie_prepare_card_hw(trans)) {
760
		IWL_WARN(trans, "Exit HW not ready\n");
761 762 763
		return -EIO;
	}

764 765
	iwl_enable_rfkill_int(trans);

766
	/* If platform's RF_KILL switch is NOT set to KILL */
767
	hw_rfkill = iwl_is_rfkill_set(trans);
768
	if (hw_rfkill)
769
		set_bit(STATUS_RFKILL, &trans->status);
770
	else
771
		clear_bit(STATUS_RFKILL, &trans->status);
772
	iwl_trans_pcie_rf_kill(trans, hw_rfkill);
773
	if (hw_rfkill && !run_in_rfkill)
774 775
		return -ERFKILL;

776
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
777

778
	ret = iwl_pcie_nic_init(trans);
779
	if (ret) {
780
		IWL_ERR(trans, "Unable to init nic\n");
781 782 783 784
		return ret;
	}

	/* make sure rfkill handshake bits are cleared */
785 786
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
787 788 789
		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);

	/* clear (again), then enable host interrupts */
790
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
791
	iwl_enable_interrupts(trans);
792 793

	/* really make sure rfkill handshake bits are cleared */
794 795
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
796

797
	/* Load the given image to the HW */
798
	return iwl_pcie_load_given_ucode(trans, fw);
799 800
}

801
static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
802
{
803
	iwl_pcie_reset_ict(trans);
804
	iwl_pcie_tx_start(trans, scd_addr);
805 806
}

807
static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
808
{
809
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
810 811 812
	bool hw_rfkill, was_hw_rfkill;

	was_hw_rfkill = iwl_is_rfkill_set(trans);
813

814
	/* tell the device to stop sending interrupts */
815
	spin_lock(&trans_pcie->irq_lock);
816
	iwl_disable_interrupts(trans);
817
	spin_unlock(&trans_pcie->irq_lock);
818

819
	/* device going down, Stop using ICT table */
820
	iwl_pcie_disable_ict(trans);
821 822 823 824 825 826 827 828

	/*
	 * If a HW restart happens during firmware loading,
	 * then the firmware loading might call this function
	 * and later it might be called again due to the
	 * restart. So don't process again if the device is
	 * already dead.
	 */
829
	if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
830
		iwl_pcie_tx_stop(trans);
831
		iwl_pcie_rx_stop(trans);
832

833
		/* Power-down device's busmaster DMA clocks */
834
		iwl_write_prph(trans, APMG_CLK_DIS_REG,
835 836 837 838 839
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(5);
	}

	/* Make sure (redundant) we've released our request to stay awake */
840
	iwl_clear_bit(trans, CSR_GP_CNTRL,
841
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
842 843

	/* Stop the device, and put it in low power state */
844
	iwl_pcie_apm_stop(trans);
845 846 847 848

	/* Upon stop, the APM issues an interrupt if HW RF kill is set.
	 * Clean again the interrupt here
	 */
849
	spin_lock(&trans_pcie->irq_lock);
850
	iwl_disable_interrupts(trans);
851
	spin_unlock(&trans_pcie->irq_lock);
852 853

	/* stop and reset the on-board processor */
854
	iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
D
Don Fry 已提交
855 856

	/* clear all status bits */
857 858 859 860 861
	clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
	clear_bit(STATUS_INT_ENABLED, &trans->status);
	clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
	clear_bit(STATUS_TPOWER_PMI, &trans->status);
	clear_bit(STATUS_RFKILL, &trans->status);
862 863 864 865 866 867 868 869 870 871 872 873

	/*
	 * Even if we stop the HW, we still want the RF kill
	 * interrupt
	 */
	iwl_enable_rfkill_int(trans);

	/*
	 * Check again since the RF kill state may have changed while
	 * all the interrupts were disabled, in this case we couldn't
	 * receive the RF kill interrupt and update the state in the
	 * op_mode.
874 875 876 877 878 879
	 * Don't call the op_mode if the rkfill state hasn't changed.
	 * This allows the op_mode to call stop_device from the rfkill
	 * notification without endless recursion. Under very rare
	 * circumstances, we might have a small recursion if the rfkill
	 * state changed exactly now while we were called from stop_device.
	 * This is very unlikely but can happen and is supported.
880 881 882
	 */
	hw_rfkill = iwl_is_rfkill_set(trans);
	if (hw_rfkill)
883
		set_bit(STATUS_RFKILL, &trans->status);
884
	else
885
		clear_bit(STATUS_RFKILL, &trans->status);
886
	if (hw_rfkill != was_hw_rfkill)
887 888 889 890 891 892 893
		iwl_trans_pcie_rf_kill(trans, hw_rfkill);
}

void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
{
	if (iwl_op_mode_hw_rf_kill(trans->op_mode, state))
		iwl_trans_pcie_stop_device(trans);
894 895
}

896
static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
897 898
{
	iwl_disable_interrupts(trans);
899 900 901 902 903 904 905 906

	/*
	 * in testing mode, the host stays awake and the
	 * hardware won't be reset (not even partially)
	 */
	if (test)
		return;

907 908
	iwl_pcie_disable_ict(trans);

909 910
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
911 912 913 914 915 916 917 918 919 920 921 922 923 924
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/*
	 * reset TX queues -- some of their registers reset during S3
	 * so if we don't reset everything here the D3 image would try
	 * to execute some invalid memory upon resume
	 */
	iwl_trans_pcie_tx_reset(trans);

	iwl_pcie_set_pwr(trans, true);
}

static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
925 926
				    enum iwl_d3_status *status,
				    bool test)
927 928 929 930
{
	u32 val;
	int ret;

931 932 933 934 935 936
	if (test) {
		iwl_enable_interrupts(trans);
		*status = IWL_D3_STATUS_ALIVE;
		return 0;
	}

937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
	iwl_pcie_set_pwr(trans, false);

	val = iwl_read32(trans, CSR_RESET);
	if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
		*status = IWL_D3_STATUS_RESET;
		return 0;
	}

	/*
	 * Also enables interrupts - none will happen as the device doesn't
	 * know we're waking it up, only when the opmode actually tells it
	 * after this call.
	 */
	iwl_pcie_reset_ict(trans);

	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			   25000);
	if (ret) {
		IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
		return ret;
	}

	iwl_trans_pcie_tx_reset(trans);

	ret = iwl_pcie_rx_init(trans);
	if (ret) {
		IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
		return ret;
	}

	*status = IWL_D3_STATUS_ALIVE;
	return 0;
974 975
}

976
static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
977
{
978
	bool hw_rfkill;
J
Johannes Berg 已提交
979
	int err;
980

981
	err = iwl_pcie_prepare_card_hw(trans);
982
	if (err) {
983
		IWL_ERR(trans, "Error while preparing HW: %d\n", err);
J
Johannes Berg 已提交
984
		return err;
985
	}
986

987
	/* Reset the entire device */
988
	iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
989 990 991

	usleep_range(10, 15);

992
	iwl_pcie_apm_init(trans);
993

994 995 996
	/* From now on, the op_mode will be kept updated about RF kill state */
	iwl_enable_rfkill_int(trans);

997
	hw_rfkill = iwl_is_rfkill_set(trans);
998
	if (hw_rfkill)
999
		set_bit(STATUS_RFKILL, &trans->status);
1000
	else
1001
		clear_bit(STATUS_RFKILL, &trans->status);
1002
	iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1003

J
Johannes Berg 已提交
1004
	return 0;
1005 1006
}

1007
static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
1008
{
1009
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1010

1011
	/* disable interrupts - don't enable HW RF kill interrupt */
1012
	spin_lock(&trans_pcie->irq_lock);
1013
	iwl_disable_interrupts(trans);
1014
	spin_unlock(&trans_pcie->irq_lock);
1015

1016
	iwl_pcie_apm_stop(trans);
1017

1018
	spin_lock(&trans_pcie->irq_lock);
1019
	iwl_disable_interrupts(trans);
1020
	spin_unlock(&trans_pcie->irq_lock);
1021

E
Emmanuel Grumbach 已提交
1022
	iwl_pcie_disable_ict(trans);
1023 1024
}

1025 1026
static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
{
1027
	writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1028 1029 1030 1031
}

static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
{
1032
	writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1033 1034 1035 1036
}

static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
{
1037
	return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1038 1039
}

1040 1041
static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
{
A
Amnon Paz 已提交
1042 1043
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
			       ((reg & 0x000FFFFF) | (3 << 24)));
1044 1045 1046 1047 1048 1049 1050
	return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
}

static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
				      u32 val)
{
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
A
Amnon Paz 已提交
1051
			       ((addr & 0x000FFFFF) | (3 << 24)));
1052 1053 1054
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
}

1055 1056 1057 1058 1059 1060
static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget)
{
	WARN_ON(1);
	return 0;
}

1061
static void iwl_trans_pcie_configure(struct iwl_trans *trans,
1062
				     const struct iwl_trans_config *trans_cfg)
1063 1064 1065 1066
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans_pcie->cmd_queue = trans_cfg->cmd_queue;
1067
	trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
1068 1069 1070 1071 1072 1073 1074
	if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
		trans_pcie->n_no_reclaim_cmds = 0;
	else
		trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
	if (trans_pcie->n_no_reclaim_cmds)
		memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
		       trans_pcie->n_no_reclaim_cmds * sizeof(u8));
1075

1076 1077 1078 1079 1080
	trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
	if (trans_pcie->rx_buf_size_8k)
		trans_pcie->rx_page_order = get_order(8 * 1024);
	else
		trans_pcie->rx_page_order = get_order(4 * 1024);
1081 1082 1083

	trans_pcie->wd_timeout =
		msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
J
Johannes Berg 已提交
1084 1085

	trans_pcie->command_names = trans_cfg->command_names;
1086
	trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098

	/* Initialize NAPI here - it should be before registering to mac80211
	 * in the opmode but after the HW struct is allocated.
	 * As this function may be called again in some corner cases don't
	 * do anything if NAPI was already initialized.
	 */
	if (!trans_pcie->napi.poll && trans->op_mode->ops->napi_add) {
		init_dummy_netdev(&trans_pcie->napi_dev);
		iwl_op_mode_napi_add(trans->op_mode, &trans_pcie->napi,
				     &trans_pcie->napi_dev,
				     iwl_pcie_dummy_napi_poll, 64);
	}
1099 1100
}

1101
void iwl_trans_pcie_free(struct iwl_trans *trans)
1102
{
1103
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1104

1105 1106
	synchronize_irq(trans_pcie->pci_dev->irq);

1107
	iwl_pcie_tx_free(trans);
1108
	iwl_pcie_rx_free(trans);
1109

J
Johannes Berg 已提交
1110 1111
	free_irq(trans_pcie->pci_dev->irq, trans);
	iwl_pcie_free_ict(trans);
1112 1113

	pci_disable_msi(trans_pcie->pci_dev);
1114
	iounmap(trans_pcie->hw_base);
1115 1116
	pci_release_regions(trans_pcie->pci_dev);
	pci_disable_device(trans_pcie->pci_dev);
1117
	kmem_cache_destroy(trans->dev_cmd_pool);
1118

1119 1120 1121
	if (trans_pcie->napi.poll)
		netif_napi_del(&trans_pcie->napi);

1122
	kfree(trans);
1123 1124
}

D
Don Fry 已提交
1125 1126 1127
static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
{
	if (state)
1128
		set_bit(STATUS_TPOWER_PMI, &trans->status);
D
Don Fry 已提交
1129
	else
1130
		clear_bit(STATUS_TPOWER_PMI, &trans->status);
D
Don Fry 已提交
1131 1132
}

1133 1134
static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
						unsigned long *flags)
1135 1136
{
	int ret;
1137 1138 1139
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
1140

1141 1142 1143
	if (trans_pcie->cmd_in_flight)
		goto out;

1144
	/* this bit wakes up the NIC */
1145 1146
	__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
				 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177

	/*
	 * These bits say the device is running, and should keep running for
	 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
	 * but they do not indicate that embedded SRAM is restored yet;
	 * 3945 and 4965 have volatile SRAM, and must save/restore contents
	 * to/from host DRAM when sleeping/waking for power-saving.
	 * Each direction takes approximately 1/4 millisecond; with this
	 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
	 * series of register accesses are expected (e.g. reading Event Log),
	 * to keep device from sleeping.
	 *
	 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
	 * SRAM is okay/restored.  We don't check that here because this call
	 * is just for hardware register access; but GP1 MAC_SLEEP check is a
	 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
	 *
	 * 5000 series and later (including 1000 series) have non-volatile SRAM,
	 * and do not save/restore SRAM when power cycling.
	 */
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
			   CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
			   (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
			    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
	if (unlikely(ret < 0)) {
		iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
		if (!silent) {
			u32 val = iwl_read32(trans, CSR_GP_CNTRL);
			WARN_ONCE(1,
				  "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
				  val);
1178
			spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
1179 1180 1181 1182
			return false;
		}
	}

1183
out:
1184 1185 1186 1187
	/*
	 * Fool sparse by faking we release the lock - sparse will
	 * track nic_access anyway.
	 */
1188
	__release(&trans_pcie->reg_lock);
1189 1190 1191
	return true;
}

1192 1193
static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
					      unsigned long *flags)
1194
{
1195
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1196

1197
	lockdep_assert_held(&trans_pcie->reg_lock);
1198 1199 1200 1201 1202

	/*
	 * Fool sparse by faking we acquiring the lock - sparse will
	 * track nic_access anyway.
	 */
1203
	__acquire(&trans_pcie->reg_lock);
1204

1205 1206 1207
	if (trans_pcie->cmd_in_flight)
		goto out;

1208 1209
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
				   CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1210 1211 1212 1213 1214 1215 1216
	/*
	 * Above we read the CSR_GP_CNTRL register, which will flush
	 * any previous writes, but we need the write that clears the
	 * MAC_ACCESS_REQ bit to be performed before any other writes
	 * scheduled on different CPUs (after we drop reg_lock).
	 */
	mmiowb();
1217
out:
1218
	spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
1219 1220
}

1221 1222 1223 1224 1225 1226 1227
static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
				   void *buf, int dwords)
{
	unsigned long flags;
	int offs, ret = 0;
	u32 *vals = buf;

1228
	if (iwl_trans_grab_nic_access(trans, false, &flags)) {
1229 1230 1231
		iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
		for (offs = 0; offs < dwords; offs++)
			vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
1232
		iwl_trans_release_nic_access(trans, &flags);
1233 1234 1235 1236 1237 1238 1239
	} else {
		ret = -EBUSY;
	}
	return ret;
}

static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
1240
				    const void *buf, int dwords)
1241 1242 1243
{
	unsigned long flags;
	int offs, ret = 0;
1244
	const u32 *vals = buf;
1245

1246
	if (iwl_trans_grab_nic_access(trans, false, &flags)) {
1247 1248
		iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
		for (offs = 0; offs < dwords; offs++)
E
Emmanuel Grumbach 已提交
1249 1250
			iwl_write32(trans, HBUS_TARG_MEM_WDAT,
				    vals ? vals[offs] : 0);
1251
		iwl_trans_release_nic_access(trans, &flags);
1252 1253 1254 1255 1256
	} else {
		ret = -EBUSY;
	}
	return ret;
}
1257

1258 1259
#define IWL_FLUSH_WAIT_MS	2000

1260
static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm)
1261
{
1262
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1263
	struct iwl_txq *txq;
1264 1265 1266
	struct iwl_queue *q;
	int cnt;
	unsigned long now = jiffies;
1267 1268
	u32 scd_sram_addr;
	u8 buf[16];
1269 1270 1271
	int ret = 0;

	/* waiting for all the tx frames complete might take a while */
1272
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1273 1274
		u8 wr_ptr;

W
Wey-Yi Guy 已提交
1275
		if (cnt == trans_pcie->cmd_queue)
1276
			continue;
1277 1278 1279 1280
		if (!test_bit(cnt, trans_pcie->queue_used))
			continue;
		if (!(BIT(cnt) & txq_bm))
			continue;
1281
		txq = &trans_pcie->txq[cnt];
1282
		q = &txq->q;
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
		wr_ptr = ACCESS_ONCE(q->write_ptr);

		while (q->read_ptr != ACCESS_ONCE(q->write_ptr) &&
		       !time_after(jiffies,
				   now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
			u8 write_ptr = ACCESS_ONCE(q->write_ptr);

			if (WARN_ONCE(wr_ptr != write_ptr,
				      "WR pointer moved while flushing %d -> %d\n",
				      wr_ptr, write_ptr))
				return -ETIMEDOUT;
1294
			msleep(1);
1295
		}
1296 1297

		if (q->read_ptr != q->write_ptr) {
1298 1299
			IWL_ERR(trans,
				"fail to flush all tx fifo queues Q %d\n", cnt);
1300 1301 1302 1303
			ret = -ETIMEDOUT;
			break;
		}
	}
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341

	if (!ret)
		return 0;

	IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
		txq->q.read_ptr, txq->q.write_ptr);

	scd_sram_addr = trans_pcie->scd_base_addr +
			SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
	iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));

	iwl_print_hex_error(trans, buf, sizeof(buf));

	for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
		IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
			iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));

	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
		u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
		u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
		bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
		u32 tbl_dw =
			iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
					     SCD_TRANS_TBL_OFFSET_QUEUE(cnt));

		if (cnt & 0x1)
			tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
		else
			tbl_dw = tbl_dw & 0x0000FFFF;

		IWL_ERR(trans,
			"Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
			cnt, active ? "" : "in", fifo, tbl_dw,
			iwl_read_prph(trans,
				      SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
			iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
	}

1342 1343 1344
	return ret;
}

1345 1346 1347
static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
					 u32 mask, u32 value)
{
1348
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1349 1350
	unsigned long flags;

1351
	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1352
	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
1353
	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1354 1355
}

1356 1357
static const char *get_csr_string(int cmd)
{
J
Johannes Berg 已提交
1358
#define IWL_CMD(x) case x: return #x
1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
	switch (cmd) {
	IWL_CMD(CSR_HW_IF_CONFIG_REG);
	IWL_CMD(CSR_INT_COALESCING);
	IWL_CMD(CSR_INT);
	IWL_CMD(CSR_INT_MASK);
	IWL_CMD(CSR_FH_INT_STATUS);
	IWL_CMD(CSR_GPIO_IN);
	IWL_CMD(CSR_RESET);
	IWL_CMD(CSR_GP_CNTRL);
	IWL_CMD(CSR_HW_REV);
	IWL_CMD(CSR_EEPROM_REG);
	IWL_CMD(CSR_EEPROM_GP);
	IWL_CMD(CSR_OTP_GP_REG);
	IWL_CMD(CSR_GIO_REG);
	IWL_CMD(CSR_GP_UCODE_REG);
	IWL_CMD(CSR_GP_DRIVER_REG);
	IWL_CMD(CSR_UCODE_DRV_GP1);
	IWL_CMD(CSR_UCODE_DRV_GP2);
	IWL_CMD(CSR_LED_REG);
	IWL_CMD(CSR_DRAM_INT_TBL_REG);
	IWL_CMD(CSR_GIO_CHICKEN_BITS);
	IWL_CMD(CSR_ANA_PLL_CFG);
	IWL_CMD(CSR_HW_REV_WA_REG);
1382
	IWL_CMD(CSR_MONITOR_STATUS_REG);
1383 1384 1385 1386
	IWL_CMD(CSR_DBG_HPET_MEM_REG);
	default:
		return "UNKNOWN";
	}
J
Johannes Berg 已提交
1387
#undef IWL_CMD
1388 1389
}

1390
void iwl_pcie_dump_csr(struct iwl_trans *trans)
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
{
	int i;
	static const u32 csr_tbl[] = {
		CSR_HW_IF_CONFIG_REG,
		CSR_INT_COALESCING,
		CSR_INT,
		CSR_INT_MASK,
		CSR_FH_INT_STATUS,
		CSR_GPIO_IN,
		CSR_RESET,
		CSR_GP_CNTRL,
		CSR_HW_REV,
		CSR_EEPROM_REG,
		CSR_EEPROM_GP,
		CSR_OTP_GP_REG,
		CSR_GIO_REG,
		CSR_GP_UCODE_REG,
		CSR_GP_DRIVER_REG,
		CSR_UCODE_DRV_GP1,
		CSR_UCODE_DRV_GP2,
		CSR_LED_REG,
		CSR_DRAM_INT_TBL_REG,
		CSR_GIO_CHICKEN_BITS,
		CSR_ANA_PLL_CFG,
1415
		CSR_MONITOR_STATUS_REG,
1416 1417 1418 1419 1420 1421 1422 1423 1424
		CSR_HW_REV_WA_REG,
		CSR_DBG_HPET_MEM_REG
	};
	IWL_ERR(trans, "CSR values:\n");
	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
		"CSR_INT_PERIODIC_REG)\n");
	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
		IWL_ERR(trans, "  %25s: 0X%08x\n",
			get_csr_string(csr_tbl[i]),
1425
			iwl_read32(trans, csr_tbl[i]));
1426 1427 1428
	}
}

1429 1430 1431
#ifdef CONFIG_IWLWIFI_DEBUGFS
/* create and remove of files */
#define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
1432
	if (!debugfs_create_file(#name, mode, parent, trans,		\
1433
				 &iwl_dbgfs_##name##_ops))		\
1434
		goto err;						\
1435 1436 1437 1438 1439 1440
} while (0)

/* file operation */
#define DEBUGFS_READ_FILE_OPS(name)					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.read = iwl_dbgfs_##name##_read,				\
1441
	.open = simple_open,						\
1442 1443 1444
	.llseek = generic_file_llseek,					\
};

1445 1446 1447
#define DEBUGFS_WRITE_FILE_OPS(name)                                    \
static const struct file_operations iwl_dbgfs_##name##_ops = {          \
	.write = iwl_dbgfs_##name##_write,                              \
1448
	.open = simple_open,						\
1449 1450 1451
	.llseek = generic_file_llseek,					\
};

1452 1453 1454 1455
#define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.write = iwl_dbgfs_##name##_write,				\
	.read = iwl_dbgfs_##name##_read,				\
1456
	.open = simple_open,						\
1457 1458 1459 1460
	.llseek = generic_file_llseek,					\
};

static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1461 1462
				       char __user *user_buf,
				       size_t count, loff_t *ppos)
1463
{
1464
	struct iwl_trans *trans = file->private_data;
1465
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1466
	struct iwl_txq *txq;
1467 1468 1469 1470 1471
	struct iwl_queue *q;
	char *buf;
	int pos = 0;
	int cnt;
	int ret;
1472 1473
	size_t bufsz;

1474
	bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
1475

J
Johannes Berg 已提交
1476
	if (!trans_pcie->txq)
1477
		return -EAGAIN;
J
Johannes Berg 已提交
1478

1479 1480 1481 1482
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

1483
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1484
		txq = &trans_pcie->txq[cnt];
1485 1486
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
1487
				"hwq %.2d: read=%u write=%u use=%d stop=%d\n",
1488
				cnt, q->read_ptr, q->write_ptr,
1489 1490
				!!test_bit(cnt, trans_pcie->queue_used),
				!!test_bit(cnt, trans_pcie->queue_stopped));
1491 1492 1493 1494 1495 1496 1497
	}
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1498 1499 1500
				       char __user *user_buf,
				       size_t count, loff_t *ppos)
{
1501
	struct iwl_trans *trans = file->private_data;
1502
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1503
	struct iwl_rxq *rxq = &trans_pcie->rxq;
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	char buf[256];
	int pos = 0;
	const size_t bufsz = sizeof(buf);

	pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
						rxq->read);
	pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
						rxq->write);
	pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
						rxq->free_count);
	if (rxq->rb_stts) {
		pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
			 le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF);
	} else {
		pos += scnprintf(buf + pos, bufsz - pos,
					"closed_rb_num: Not Allocated\n");
	}
	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
}

1524 1525
static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
					char __user *user_buf,
1526 1527
					size_t count, loff_t *ppos)
{
1528
	struct iwl_trans *trans = file->private_data;
1529
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1530 1531 1532 1533 1534 1535 1536 1537
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	int pos = 0;
	char *buf;
	int bufsz = 24 * 64; /* 24 items * 64 char per item */
	ssize_t ret;

	buf = kzalloc(bufsz, GFP_KERNEL);
J
Johannes Berg 已提交
1538
	if (!buf)
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
		return -ENOMEM;

	pos += scnprintf(buf + pos, bufsz - pos,
			"Interrupt Statistics Report:\n");

	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
		isr_stats->hw);
	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
		isr_stats->sw);
	if (isr_stats->sw || isr_stats->hw) {
		pos += scnprintf(buf + pos, bufsz - pos,
			"\tLast Restarting Code:  0x%X\n",
			isr_stats->err_code);
	}
#ifdef CONFIG_IWLWIFI_DEBUG
	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
		isr_stats->sch);
	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
		isr_stats->alive);
#endif
	pos += scnprintf(buf + pos, bufsz - pos,
		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);

	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
		isr_stats->ctkill);

	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
		isr_stats->wakeup);

	pos += scnprintf(buf + pos, bufsz - pos,
		"Rx command responses:\t\t %u\n", isr_stats->rx);

	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
		isr_stats->tx);

	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
		isr_stats->unhandled);

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
1587
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	char buf[8];
	int buf_size;
	u32 reset_flag;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%x", &reset_flag) != 1)
		return -EFAULT;
	if (reset_flag == 0)
		memset(isr_stats, 0, sizeof(*isr_stats));

	return count;
}

1606
static ssize_t iwl_dbgfs_csr_write(struct file *file,
1607 1608
				   const char __user *user_buf,
				   size_t count, loff_t *ppos)
1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
{
	struct iwl_trans *trans = file->private_data;
	char buf[8];
	int buf_size;
	int csr;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &csr) != 1)
		return -EFAULT;

1622
	iwl_pcie_dump_csr(trans);
1623 1624 1625 1626 1627

	return count;
}

static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1628 1629
				     char __user *user_buf,
				     size_t count, loff_t *ppos)
1630 1631
{
	struct iwl_trans *trans = file->private_data;
1632
	char *buf = NULL;
1633
	ssize_t ret;
1634

1635 1636 1637 1638 1639 1640 1641
	ret = iwl_dump_fh(trans, &buf);
	if (ret < 0)
		return ret;
	if (!buf)
		return -EINVAL;
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
	kfree(buf);
1642 1643 1644
	return ret;
}

1645
DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
1646
DEBUGFS_READ_FILE_OPS(fh_reg);
1647 1648
DEBUGFS_READ_FILE_OPS(rx_queue);
DEBUGFS_READ_FILE_OPS(tx_queue);
1649
DEBUGFS_WRITE_FILE_OPS(csr);
1650 1651 1652 1653 1654 1655

/*
 * Create the debugfs files and directories
 *
 */
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1656
					 struct dentry *dir)
1657 1658 1659
{
	DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
	DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1660
	DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
1661 1662
	DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
	DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
1663
	return 0;
1664 1665 1666 1667

err:
	IWL_ERR(trans, "failed to create the trans debugfs entry\n");
	return -ENOMEM;
1668 1669 1670
}
#else
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1671 1672 1673 1674
					 struct dentry *dir)
{
	return 0;
}
1675 1676
#endif /*CONFIG_IWLWIFI_DEBUGFS */

1677
static const struct iwl_trans_ops trans_ops_pcie = {
1678
	.start_hw = iwl_trans_pcie_start_hw,
1679
	.op_mode_leave = iwl_trans_pcie_op_mode_leave,
1680
	.fw_alive = iwl_trans_pcie_fw_alive,
1681
	.start_fw = iwl_trans_pcie_start_fw,
1682
	.stop_device = iwl_trans_pcie_stop_device,
1683

1684 1685
	.d3_suspend = iwl_trans_pcie_d3_suspend,
	.d3_resume = iwl_trans_pcie_d3_resume,
1686

1687
	.send_cmd = iwl_trans_pcie_send_hcmd,
1688

1689
	.tx = iwl_trans_pcie_tx,
1690
	.reclaim = iwl_trans_pcie_reclaim,
1691

1692
	.txq_disable = iwl_trans_pcie_txq_disable,
1693
	.txq_enable = iwl_trans_pcie_txq_enable,
1694

1695
	.dbgfs_register = iwl_trans_pcie_dbgfs_register,
1696

1697
	.wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
1698

1699 1700 1701
	.write8 = iwl_trans_pcie_write8,
	.write32 = iwl_trans_pcie_write32,
	.read32 = iwl_trans_pcie_read32,
1702 1703
	.read_prph = iwl_trans_pcie_read_prph,
	.write_prph = iwl_trans_pcie_write_prph,
1704 1705
	.read_mem = iwl_trans_pcie_read_mem,
	.write_mem = iwl_trans_pcie_write_mem,
1706
	.configure = iwl_trans_pcie_configure,
D
Don Fry 已提交
1707
	.set_pmi = iwl_trans_pcie_set_pmi,
1708
	.grab_nic_access = iwl_trans_pcie_grab_nic_access,
1709 1710
	.release_nic_access = iwl_trans_pcie_release_nic_access,
	.set_bits_mask = iwl_trans_pcie_set_bits_mask,
1711
};
1712

1713
struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
1714 1715
				       const struct pci_device_id *ent,
				       const struct iwl_cfg *cfg)
1716 1717 1718 1719 1720 1721 1722
{
	struct iwl_trans_pcie *trans_pcie;
	struct iwl_trans *trans;
	u16 pci_cmd;
	int err;

	trans = kzalloc(sizeof(struct iwl_trans) +
1723
			sizeof(struct iwl_trans_pcie), GFP_KERNEL);
1724 1725 1726 1727
	if (!trans) {
		err = -ENOMEM;
		goto out;
	}
1728 1729 1730 1731

	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans->ops = &trans_ops_pcie;
1732
	trans->cfg = cfg;
1733
	trans_lockdep_init(trans);
1734
	trans_pcie->trans = trans;
J
Johannes Berg 已提交
1735
	spin_lock_init(&trans_pcie->irq_lock);
1736
	spin_lock_init(&trans_pcie->reg_lock);
1737
	init_waitqueue_head(&trans_pcie->ucode_write_waitq);
1738

J
Johannes Berg 已提交
1739 1740 1741 1742
	err = pci_enable_device(pdev);
	if (err)
		goto out_no_pci;

1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
	if (!cfg->base_params->pcie_l1_allowed) {
		/*
		 * W/A - seems to solve weird behavior. We need to remove this
		 * if we don't want to stay in L1 all the time. This wastes a
		 * lot of power.
		 */
		pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
				       PCIE_LINK_STATE_L1 |
				       PCIE_LINK_STATE_CLKPM);
	}
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762

	pci_set_master(pdev);

	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
	if (err) {
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (!err)
			err = pci_set_consistent_dma_mask(pdev,
1763
							  DMA_BIT_MASK(32));
1764 1765
		/* both attempts failed: */
		if (err) {
1766
			dev_err(&pdev->dev, "No suitable DMA available\n");
1767 1768 1769 1770 1771 1772
			goto out_pci_disable_device;
		}
	}

	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
1773
		dev_err(&pdev->dev, "pci_request_regions failed\n");
1774 1775 1776
		goto out_pci_disable_device;
	}

1777
	trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
1778
	if (!trans_pcie->hw_base) {
1779
		dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
1780 1781 1782 1783 1784 1785 1786 1787 1788
		err = -ENODEV;
		goto out_pci_release_regions;
	}

	/* We disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state */
	pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);

	err = pci_enable_msi(pdev);
1789
	if (err) {
1790
		dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
1791 1792 1793 1794 1795 1796 1797
		/* enable rfkill interrupt: hw bug w/a */
		pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
		if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
			pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
			pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
		}
	}
1798 1799 1800

	trans->dev = &pdev->dev;
	trans_pcie->pci_dev = pdev;
1801
	trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
E
Emmanuel Grumbach 已提交
1802
	trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
1803 1804
	snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
		 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
1805

1806
	/* Initialize the wait queue for commands */
1807
	init_waitqueue_head(&trans_pcie->wait_command_queue);
1808

1809 1810
	snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
		 "iwl_cmd_pool:%s", dev_name(trans->dev));
1811 1812 1813

	trans->dev_cmd_headroom = 0;
	trans->dev_cmd_pool =
1814
		kmem_cache_create(trans->dev_cmd_pool_name,
1815 1816 1817 1818 1819 1820
				  sizeof(struct iwl_device_cmd)
				  + trans->dev_cmd_headroom,
				  sizeof(void *),
				  SLAB_HWCACHE_ALIGN,
				  NULL);

1821 1822
	if (!trans->dev_cmd_pool) {
		err = -ENOMEM;
1823
		goto out_pci_disable_msi;
1824
	}
1825

J
Johannes Berg 已提交
1826 1827 1828 1829 1830
	trans_pcie->inta_mask = CSR_INI_SET_MASK;

	if (iwl_pcie_alloc_ict(trans))
		goto out_free_cmd_pool;

1831
	err = request_threaded_irq(pdev->irq, iwl_pcie_isr,
1832 1833 1834
				   iwl_pcie_irq_handler,
				   IRQF_SHARED, DRV_NAME, trans);
	if (err) {
J
Johannes Berg 已提交
1835 1836 1837 1838
		IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
		goto out_free_ict;
	}

1839 1840
	return trans;

J
Johannes Berg 已提交
1841 1842 1843 1844
out_free_ict:
	iwl_pcie_free_ict(trans);
out_free_cmd_pool:
	kmem_cache_destroy(trans->dev_cmd_pool);
1845 1846
out_pci_disable_msi:
	pci_disable_msi(pdev);
1847 1848 1849 1850 1851 1852
out_pci_release_regions:
	pci_release_regions(pdev);
out_pci_disable_device:
	pci_disable_device(pdev);
out_no_pci:
	kfree(trans);
1853 1854
out:
	return ERR_PTR(err);
1855
}