be_cmds.c 122.3 KB
Newer Older
S
Sathya Perla 已提交
1
/*
2
 * Copyright (C) 2005 - 2015 Emulex
S
Sathya Perla 已提交
3 4 5 6 7 8 9 10
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
11
 * linux-drivers@emulex.com
S
Sathya Perla 已提交
12
 *
13 14 15
 * Emulex
 * 3333 Susan Street
 * Costa Mesa, CA 92626
S
Sathya Perla 已提交
16 17
 */

18
#include <linux/module.h>
S
Sathya Perla 已提交
19
#include "be.h"
20
#include "be_cmds.h"
S
Sathya Perla 已提交
21

22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37
static char *be_port_misconfig_evt_desc[] = {
	"A valid SFP module detected",
	"Optics faulted/ incorrectly installed/ not installed.",
	"Optics of two types installed.",
	"Incompatible optics.",
	"Unknown port SFP status"
};

static char *be_port_misconfig_remedy_desc[] = {
	"",
	"Reseat optics. If issue not resolved, replace",
	"Remove one optic or install matching pair of optics",
	"Replace with compatible optics for card to function",
	""
};

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
static struct be_cmd_priv_map cmd_priv_map[] = {
	{
		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
		CMD_SUBSYSTEM_ETH,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_GET_FLOW_CONTROL,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_SET_FLOW_CONTROL,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_ETH_GET_PPORT_STATS,
		CMD_SUBSYSTEM_ETH,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_GET_PHY_DETAILS,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	}
};

71
static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
72 73 74 75 76 77 78 79 80 81 82 83 84 85
{
	int i;
	int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
	u32 cmd_privileges = adapter->cmd_privileges;

	for (i = 0; i < num_entries; i++)
		if (opcode == cmd_priv_map[i].opcode &&
		    subsystem == cmd_priv_map[i].subsystem)
			if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
				return false;

	return true;
}

86 87 88 89
static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}
90

91
static int be_mcc_notify(struct be_adapter *adapter)
92
{
93
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
94 95
	u32 val = 0;

96
	if (be_check_error(adapter, BE_ERROR_ANY))
97
		return -EIO;
98

99 100
	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
101 102

	wmb();
103
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
104 105

	return 0;
106 107 108 109 110
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
111
static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
112
{
113 114
	u32 flags;

115
	if (compl->flags != 0) {
116 117 118 119 120
		flags = le32_to_cpu(compl->flags);
		if (flags & CQE_FLAGS_VALID_MASK) {
			compl->flags = flags;
			return true;
		}
121
	}
122
	return false;
123 124 125
}

/* Need to reset the entire word that houses the valid bit */
126
static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
127 128 129 130
{
	compl->flags = 0;
}

131 132 133 134 135 136 137 138 139
static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
{
	unsigned long addr;

	addr = tag1;
	addr = ((addr << 16) << 16) | tag0;
	return (void *)addr;
}

140 141 142 143 144
static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
{
	if (base_status == MCC_STATUS_NOT_SUPPORTED ||
	    base_status == MCC_STATUS_ILLEGAL_REQUEST ||
	    addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
145
	    addl_status == MCC_ADDL_STATUS_INSUFFICIENT_VLANS ||
146 147 148 149 150 151 152 153
	    (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
	    (base_status == MCC_STATUS_ILLEGAL_FIELD ||
	     addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
		return true;
	else
		return false;
}

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
/* Place holder for all the async MCC cmds wherein the caller is not in a busy
 * loop (has not issued be_mcc_notify_wait())
 */
static void be_async_cmd_process(struct be_adapter *adapter,
				 struct be_mcc_compl *compl,
				 struct be_cmd_resp_hdr *resp_hdr)
{
	enum mcc_base_status base_status = base_status(compl->status);
	u8 opcode = 0, subsystem = 0;

	if (resp_hdr) {
		opcode = resp_hdr->opcode;
		subsystem = resp_hdr->subsystem;
	}

	if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
	    subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
		complete(&adapter->et_cmd_compl);
		return;
	}

175 176 177 178 179 180
	if (opcode == OPCODE_LOWLEVEL_SET_LOOPBACK_MODE &&
	    subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
		complete(&adapter->et_cmd_compl);
		return;
	}

181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
	if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
	     opcode == OPCODE_COMMON_WRITE_OBJECT) &&
	    subsystem == CMD_SUBSYSTEM_COMMON) {
		adapter->flash_status = compl->status;
		complete(&adapter->et_cmd_compl);
		return;
	}

	if ((opcode == OPCODE_ETH_GET_STATISTICS ||
	     opcode == OPCODE_ETH_GET_PPORT_STATS) &&
	    subsystem == CMD_SUBSYSTEM_ETH &&
	    base_status == MCC_STATUS_SUCCESS) {
		be_parse_stats(adapter);
		adapter->stats_cmd_sent = false;
		return;
	}

	if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
	    subsystem == CMD_SUBSYSTEM_COMMON) {
		if (base_status == MCC_STATUS_SUCCESS) {
			struct be_cmd_resp_get_cntl_addnl_attribs *resp =
							(void *)resp_hdr;
203
			adapter->hwmon_info.be_on_die_temp =
204 205 206
						resp->on_die_temperature;
		} else {
			adapter->be_get_temp_freq = 0;
207 208
			adapter->hwmon_info.be_on_die_temp =
						BE_INVALID_DIE_TEMP;
209 210 211 212 213
		}
		return;
	}
}

214
static int be_mcc_compl_process(struct be_adapter *adapter,
215
				struct be_mcc_compl *compl)
216
{
217 218
	enum mcc_base_status base_status;
	enum mcc_addl_status addl_status;
219 220
	struct be_cmd_resp_hdr *resp_hdr;
	u8 opcode = 0, subsystem = 0;
221 222 223 224 225

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

226 227
	base_status = base_status(compl->status);
	addl_status = addl_status(compl->status);
228

229 230 231 232 233 234
	resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
	if (resp_hdr) {
		opcode = resp_hdr->opcode;
		subsystem = resp_hdr->subsystem;
	}

235
	be_async_cmd_process(adapter, compl, resp_hdr);
236

237 238
	if (base_status != MCC_STATUS_SUCCESS &&
	    !be_skip_err_log(opcode, base_status, addl_status)) {
239
		if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
240
			dev_warn(&adapter->pdev->dev,
241
				 "VF is not privileged to issue opcode %d-%d\n",
242
				 opcode, subsystem);
243
		} else {
244 245
			dev_err(&adapter->pdev->dev,
				"opcode %d-%d failed:status %d-%d\n",
246
				opcode, subsystem, base_status, addl_status);
247
		}
248
	}
249
	return compl->status;
250 251
}

252
/* Link state evt is a string of bytes; no need for endian swapping */
253
static void be_async_link_state_process(struct be_adapter *adapter,
254
					struct be_mcc_compl *compl)
255
{
256 257 258
	struct be_async_event_link_state *evt =
			(struct be_async_event_link_state *)compl;

259
	/* When link status changes, link speed must be re-queried from FW */
A
Ajit Khaparde 已提交
260
	adapter->phy.link_speed = -1;
261

262 263 264 265 266 267
	/* On BEx the FW does not send a separate link status
	 * notification for physical and logical link.
	 * On other chips just process the logical link
	 * status notification
	 */
	if (!BEx_chip(adapter) &&
268 269 270
	    !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
		return;

271 272 273 274
	/* For the initial link status do not rely on the ASYNC event as
	 * it may not be received in some cases.
	 */
	if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
275 276
		be_link_status_update(adapter,
				      evt->port_link_status & LINK_STATUS_MASK);
277 278
}

279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
						  struct be_mcc_compl *compl)
{
	struct be_async_event_misconfig_port *evt =
			(struct be_async_event_misconfig_port *)compl;
	u32 sfp_mismatch_evt = le32_to_cpu(evt->event_data_word1);
	struct device *dev = &adapter->pdev->dev;
	u8 port_misconfig_evt;

	port_misconfig_evt =
		((sfp_mismatch_evt >> (adapter->hba_port_num * 8)) & 0xff);

	/* Log an error message that would allow a user to determine
	 * whether the SFPs have an issue
	 */
	dev_info(dev, "Port %c: %s %s", adapter->port_name,
		 be_port_misconfig_evt_desc[port_misconfig_evt],
		 be_port_misconfig_remedy_desc[port_misconfig_evt]);

	if (port_misconfig_evt == INCOMPATIBLE_SFP)
		adapter->flags |= BE_FLAGS_EVT_INCOMPATIBLE_SFP;
}

302 303
/* Grp5 CoS Priority evt */
static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
304
					       struct be_mcc_compl *compl)
305
{
306 307 308
	struct be_async_event_grp5_cos_priority *evt =
			(struct be_async_event_grp5_cos_priority *)compl;

309 310
	if (evt->valid) {
		adapter->vlan_prio_bmap = evt->available_priority_bmap;
311
		adapter->recommended_prio &= ~VLAN_PRIO_MASK;
312 313 314 315 316
		adapter->recommended_prio =
			evt->reco_default_priority << VLAN_PRIO_SHIFT;
	}
}

317
/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
318
static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
319
					    struct be_mcc_compl *compl)
320
{
321 322 323
	struct be_async_event_grp5_qos_link_speed *evt =
			(struct be_async_event_grp5_qos_link_speed *)compl;

324 325 326
	if (adapter->phy.link_speed >= 0 &&
	    evt->physical_port == adapter->port_num)
		adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
327 328
}

329 330
/*Grp5 PVID evt*/
static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
331
					     struct be_mcc_compl *compl)
332
{
333 334 335
	struct be_async_event_grp5_pvid_state *evt =
			(struct be_async_event_grp5_pvid_state *)compl;

336
	if (evt->enabled) {
337
		adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
338 339
		dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
	} else {
340
		adapter->pvid = 0;
341
	}
342 343
}

V
Venkata Duvvuru 已提交
344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
#define MGMT_ENABLE_MASK	0x4
static void be_async_grp5_fw_control_process(struct be_adapter *adapter,
					     struct be_mcc_compl *compl)
{
	struct be_async_fw_control *evt = (struct be_async_fw_control *)compl;
	u32 evt_dw1 = le32_to_cpu(evt->event_data_word1);

	if (evt_dw1 & MGMT_ENABLE_MASK) {
		adapter->flags |= BE_FLAGS_OS2BMC;
		adapter->bmc_filt_mask = le32_to_cpu(evt->event_data_word2);
	} else {
		adapter->flags &= ~BE_FLAGS_OS2BMC;
	}
}

359
static void be_async_grp5_evt_process(struct be_adapter *adapter,
360
				      struct be_mcc_compl *compl)
361
{
362 363
	u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
				ASYNC_EVENT_TYPE_MASK;
364 365 366

	switch (event_type) {
	case ASYNC_EVENT_COS_PRIORITY:
367 368
		be_async_grp5_cos_priority_process(adapter, compl);
		break;
369
	case ASYNC_EVENT_QOS_SPEED:
370 371
		be_async_grp5_qos_speed_process(adapter, compl);
		break;
372
	case ASYNC_EVENT_PVID_STATE:
373 374
		be_async_grp5_pvid_state_process(adapter, compl);
		break;
V
Venkata Duvvuru 已提交
375 376 377 378
	/* Async event to disable/enable os2bmc and/or mac-learning */
	case ASYNC_EVENT_FW_CONTROL:
		be_async_grp5_fw_control_process(adapter, compl);
		break;
379 380 381 382 383
	default:
		break;
	}
}

384
static void be_async_dbg_evt_process(struct be_adapter *adapter,
385
				     struct be_mcc_compl *cmp)
386 387
{
	u8 event_type = 0;
K
Kalesh AP 已提交
388
	struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
389

390 391
	event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
			ASYNC_EVENT_TYPE_MASK;
392 393 394 395 396 397 398 399

	switch (event_type) {
	case ASYNC_DEBUG_EVENT_TYPE_QNQ:
		if (evt->valid)
			adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
		adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
	break;
	default:
400 401
		dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
			 event_type);
402 403 404 405
	break;
	}
}

406 407 408 409 410 411 412 413 414 415
static void be_async_sliport_evt_process(struct be_adapter *adapter,
					 struct be_mcc_compl *cmp)
{
	u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
			ASYNC_EVENT_TYPE_MASK;

	if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
		be_async_port_misconfig_event_process(adapter, cmp);
}

416
static inline bool is_link_state_evt(u32 flags)
417
{
418 419
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
			ASYNC_EVENT_CODE_LINK_STATE;
420
}
421

422
static inline bool is_grp5_evt(u32 flags)
423
{
424 425
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
			ASYNC_EVENT_CODE_GRP_5;
426 427
}

428
static inline bool is_dbg_evt(u32 flags)
429
{
430 431 432 433
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
			ASYNC_EVENT_CODE_QNQ;
}

434 435 436 437 438 439
static inline bool is_sliport_evt(u32 flags)
{
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
		ASYNC_EVENT_CODE_SLIPORT;
}

440 441 442 443 444 445 446 447 448
static void be_mcc_event_process(struct be_adapter *adapter,
				 struct be_mcc_compl *compl)
{
	if (is_link_state_evt(compl->flags))
		be_async_link_state_process(adapter, compl);
	else if (is_grp5_evt(compl->flags))
		be_async_grp5_evt_process(adapter, compl);
	else if (is_dbg_evt(compl->flags))
		be_async_dbg_evt_process(adapter, compl);
449 450
	else if (is_sliport_evt(compl->flags))
		be_async_sliport_evt_process(adapter, compl);
451 452
}

453
static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
454
{
455
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
456
	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
457 458 459 460 461 462 463 464

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

465 466 467 468 469 470 471 472 473 474 475 476
void be_async_mcc_enable(struct be_adapter *adapter)
{
	spin_lock_bh(&adapter->mcc_cq_lock);

	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
	adapter->mcc_obj.rearm_cq = true;

	spin_unlock_bh(&adapter->mcc_cq_lock);
}

void be_async_mcc_disable(struct be_adapter *adapter)
{
477 478
	spin_lock_bh(&adapter->mcc_cq_lock);

479
	adapter->mcc_obj.rearm_cq = false;
480 481 482
	be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);

	spin_unlock_bh(&adapter->mcc_cq_lock);
483 484
}

S
Sathya Perla 已提交
485
int be_process_mcc(struct be_adapter *adapter)
486
{
487
	struct be_mcc_compl *compl;
S
Sathya Perla 已提交
488
	int num = 0, status = 0;
489
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
490

491
	spin_lock(&adapter->mcc_cq_lock);
492

493
	while ((compl = be_mcc_compl_get(adapter))) {
494
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
495
			be_mcc_event_process(adapter, compl);
496
		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
497 498
			status = be_mcc_compl_process(adapter, compl);
			atomic_dec(&mcc_obj->q.used);
499 500 501 502
		}
		be_mcc_compl_use(compl);
		num++;
	}
503

S
Sathya Perla 已提交
504 505 506
	if (num)
		be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);

507
	spin_unlock(&adapter->mcc_cq_lock);
S
Sathya Perla 已提交
508
	return status;
509 510
}

511
/* Wait till no more pending mcc requests are present */
512
static int be_mcc_wait_compl(struct be_adapter *adapter)
513
{
514
#define mcc_timeout		120000 /* 12s timeout */
S
Sathya Perla 已提交
515
	int i, status = 0;
S
Sathya Perla 已提交
516 517
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;

518
	for (i = 0; i < mcc_timeout; i++) {
519
		if (be_check_error(adapter, BE_ERROR_ANY))
520 521
			return -EIO;

522
		local_bh_disable();
S
Sathya Perla 已提交
523
		status = be_process_mcc(adapter);
524
		local_bh_enable();
525

S
Sathya Perla 已提交
526
		if (atomic_read(&mcc_obj->q.used) == 0)
527 528 529
			break;
		udelay(100);
	}
530
	if (i == mcc_timeout) {
531
		dev_err(&adapter->pdev->dev, "FW not responding\n");
532
		be_set_error(adapter, BE_ERROR_FW);
533
		return -EIO;
534
	}
S
Sathya Perla 已提交
535
	return status;
536 537 538
}

/* Notify MCC requests and wait for completion */
539
static int be_mcc_notify_wait(struct be_adapter *adapter)
540
{
541 542 543 544 545 546 547 548 549 550 551
	int status;
	struct be_mcc_wrb *wrb;
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
	u16 index = mcc_obj->q.head;
	struct be_cmd_resp_hdr *resp;

	index_dec(&index, mcc_obj->q.len);
	wrb = queue_index_node(&mcc_obj->q, index);

	resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);

552 553 554
	status = be_mcc_notify(adapter);
	if (status)
		goto out;
555 556 557 558 559

	status = be_mcc_wait_compl(adapter);
	if (status == -EIO)
		goto out;

560 561 562
	status = (resp->base_status |
		  ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
		   CQE_ADDL_STATUS_SHIFT));
563 564
out:
	return status;
565 566
}

567
static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
S
Sathya Perla 已提交
568
{
569
	int msecs = 0;
S
Sathya Perla 已提交
570 571 572
	u32 ready;

	do {
573
		if (be_check_error(adapter, BE_ERROR_ANY))
574 575
			return -EIO;

576
		ready = ioread32(db);
577
		if (ready == 0xffffffff)
578 579 580
			return -1;

		ready &= MPU_MAILBOX_DB_RDY_MASK;
S
Sathya Perla 已提交
581 582 583
		if (ready)
			break;

584
		if (msecs > 4000) {
585
			dev_err(&adapter->pdev->dev, "FW not responding\n");
586
			be_set_error(adapter, BE_ERROR_FW);
587
			be_detect_error(adapter);
S
Sathya Perla 已提交
588 589 590
			return -1;
		}

591
		msleep(1);
592
		msecs++;
S
Sathya Perla 已提交
593 594 595 596 597 598 599
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
600
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
601
 */
602
static int be_mbox_notify_wait(struct be_adapter *adapter)
S
Sathya Perla 已提交
603 604 605
{
	int status;
	u32 val = 0;
606 607
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
608
	struct be_mcc_mailbox *mbox = mbox_mem->va;
609
	struct be_mcc_compl *compl = &mbox->compl;
S
Sathya Perla 已提交
610

611 612 613 614 615
	/* wait for ready to be set */
	status = be_mbox_db_ready_wait(adapter, db);
	if (status != 0)
		return status;

S
Sathya Perla 已提交
616 617 618 619 620 621
	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
622
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
623 624 625 626 627 628 629 630
	if (status != 0)
		return status;

	val = 0;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

631
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
632 633 634
	if (status != 0)
		return status;

635
	/* A cq entry has been made now */
636 637 638
	if (be_mcc_compl_is_new(compl)) {
		status = be_mcc_compl_process(adapter, &mbox->compl);
		be_mcc_compl_use(compl);
639 640 641
		if (status)
			return status;
	} else {
642
		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
S
Sathya Perla 已提交
643 644
		return -1;
	}
645
	return 0;
S
Sathya Perla 已提交
646 647
}

648
static u16 be_POST_stage_get(struct be_adapter *adapter)
S
Sathya Perla 已提交
649
{
650 651
	u32 sem;

652 653
	if (BEx_chip(adapter))
		sem  = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
S
Sathya Perla 已提交
654
	else
655 656 657 658
		pci_read_config_dword(adapter->pdev,
				      SLIPORT_SEMAPHORE_OFFSET_SH, &sem);

	return sem & POST_STAGE_MASK;
S
Sathya Perla 已提交
659 660
}

661
static int lancer_wait_ready(struct be_adapter *adapter)
662 663 664
{
#define SLIPORT_READY_TIMEOUT 30
	u32 sliport_status;
665
	int i;
666 667 668 669

	for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
		sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
		if (sliport_status & SLIPORT_STATUS_RDY_MASK)
670
			return 0;
671

672 673 674
		if (sliport_status & SLIPORT_STATUS_ERR_MASK &&
		    !(sliport_status & SLIPORT_STATUS_RN_MASK))
			return -EIO;
675

676
		msleep(1000);
677
	}
678

679
	return sliport_status ? : -1;
680 681 682
}

int be_fw_wait_ready(struct be_adapter *adapter)
S
Sathya Perla 已提交
683
{
684 685
	u16 stage;
	int status, timeout = 0;
686
	struct device *dev = &adapter->pdev->dev;
S
Sathya Perla 已提交
687

688 689
	if (lancer_chip(adapter)) {
		status = lancer_wait_ready(adapter);
690 691 692 693 694
		if (status) {
			stage = status;
			goto err;
		}
		return 0;
695 696
	}

697
	do {
698 699 700 701
		/* There's no means to poll POST state on BE2/3 VFs */
		if (BEx_chip(adapter) && be_virtfn(adapter))
			return 0;

702
		stage = be_POST_stage_get(adapter);
G
Gavin Shan 已提交
703
		if (stage == POST_STAGE_ARMFW_RDY)
704
			return 0;
G
Gavin Shan 已提交
705

706
		dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
G
Gavin Shan 已提交
707 708 709
		if (msleep_interruptible(2000)) {
			dev_err(dev, "Waiting for POST aborted\n");
			return -EINTR;
710
		}
G
Gavin Shan 已提交
711
		timeout += 2;
712
	} while (timeout < 60);
S
Sathya Perla 已提交
713

714 715
err:
	dev_err(dev, "POST timeout; stage=%#x\n", stage);
716
	return -ETIMEDOUT;
S
Sathya Perla 已提交
717 718 719 720 721 722 723
}

static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

724
static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
725 726 727 728
{
	wrb->tag0 = addr & 0xFFFFFFFF;
	wrb->tag1 = upper_32_bits(addr);
}
S
Sathya Perla 已提交
729 730

/* Don't touch the hdr after it's prepared */
S
Somnath Kotur 已提交
731 732
/* mem will be NULL for embedded commands */
static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
733 734 735
				   u8 subsystem, u8 opcode, int cmd_len,
				   struct be_mcc_wrb *wrb,
				   struct be_dma_mem *mem)
S
Sathya Perla 已提交
736
{
S
Somnath Kotur 已提交
737 738
	struct be_sge *sge;

S
Sathya Perla 已提交
739 740 741
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
742
	req_hdr->version = 0;
743
	fill_wrb_tags(wrb, (ulong) req_hdr);
S
Somnath Kotur 已提交
744 745 746 747 748 749 750 751 752 753 754
	wrb->payload_length = cmd_len;
	if (mem) {
		wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
			MCC_WRB_SGE_CNT_SHIFT;
		sge = nonembedded_sgl(wrb);
		sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
		sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
		sge->len = cpu_to_le32(mem->size);
	} else
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	be_dws_cpu_to_le(wrb, 8);
S
Sathya Perla 已提交
755 756 757
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
758
				      struct be_dma_mem *mem)
S
Sathya Perla 已提交
759 760 761 762 763 764 765 766 767 768 769
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

770
static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
S
Sathya Perla 已提交
771
{
772 773 774 775 776
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
	struct be_mcc_wrb *wrb
		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
	memset(wrb, 0, sizeof(*wrb));
	return wrb;
S
Sathya Perla 已提交
777 778
}

779
static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
780
{
781 782 783
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_mcc_wrb *wrb;

784 785 786
	if (!mccq->created)
		return NULL;

787
	if (atomic_read(&mccq->used) >= mccq->len)
788 789
		return NULL;

790 791 792 793
	wrb = queue_head_node(mccq);
	queue_head_inc(mccq);
	atomic_inc(&mccq->used);
	memset(wrb, 0, sizeof(*wrb));
794 795 796
	return wrb;
}

797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
static bool use_mcc(struct be_adapter *adapter)
{
	return adapter->mcc_obj.q.created;
}

/* Must be used only in process context */
static int be_cmd_lock(struct be_adapter *adapter)
{
	if (use_mcc(adapter)) {
		spin_lock_bh(&adapter->mcc_lock);
		return 0;
	} else {
		return mutex_lock_interruptible(&adapter->mbox_lock);
	}
}

/* Must be used only in process context */
static void be_cmd_unlock(struct be_adapter *adapter)
{
	if (use_mcc(adapter))
		spin_unlock_bh(&adapter->mcc_lock);
	else
		return mutex_unlock(&adapter->mbox_lock);
}

static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
				      struct be_mcc_wrb *wrb)
{
	struct be_mcc_wrb *dest_wrb;

	if (use_mcc(adapter)) {
		dest_wrb = wrb_from_mccq(adapter);
		if (!dest_wrb)
			return NULL;
	} else {
		dest_wrb = wrb_from_mbox(adapter);
	}

	memcpy(dest_wrb, wrb, sizeof(*wrb));
	if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
		fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));

	return dest_wrb;
}

/* Must be used only in process context */
static int be_cmd_notify_wait(struct be_adapter *adapter,
			      struct be_mcc_wrb *wrb)
{
	struct be_mcc_wrb *dest_wrb;
	int status;

	status = be_cmd_lock(adapter);
	if (status)
		return status;

	dest_wrb = be_cmd_copy(adapter, wrb);
854 855 856 857
	if (!dest_wrb) {
		status = -EBUSY;
		goto unlock;
	}
858 859 860 861 862 863 864 865 866

	if (use_mcc(adapter))
		status = be_mcc_notify_wait(adapter);
	else
		status = be_mbox_notify_wait(adapter);

	if (!status)
		memcpy(wrb, dest_wrb, sizeof(*wrb));

867
unlock:
868 869 870 871
	be_cmd_unlock(adapter);
	return status;
}

872 873 874 875 876 877 878 879
/* Tell fw we're about to start firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_init(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

880 881 882
	if (lancer_chip(adapter))
		return 0;

883 884
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
885 886

	wrb = (u8 *)wrb_from_mbox(adapter);
S
Sathya Perla 已提交
887 888 889 890 891 892 893 894
	*wrb++ = 0xFF;
	*wrb++ = 0x12;
	*wrb++ = 0x34;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0x56;
	*wrb++ = 0x78;
	*wrb = 0xFF;
895 896 897

	status = be_mbox_notify_wait(adapter);

898
	mutex_unlock(&adapter->mbox_lock);
899 900 901 902 903 904 905 906 907 908 909
	return status;
}

/* Tell fw we're done with firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_clean(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

910 911 912
	if (lancer_chip(adapter))
		return 0;

913 914
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
915 916 917 918 919 920 921 922 923 924 925 926 927

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0xAA;
	*wrb++ = 0xBB;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0xCC;
	*wrb++ = 0xDD;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

928
	mutex_unlock(&adapter->mbox_lock);
929 930
	return status;
}
931

S
Sathya Perla 已提交
932
int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
S
Sathya Perla 已提交
933
{
934 935
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eq_create *req;
S
Sathya Perla 已提交
936 937
	struct be_dma_mem *q_mem = &eqo->q.dma_mem;
	int status, ver = 0;
S
Sathya Perla 已提交
938

939 940
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
941 942 943

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
944

S
Somnath Kotur 已提交
945
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
946 947
			       OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
948

S
Sathya Perla 已提交
949 950 951 952 953
	/* Support for EQ_CREATEv2 available only SH-R onwards */
	if (!(BEx_chip(adapter) || lancer_chip(adapter)))
		ver = 2;

	req->hdr.version = ver;
S
Sathya Perla 已提交
954 955 956 957 958 959
	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
S
Sathya Perla 已提交
960
		      __ilog2_u32(eqo->q.len / 256));
S
Sathya Perla 已提交
961 962 963 964
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

965
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
966
	if (!status) {
967
		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
968

S
Sathya Perla 已提交
969 970 971 972
		eqo->q.id = le16_to_cpu(resp->eq_id);
		eqo->msix_idx =
			(ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
		eqo->q.created = true;
S
Sathya Perla 已提交
973
	}
974

975
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
976 977 978
	return status;
}

979
/* Use MCC */
980
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
981
			  bool permanent, u32 if_handle, u32 pmac_id)
S
Sathya Perla 已提交
982
{
983 984
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mac_query *req;
S
Sathya Perla 已提交
985 986
	int status;

987
	spin_lock_bh(&adapter->mcc_lock);
988

989 990 991 992 993
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
994
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
995

S
Somnath Kotur 已提交
996
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
997 998
			       OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
			       NULL);
999
	req->type = MAC_ADDRESS_TYPE_NETWORK;
S
Sathya Perla 已提交
1000 1001 1002
	if (permanent) {
		req->permanent = 1;
	} else {
K
Kalesh AP 已提交
1003
		req->if_id = cpu_to_le16((u16)if_handle);
1004
		req->pmac_id = cpu_to_le32(pmac_id);
S
Sathya Perla 已提交
1005 1006 1007
		req->permanent = 0;
	}

1008
	status = be_mcc_notify_wait(adapter);
1009 1010
	if (!status) {
		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
1011

S
Sathya Perla 已提交
1012
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
1013
	}
S
Sathya Perla 已提交
1014

1015 1016
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1017 1018 1019
	return status;
}

1020
/* Uses synchronous MCCQ */
1021
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
1022
		    u32 if_id, u32 *pmac_id, u32 domain)
S
Sathya Perla 已提交
1023
{
1024 1025
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_add *req;
S
Sathya Perla 已提交
1026 1027
	int status;

1028 1029 1030
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1031 1032 1033 1034
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1035
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1036

S
Somnath Kotur 已提交
1037
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1038 1039
			       OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
1040

1041
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1042 1043 1044
	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

1045
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1046 1047
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
1048

S
Sathya Perla 已提交
1049 1050 1051
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

1052
err:
1053
	spin_unlock_bh(&adapter->mcc_lock);
1054 1055 1056 1057

	 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
		status = -EPERM;

S
Sathya Perla 已提交
1058 1059 1060
	return status;
}

1061
/* Uses synchronous MCCQ */
1062
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
S
Sathya Perla 已提交
1063
{
1064 1065
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_del *req;
S
Sathya Perla 已提交
1066 1067
	int status;

1068 1069 1070
	if (pmac_id == -1)
		return 0;

1071 1072 1073
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1074 1075 1076 1077
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1078
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1079

S
Somnath Kotur 已提交
1080
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
K
Kalesh AP 已提交
1081 1082
			       OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
1083

1084
	req->hdr.domain = dom;
S
Sathya Perla 已提交
1085 1086 1087
	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

1088 1089
	status = be_mcc_notify_wait(adapter);

1090
err:
1091
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1092 1093 1094
	return status;
}

1095
/* Uses Mbox */
S
Sathya Perla 已提交
1096
int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
1097
		     struct be_queue_info *eq, bool no_delay, int coalesce_wm)
S
Sathya Perla 已提交
1098
{
1099 1100
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cq_create *req;
S
Sathya Perla 已提交
1101
	struct be_dma_mem *q_mem = &cq->dma_mem;
1102
	void *ctxt;
S
Sathya Perla 已提交
1103 1104
	int status;

1105 1106
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1107 1108 1109 1110

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
1111

S
Somnath Kotur 已提交
1112
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1113 1114
			       OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
1115 1116

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1117 1118

	if (BEx_chip(adapter)) {
1119
		AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
1120
			      coalesce_wm);
1121
		AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
1122
			      ctxt, no_delay);
1123
		AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
1124
			      __ilog2_u32(cq->len / 256));
1125 1126 1127
		AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
1128 1129 1130
	} else {
		req->hdr.version = 2;
		req->page_size = 1; /* 1 for 4K */
1131 1132 1133 1134 1135 1136 1137

		/* coalesce-wm field in this cmd is not relevant to Lancer.
		 * Lancer uses COMMON_MODIFY_CQ to set this field
		 */
		if (!lancer_chip(adapter))
			AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
				      ctxt, coalesce_wm);
1138
		AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
1139
			      no_delay);
1140
		AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
1141
			      __ilog2_u32(cq->len / 256));
1142
		AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
1143 1144
		AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
1145
	}
S
Sathya Perla 已提交
1146 1147 1148 1149 1150

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

1151
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1152
	if (!status) {
1153
		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
1154

S
Sathya Perla 已提交
1155 1156 1157
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
1158

1159
	mutex_unlock(&adapter->mbox_lock);
1160 1161 1162 1163 1164 1165 1166

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
1167

1168 1169 1170 1171 1172
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

J
Jingoo Han 已提交
1173
static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
1174 1175
				  struct be_queue_info *mccq,
				  struct be_queue_info *cq)
1176
{
1177
	struct be_mcc_wrb *wrb;
1178
	struct be_cmd_req_mcc_ext_create *req;
1179
	struct be_dma_mem *q_mem = &mccq->dma_mem;
1180
	void *ctxt;
1181 1182
	int status;

1183 1184
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1185 1186 1187 1188

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
1189

S
Somnath Kotur 已提交
1190
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1191 1192
			       OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
			       NULL);
1193

1194
	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1195
	if (BEx_chip(adapter)) {
1196 1197
		AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1198
			      be_encoded_q_len(mccq->len));
1199
		AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
	} else {
		req->hdr.version = 1;
		req->cq_id = cpu_to_le16(cq->id);

		AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
			      be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
			      ctxt, cq->id);
		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
			      ctxt, 1);
1211
	}
1212

1213 1214 1215 1216 1217 1218 1219 1220 1221
	/* Subscribe to Link State, Sliport Event and Group 5 Events
	 * (bits 1, 5 and 17 set)
	 */
	req->async_event_bitmap[0] =
			cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
				    BIT(ASYNC_EVENT_CODE_GRP_5) |
				    BIT(ASYNC_EVENT_CODE_QNQ) |
				    BIT(ASYNC_EVENT_CODE_SLIPORT));

1222 1223 1224 1225
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

1226
	status = be_mbox_notify_wait(adapter);
1227 1228
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1229

1230 1231 1232
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
1233
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1234 1235 1236 1237

	return status;
}

J
Jingoo Han 已提交
1238
static int be_cmd_mccq_org_create(struct be_adapter *adapter,
1239 1240
				  struct be_queue_info *mccq,
				  struct be_queue_info *cq)
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcc_create *req;
	struct be_dma_mem *q_mem = &mccq->dma_mem;
	void *ctxt;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;

S
Somnath Kotur 已提交
1255
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1256 1257
			       OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
			       NULL);
1258 1259 1260 1261 1262

	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1263
		      be_encoded_q_len(mccq->len));
1264 1265 1266 1267 1268 1269 1270 1271 1272
	AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1273

1274 1275 1276 1277 1278 1279 1280 1281 1282
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}

	mutex_unlock(&adapter->mbox_lock);
	return status;
}

int be_cmd_mccq_create(struct be_adapter *adapter,
1283
		       struct be_queue_info *mccq, struct be_queue_info *cq)
1284 1285 1286 1287
{
	int status;

	status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1288
	if (status && BEx_chip(adapter)) {
1289 1290 1291 1292 1293 1294 1295 1296
		dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
			"or newer to avoid conflicting priorities between NIC "
			"and FCoE traffic");
		status = be_cmd_mccq_org_create(adapter, mccq, cq);
	}
	return status;
}

V
Vasundhara Volam 已提交
1297
int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
S
Sathya Perla 已提交
1298
{
1299
	struct be_mcc_wrb wrb = {0};
1300
	struct be_cmd_req_eth_tx_create *req;
V
Vasundhara Volam 已提交
1301 1302
	struct be_queue_info *txq = &txo->q;
	struct be_queue_info *cq = &txo->cq;
S
Sathya Perla 已提交
1303
	struct be_dma_mem *q_mem = &txq->dma_mem;
V
Vasundhara Volam 已提交
1304
	int status, ver = 0;
S
Sathya Perla 已提交
1305

1306
	req = embedded_payload(&wrb);
S
Somnath Kotur 已提交
1307
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1308
			       OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
S
Sathya Perla 已提交
1309

1310 1311
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
V
Vasundhara Volam 已提交
1312 1313 1314 1315 1316
	} else if (BEx_chip(adapter)) {
		if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
			req->hdr.version = 2;
	} else { /* For SH */
		req->hdr.version = 2;
1317 1318
	}

1319 1320
	if (req->hdr.version > 0)
		req->if_id = cpu_to_le16(adapter->if_handle);
S
Sathya Perla 已提交
1321 1322 1323
	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;
V
Vasundhara Volam 已提交
1324 1325
	req->cq_id = cpu_to_le16(cq->id);
	req->queue_size = be_encoded_q_len(txq->len);
S
Sathya Perla 已提交
1326
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
V
Vasundhara Volam 已提交
1327 1328
	ver = req->hdr.version;

1329
	status = be_cmd_notify_wait(adapter, &wrb);
S
Sathya Perla 已提交
1330
	if (!status) {
1331
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
1332

S
Sathya Perla 已提交
1333
		txq->id = le16_to_cpu(resp->cid);
V
Vasundhara Volam 已提交
1334 1335 1336 1337
		if (ver == 2)
			txo->db_offset = le32_to_cpu(resp->db_offset);
		else
			txo->db_offset = DB_TXULP1_OFFSET;
S
Sathya Perla 已提交
1338 1339
		txq->created = true;
	}
1340

S
Sathya Perla 已提交
1341 1342 1343
	return status;
}

1344
/* Uses MCC */
1345
int be_cmd_rxq_create(struct be_adapter *adapter,
1346 1347
		      struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
		      u32 if_id, u32 rss, u8 *rss_id)
S
Sathya Perla 已提交
1348
{
1349 1350
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_rx_create *req;
S
Sathya Perla 已提交
1351 1352 1353
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

1354
	spin_lock_bh(&adapter->mcc_lock);
1355

1356 1357 1358 1359 1360
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1361
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1362

S
Somnath Kotur 已提交
1363
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1364
			       OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
S
Sathya Perla 已提交
1365 1366 1367 1368 1369 1370

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
S
Sathya Perla 已提交
1371
	req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
S
Sathya Perla 已提交
1372 1373
	req->rss_queue = cpu_to_le32(rss);

1374
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1375 1376
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1377

S
Sathya Perla 已提交
1378 1379
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
1380
		*rss_id = resp->rss_id;
S
Sathya Perla 已提交
1381
	}
1382

1383 1384
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1385 1386 1387
	return status;
}

1388 1389 1390
/* Generic destroyer function for all types of queues
 * Uses Mbox
 */
1391
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
1392
		     int queue_type)
S
Sathya Perla 已提交
1393
{
1394 1395
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
S
Sathya Perla 已提交
1396 1397 1398
	u8 subsys = 0, opcode = 0;
	int status;

1399 1400
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
1401

1402 1403 1404
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

S
Sathya Perla 已提交
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
1422 1423 1424 1425
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
1426
	default:
1427
		BUG();
S
Sathya Perla 已提交
1428
	}
1429

S
Somnath Kotur 已提交
1430
	be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1431
			       NULL);
S
Sathya Perla 已提交
1432 1433
	req->id = cpu_to_le16(q->id);

1434
	status = be_mbox_notify_wait(adapter);
1435
	q->created = false;
1436

1437
	mutex_unlock(&adapter->mbox_lock);
1438 1439
	return status;
}
S
Sathya Perla 已提交
1440

1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
/* Uses MCC */
int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1457
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1458
			       OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
1459 1460 1461
	req->id = cpu_to_le16(q->id);

	status = be_mcc_notify_wait(adapter);
1462
	q->created = false;
1463 1464 1465

err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1466 1467 1468
	return status;
}

1469
/* Create an rx filtering policy configuration on an i/f
1470
 * Will use MBOX only if MCCQ has not been created.
1471
 */
1472
int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
1473
		     u32 *if_handle, u32 domain)
S
Sathya Perla 已提交
1474
{
1475
	struct be_mcc_wrb wrb = {0};
1476
	struct be_cmd_req_if_create *req;
S
Sathya Perla 已提交
1477 1478
	int status;

1479
	req = embedded_payload(&wrb);
S
Somnath Kotur 已提交
1480
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1481 1482
			       OPCODE_COMMON_NTWK_INTERFACE_CREATE,
			       sizeof(*req), &wrb, NULL);
1483
	req->hdr.domain = domain;
1484 1485
	req->capability_flags = cpu_to_le32(cap_flags);
	req->enable_flags = cpu_to_le32(en_flags);
1486
	req->pmac_invalid = true;
S
Sathya Perla 已提交
1487

1488
	status = be_cmd_notify_wait(adapter, &wrb);
S
Sathya Perla 已提交
1489
	if (!status) {
1490
		struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
1491

S
Sathya Perla 已提交
1492
		*if_handle = le32_to_cpu(resp->interface_id);
S
Sathya Perla 已提交
1493 1494

		/* Hack to retrieve VF's pmac-id on BE3 */
1495
		if (BE3_chip(adapter) && be_virtfn(adapter))
S
Sathya Perla 已提交
1496
			adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
S
Sathya Perla 已提交
1497 1498 1499 1500
	}
	return status;
}

1501
/* Uses MCCQ */
1502
int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
S
Sathya Perla 已提交
1503
{
1504 1505
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_destroy *req;
S
Sathya Perla 已提交
1506 1507
	int status;

1508
	if (interface_id == -1)
1509
		return 0;
1510

1511 1512 1513 1514 1515 1516 1517
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1518
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1519

S
Somnath Kotur 已提交
1520
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1521 1522
			       OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
			       sizeof(*req), wrb, NULL);
1523
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1524
	req->interface_id = cpu_to_le32(interface_id);
1525

1526 1527 1528
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1529 1530 1531 1532 1533
	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
1534
 * Uses asynchronous MCC
S
Sathya Perla 已提交
1535
 */
1536
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
1537
{
1538
	struct be_mcc_wrb *wrb;
1539
	struct be_cmd_req_hdr *hdr;
1540
	int status = 0;
S
Sathya Perla 已提交
1541

1542
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1543

1544
	wrb = wrb_from_mccq(adapter);
1545 1546 1547 1548
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1549
	hdr = nonemb_cmd->va;
S
Sathya Perla 已提交
1550

S
Somnath Kotur 已提交
1551
	be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1552 1553
			       OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
			       nonemb_cmd);
1554

1555
	/* version 1 of the cmd is not supported only by BE2 */
1556 1557 1558
	if (BE2_chip(adapter))
		hdr->version = 0;
	if (BE3_chip(adapter) || lancer_chip(adapter))
1559
		hdr->version = 1;
1560 1561
	else
		hdr->version = 2;
1562

1563 1564 1565 1566
	status = be_mcc_notify(adapter);
	if (status)
		goto err;

A
Ajit Khaparde 已提交
1567
	adapter->stats_cmd_sent = true;
S
Sathya Perla 已提交
1568

1569
err:
1570
	spin_unlock_bh(&adapter->mcc_lock);
1571
	return status;
S
Sathya Perla 已提交
1572 1573
}

S
Selvin Xavier 已提交
1574 1575
/* Lancer Stats */
int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1576
			       struct be_dma_mem *nonemb_cmd)
S
Selvin Xavier 已提交
1577 1578 1579 1580 1581
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_pport_stats *req;
	int status = 0;

1582 1583 1584 1585
	if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
			    CMD_SUBSYSTEM_ETH))
		return -EPERM;

S
Selvin Xavier 已提交
1586 1587 1588 1589 1590 1591 1592 1593 1594
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
1595
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1596 1597
			       OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
			       wrb, nonemb_cmd);
S
Selvin Xavier 已提交
1598

1599
	req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
S
Selvin Xavier 已提交
1600 1601
	req->cmd_params.params.reset_stats = 0;

1602 1603 1604 1605
	status = be_mcc_notify(adapter);
	if (status)
		goto err;

S
Selvin Xavier 已提交
1606 1607 1608 1609 1610 1611 1612
	adapter->stats_cmd_sent = true;

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
static int be_mac_to_link_speed(int mac_speed)
{
	switch (mac_speed) {
	case PHY_LINK_SPEED_ZERO:
		return 0;
	case PHY_LINK_SPEED_10MBPS:
		return 10;
	case PHY_LINK_SPEED_100MBPS:
		return 100;
	case PHY_LINK_SPEED_1GBPS:
		return 1000;
	case PHY_LINK_SPEED_10GBPS:
		return 10000;
1626 1627 1628 1629 1630 1631
	case PHY_LINK_SPEED_20GBPS:
		return 20000;
	case PHY_LINK_SPEED_25GBPS:
		return 25000;
	case PHY_LINK_SPEED_40GBPS:
		return 40000;
1632 1633 1634 1635 1636 1637 1638 1639 1640
	}
	return 0;
}

/* Uses synchronous mcc
 * Returns link_speed in Mbps
 */
int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
			     u8 *link_status, u32 dom)
S
Sathya Perla 已提交
1641
{
1642 1643
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_link_status *req;
S
Sathya Perla 已提交
1644 1645
	int status;

1646 1647
	spin_lock_bh(&adapter->mcc_lock);

1648 1649 1650
	if (link_status)
		*link_status = LINK_DOWN;

1651
	wrb = wrb_from_mccq(adapter);
1652 1653 1654 1655
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1656
	req = embedded_payload(wrb);
1657

1658
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1659 1660
			       OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
			       sizeof(*req), wrb, NULL);
1661

1662 1663
	/* version 1 of the cmd is not supported only by BE2 */
	if (!BE2_chip(adapter))
1664 1665
		req->hdr.version = 1;

1666
	req->hdr.domain = dom;
S
Sathya Perla 已提交
1667

1668
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1669 1670
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
1671

1672 1673 1674 1675 1676 1677 1678
		if (link_speed) {
			*link_speed = resp->link_speed ?
				      le16_to_cpu(resp->link_speed) * 10 :
				      be_mac_to_link_speed(resp->mac_speed);

			if (!resp->logical_link_status)
				*link_speed = 0;
1679
		}
1680 1681
		if (link_status)
			*link_status = resp->logical_link_status;
S
Sathya Perla 已提交
1682 1683
	}

1684
err:
1685
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1686 1687 1688
	return status;
}

1689 1690 1691 1692 1693
/* Uses synchronous mcc */
int be_cmd_get_die_temperature(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_cntl_addnl_attribs *req;
1694
	int status = 0;
1695 1696 1697 1698 1699 1700 1701 1702 1703 1704

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1705
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1706 1707
			       OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
			       sizeof(*req), wrb, NULL);
1708

1709
	status = be_mcc_notify(adapter);
1710 1711 1712 1713 1714
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
/* Uses synchronous mcc */
int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1731
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1732 1733
			       OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
			       NULL);
1734 1735 1736 1737
	req->fat_operation = cpu_to_le32(QUERY_FAT);
	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1738

1739
		if (log_size && resp->log_size)
1740 1741
			*log_size = le32_to_cpu(resp->log_size) -
					sizeof(u32);
1742 1743 1744 1745 1746 1747
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1748
int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1749 1750 1751 1752
{
	struct be_dma_mem get_fat_cmd;
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
1753 1754
	u32 offset = 0, total_size, buf_size,
				log_offset = sizeof(u32), payload_len;
1755
	int status = 0;
1756 1757

	if (buf_len == 0)
1758
		return -EIO;
1759 1760 1761

	total_size = buf_len;

1762
	get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1763 1764 1765
	get_fat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
					     get_fat_cmd.size,
					     &get_fat_cmd.dma, GFP_ATOMIC);
1766 1767
	if (!get_fat_cmd.va) {
		dev_err(&adapter->pdev->dev,
K
Kalesh AP 已提交
1768
			"Memory allocation failure while reading FAT data\n");
1769
		return -ENOMEM;
1770 1771
	}

1772 1773 1774 1775 1776 1777
	spin_lock_bh(&adapter->mcc_lock);

	while (total_size) {
		buf_size = min(total_size, (u32)60*1024);
		total_size -= buf_size;

1778 1779 1780
		wrb = wrb_from_mccq(adapter);
		if (!wrb) {
			status = -EBUSY;
1781 1782 1783 1784
			goto err;
		}
		req = get_fat_cmd.va;

1785
		payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
S
Somnath Kotur 已提交
1786
		be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1787 1788
				       OPCODE_COMMON_MANAGE_FAT, payload_len,
				       wrb, &get_fat_cmd);
1789 1790 1791 1792 1793 1794 1795 1796 1797

		req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
		req->read_log_offset = cpu_to_le32(log_offset);
		req->read_log_length = cpu_to_le32(buf_size);
		req->data_buffer_size = cpu_to_le32(buf_size);

		status = be_mcc_notify_wait(adapter);
		if (!status) {
			struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1798

1799
			memcpy(buf + offset,
1800 1801
			       resp->data_buffer,
			       le32_to_cpu(resp->read_log_length));
1802
		} else {
1803
			dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
1804 1805
			goto err;
		}
1806 1807 1808 1809
		offset += buf_size;
		log_offset += buf_size;
	}
err:
1810 1811
	dma_free_coherent(&adapter->pdev->dev, get_fat_cmd.size,
			  get_fat_cmd.va, get_fat_cmd.dma);
1812
	spin_unlock_bh(&adapter->mcc_lock);
1813
	return status;
1814 1815
}

1816
/* Uses synchronous mcc */
1817
int be_cmd_get_fw_ver(struct be_adapter *adapter)
S
Sathya Perla 已提交
1818
{
1819 1820
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fw_version *req;
S
Sathya Perla 已提交
1821 1822
	int status;

1823
	spin_lock_bh(&adapter->mcc_lock);
1824

1825 1826 1827 1828 1829
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
S
Sathya Perla 已提交
1830

1831
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1832

S
Somnath Kotur 已提交
1833
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1834 1835
			       OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
			       NULL);
1836
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1837 1838
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
1839

1840 1841 1842 1843
		strlcpy(adapter->fw_ver, resp->firmware_version_string,
			sizeof(adapter->fw_ver));
		strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
			sizeof(adapter->fw_on_flash));
S
Sathya Perla 已提交
1844
	}
1845 1846
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1847 1848 1849
	return status;
}

1850 1851 1852
/* set the EQ delay interval of an EQ to specified value
 * Uses async mcc
 */
1853 1854
static int __be_cmd_modify_eqd(struct be_adapter *adapter,
			       struct be_set_eqd *set_eqd, int num)
S
Sathya Perla 已提交
1855
{
1856 1857
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_modify_eq_delay *req;
1858
	int status = 0, i;
S
Sathya Perla 已提交
1859

1860 1861 1862
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1863 1864 1865 1866
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1867
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1868

S
Somnath Kotur 已提交
1869
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1870 1871
			       OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
1872

1873 1874 1875 1876 1877 1878 1879
	req->num_eq = cpu_to_le32(num);
	for (i = 0; i < num; i++) {
		req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
		req->set_eqd[i].phase = 0;
		req->set_eqd[i].delay_multiplier =
				cpu_to_le32(set_eqd[i].delay_multiplier);
	}
S
Sathya Perla 已提交
1880

1881
	status = be_mcc_notify(adapter);
1882
err:
1883
	spin_unlock_bh(&adapter->mcc_lock);
1884
	return status;
S
Sathya Perla 已提交
1885 1886
}

1887 1888 1889 1890 1891
int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
		      int num)
{
	int num_eqs, i = 0;

1892 1893 1894 1895 1896
	while (num) {
		num_eqs = min(num, 8);
		__be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
		i += num_eqs;
		num -= num_eqs;
1897 1898 1899 1900 1901
	}

	return 0;
}

1902
/* Uses sycnhronous mcc */
1903
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
1904
		       u32 num, u32 domain)
S
Sathya Perla 已提交
1905
{
1906 1907
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_vlan_config *req;
S
Sathya Perla 已提交
1908 1909
	int status;

1910 1911 1912
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1913 1914 1915 1916
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1917
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1918

S
Somnath Kotur 已提交
1919
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1920 1921
			       OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
			       wrb, NULL);
1922
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1923 1924

	req->interface_id = if_id;
1925
	req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
S
Sathya Perla 已提交
1926
	req->num_vlan = num;
1927 1928
	memcpy(req->normal_vlan, vtag_array,
	       req->num_vlan * sizeof(vtag_array[0]));
S
Sathya Perla 已提交
1929

1930
	status = be_mcc_notify_wait(adapter);
1931
err:
1932
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1933 1934 1935
	return status;
}

1936
static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
S
Sathya Perla 已提交
1937
{
1938
	struct be_mcc_wrb *wrb;
1939 1940
	struct be_dma_mem *mem = &adapter->rx_filter;
	struct be_cmd_req_rx_filter *req = mem->va;
1941
	int status;
S
Sathya Perla 已提交
1942

1943
	spin_lock_bh(&adapter->mcc_lock);
1944

1945
	wrb = wrb_from_mccq(adapter);
1946 1947 1948 1949
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1950
	memset(req, 0, sizeof(*req));
S
Somnath Kotur 已提交
1951
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1952 1953
			       OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
			       wrb, mem);
S
Sathya Perla 已提交
1954

1955
	req->if_id = cpu_to_le32(adapter->if_handle);
1956 1957 1958 1959
	req->if_flags_mask = cpu_to_le32(flags);
	req->if_flags = (value == ON) ? req->if_flags_mask : 0;

	if (flags & BE_IF_FLAGS_MULTICAST) {
1960
		struct netdev_hw_addr *ha;
1961
		int i = 0;
1962

1963 1964 1965
		/* Reset mcast promisc mode if already set by setting mask
		 * and not setting flags field
		 */
1966 1967
		req->if_flags_mask |=
			cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
1968
				    be_if_cap_flags(adapter));
1969
		req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
1970 1971
		netdev_for_each_mc_addr(ha, adapter->netdev)
			memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
S
Sathya Perla 已提交
1972 1973
	}

1974
	status = be_mcc_notify_wait(adapter);
1975
err:
1976
	spin_unlock_bh(&adapter->mcc_lock);
1977
	return status;
S
Sathya Perla 已提交
1978 1979
}

1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
{
	struct device *dev = &adapter->pdev->dev;

	if ((flags & be_if_cap_flags(adapter)) != flags) {
		dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
		dev_warn(dev, "Interface is capable of 0x%x flags only\n",
			 be_if_cap_flags(adapter));
	}
	flags &= be_if_cap_flags(adapter);
1990 1991
	if (!flags)
		return -ENOTSUPP;
1992 1993 1994 1995

	return __be_cmd_rx_filter(adapter, flags, value);
}

1996
/* Uses synchrounous mcc */
1997
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
1998
{
1999 2000
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_flow_control *req;
S
Sathya Perla 已提交
2001 2002
	int status;

2003 2004 2005 2006
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

2007
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
2008

2009
	wrb = wrb_from_mccq(adapter);
2010 2011 2012 2013
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2014
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
2015

S
Somnath Kotur 已提交
2016
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2017 2018
			       OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
2019

2020
	req->hdr.version = 1;
S
Sathya Perla 已提交
2021 2022 2023
	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

2024
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
2025

2026
err:
2027
	spin_unlock_bh(&adapter->mcc_lock);
2028 2029 2030 2031

	if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
		return  -EOPNOTSUPP;

S
Sathya Perla 已提交
2032 2033 2034
	return status;
}

2035
/* Uses sycn mcc */
2036
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
2037
{
2038 2039
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_flow_control *req;
S
Sathya Perla 已提交
2040 2041
	int status;

2042 2043 2044 2045
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

2046
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
2047

2048
	wrb = wrb_from_mccq(adapter);
2049 2050 2051 2052
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2053
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
2054

S
Somnath Kotur 已提交
2055
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2056 2057
			       OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
2058

2059
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
2060 2061 2062
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
2063

S
Sathya Perla 已提交
2064 2065 2066 2067
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

2068
err:
2069
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
2070 2071 2072
	return status;
}

2073
/* Uses mbox */
2074
int be_cmd_query_fw_cfg(struct be_adapter *adapter)
S
Sathya Perla 已提交
2075
{
2076 2077
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_query_fw_cfg *req;
S
Sathya Perla 已提交
2078 2079
	int status;

2080 2081
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
2082

2083 2084
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
2085

S
Somnath Kotur 已提交
2086
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2087 2088
			       OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
			       sizeof(*req), wrb, NULL);
S
Sathya Perla 已提交
2089

2090
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
2091 2092
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
2093

2094 2095 2096 2097
		adapter->port_num = le32_to_cpu(resp->phys_port);
		adapter->function_mode = le32_to_cpu(resp->function_mode);
		adapter->function_caps = le32_to_cpu(resp->function_caps);
		adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
S
Sathya Perla 已提交
2098 2099 2100
		dev_info(&adapter->pdev->dev,
			 "FW config: function_mode=0x%x, function_caps=0x%x\n",
			 adapter->function_mode, adapter->function_caps);
S
Sathya Perla 已提交
2101 2102
	}

2103
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
2104 2105
	return status;
}
2106

2107
/* Uses mbox */
2108 2109
int be_cmd_reset_function(struct be_adapter *adapter)
{
2110 2111
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *req;
2112 2113
	int status;

2114
	if (lancer_chip(adapter)) {
2115 2116
		iowrite32(SLI_PORT_CONTROL_IP_MASK,
			  adapter->db + SLIPORT_CONTROL_OFFSET);
2117
		status = lancer_wait_ready(adapter);
2118
		if (status)
2119 2120 2121 2122 2123
			dev_err(&adapter->pdev->dev,
				"Adapter in non recoverable error\n");
		return status;
	}

2124 2125
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
2126

2127 2128
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
2129

S
Somnath Kotur 已提交
2130
	be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
2131 2132
			       OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
			       NULL);
2133

2134
	status = be_mbox_notify_wait(adapter);
2135

2136
	mutex_unlock(&adapter->mbox_lock);
2137 2138
	return status;
}
2139

2140
int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
2141
		      u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
2142 2143 2144 2145 2146
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_rss_config *req;
	int status;

2147 2148 2149
	if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
		return 0;

2150
	spin_lock_bh(&adapter->mcc_lock);
2151

2152 2153 2154 2155 2156
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2157 2158
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2159
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2160
			       OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
2161 2162

	req->if_id = cpu_to_le32(adapter->if_handle);
2163 2164
	req->enable_rss = cpu_to_le16(rss_hash_opts);
	req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
2165

2166
	if (!BEx_chip(adapter))
2167 2168
		req->hdr.version = 1;

2169
	memcpy(req->cpu_table, rsstable, table_size);
2170
	memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
2171 2172
	be_dws_cpu_to_le(req->hash, sizeof(req->hash));

2173 2174 2175
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
2176 2177 2178
	return status;
}

2179 2180
/* Uses sync mcc */
int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
2181
			    u8 bcn, u8 sts, u8 state)
2182 2183 2184 2185 2186 2187 2188 2189
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_enable_disable_beacon *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2190 2191 2192 2193
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2194 2195
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2196
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2197 2198
			       OPCODE_COMMON_ENABLE_DISABLE_BEACON,
			       sizeof(*req), wrb, NULL);
2199 2200 2201 2202 2203 2204 2205 2206

	req->port_num = port_num;
	req->beacon_state = state;
	req->beacon_duration = bcn;
	req->status_duration = sts;

	status = be_mcc_notify_wait(adapter);

2207
err:
2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc */
int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_beacon_state *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2222 2223 2224 2225
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2226 2227
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2228
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2229 2230
			       OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
			       wrb, NULL);
2231 2232 2233 2234 2235 2236 2237

	req->port_num = port_num;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_beacon_state *resp =
						embedded_payload(wrb);
2238

2239 2240 2241
		*state = resp->beacon_state;
	}

2242
err:
2243 2244 2245 2246
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
/* Uses sync mcc */
int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
				      u8 page_num, u8 *data)
{
	struct be_dma_mem cmd;
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_port_type *req;
	int status;

	if (page_num > TR_PAGE_A2)
		return -EINVAL;

	cmd.size = sizeof(struct be_cmd_resp_port_type);
2260 2261
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_ATOMIC);
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
		return -ENOMEM;
	}

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd.va;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_READ_TRANSRECV_DATA,
			       cmd.size, wrb, &cmd);

	req->port = cpu_to_le32(adapter->hba_port_num);
	req->page_num = cpu_to_le32(page_num);
	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_port_type *resp = cmd.va;

		memcpy(data, resp->page_data, PAGE_DATA_LEN);
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
2290
	dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
2291 2292 2293
	return status;
}

2294 2295 2296 2297 2298
static int lancer_cmd_write_object(struct be_adapter *adapter,
				   struct be_dma_mem *cmd, u32 data_size,
				   u32 data_offset, const char *obj_name,
				   u32 *data_written, u8 *change_status,
				   u8 *addn_status)
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_write_object *req;
	struct lancer_cmd_resp_write_object *resp;
	void *ctxt = NULL;
	int status;

	spin_lock_bh(&adapter->mcc_lock);
	adapter->flash_status = 0;

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err_unlock;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2317
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2318 2319 2320
			       OPCODE_COMMON_WRITE_OBJECT,
			       sizeof(struct lancer_cmd_req_write_object), wrb,
			       NULL);
2321 2322 2323

	ctxt = &req->context;
	AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2324
		      write_length, ctxt, data_size);
2325 2326 2327

	if (data_size == 0)
		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2328
			      eof, ctxt, 1);
2329 2330
	else
		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2331
			      eof, ctxt, 0);
2332 2333 2334

	be_dws_cpu_to_le(ctxt, sizeof(req->context));
	req->write_offset = cpu_to_le32(data_offset);
2335
	strlcpy(req->object_name, obj_name, sizeof(req->object_name));
2336 2337 2338
	req->descriptor_count = cpu_to_le32(1);
	req->buf_len = cpu_to_le32(data_size);
	req->addr_low = cpu_to_le32((cmd->dma +
2339 2340
				     sizeof(struct lancer_cmd_req_write_object))
				    & 0xFFFFFFFF);
2341 2342 2343
	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
				sizeof(struct lancer_cmd_req_write_object)));

2344 2345 2346 2347
	status = be_mcc_notify(adapter);
	if (status)
		goto err_unlock;

2348 2349
	spin_unlock_bh(&adapter->mcc_lock);

2350
	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2351
					 msecs_to_jiffies(60000)))
2352
		status = -ETIMEDOUT;
2353 2354 2355 2356
	else
		status = adapter->flash_status;

	resp = embedded_payload(wrb);
2357
	if (!status) {
2358
		*data_written = le32_to_cpu(resp->actual_write_len);
2359 2360
		*change_status = resp->change_status;
	} else {
2361
		*addn_status = resp->additional_status;
2362
	}
2363 2364 2365 2366 2367 2368 2369 2370

	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
int be_cmd_query_cable_type(struct be_adapter *adapter)
{
	u8 page_data[PAGE_DATA_LEN];
	int status;

	status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
						   page_data);
	if (!status) {
		switch (adapter->phy.interface_type) {
		case PHY_TYPE_QSFP:
			adapter->phy.cable_type =
				page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
			break;
		case PHY_TYPE_SFP_PLUS_10GB:
			adapter->phy.cable_type =
				page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
			break;
		default:
			adapter->phy.cable_type = 0;
			break;
		}
	}
	return status;
}

2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
int be_cmd_query_sfp_info(struct be_adapter *adapter)
{
	u8 page_data[PAGE_DATA_LEN];
	int status;

	status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
						   page_data);
	if (!status) {
		strlcpy(adapter->phy.vendor_name, page_data +
			SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
		strlcpy(adapter->phy.vendor_pn,
			page_data + SFP_VENDOR_PN_OFFSET,
			SFP_VENDOR_NAME_LEN - 1);
	}

	return status;
}

2414 2415
static int lancer_cmd_delete_object(struct be_adapter *adapter,
				    const char *obj_name)
2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
{
	struct lancer_cmd_req_delete_object *req;
	struct be_mcc_wrb *wrb;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_DELETE_OBJECT,
			       sizeof(*req), wrb, NULL);

2435
	strlcpy(req->object_name, obj_name, sizeof(req->object_name));
2436 2437 2438 2439 2440 2441 2442

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2443
int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2444 2445
			   u32 data_size, u32 data_offset, const char *obj_name,
			   u32 *data_read, u32 *eof, u8 *addn_status)
2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_read_object *req;
	struct lancer_cmd_resp_read_object *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err_unlock;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2463 2464 2465
			       OPCODE_COMMON_READ_OBJECT,
			       sizeof(struct lancer_cmd_req_read_object), wrb,
			       NULL);
2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489

	req->desired_read_len = cpu_to_le32(data_size);
	req->read_offset = cpu_to_le32(data_offset);
	strcpy(req->object_name, obj_name);
	req->descriptor_count = cpu_to_le32(1);
	req->buf_len = cpu_to_le32(data_size);
	req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));

	status = be_mcc_notify_wait(adapter);

	resp = embedded_payload(wrb);
	if (!status) {
		*data_read = le32_to_cpu(resp->actual_read_len);
		*eof = le32_to_cpu(resp->eof);
	} else {
		*addn_status = resp->additional_status;
	}

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2490 2491 2492
static int be_cmd_write_flashrom(struct be_adapter *adapter,
				 struct be_dma_mem *cmd, u32 flash_type,
				 u32 flash_opcode, u32 img_offset, u32 buf_size)
2493
{
2494
	struct be_mcc_wrb *wrb;
2495
	struct be_cmd_write_flashrom *req;
2496 2497
	int status;

2498
	spin_lock_bh(&adapter->mcc_lock);
2499
	adapter->flash_status = 0;
2500 2501

	wrb = wrb_from_mccq(adapter);
2502 2503
	if (!wrb) {
		status = -EBUSY;
D
Dan Carpenter 已提交
2504
		goto err_unlock;
2505 2506
	}
	req = cmd->va;
2507

S
Somnath Kotur 已提交
2508
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2509 2510
			       OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
			       cmd);
2511 2512

	req->params.op_type = cpu_to_le32(flash_type);
2513 2514 2515
	if (flash_type == OPTYPE_OFFSET_SPECIFIED)
		req->params.offset = cpu_to_le32(img_offset);

2516 2517 2518
	req->params.op_code = cpu_to_le32(flash_opcode);
	req->params.data_buf_size = cpu_to_le32(buf_size);

2519 2520 2521 2522
	status = be_mcc_notify(adapter);
	if (status)
		goto err_unlock;

2523 2524
	spin_unlock_bh(&adapter->mcc_lock);

2525 2526
	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
					 msecs_to_jiffies(40000)))
2527
		status = -ETIMEDOUT;
2528 2529
	else
		status = adapter->flash_status;
2530

D
Dan Carpenter 已提交
2531 2532 2533 2534
	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
2535 2536
	return status;
}
2537

2538 2539
static int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
				u16 img_optype, u32 img_offset, u32 crc_offset)
2540
{
2541
	struct be_cmd_read_flash_crc *req;
2542
	struct be_mcc_wrb *wrb;
2543 2544 2545 2546 2547
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2548 2549 2550 2551
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2552 2553
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2554
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2555 2556
			       OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
			       wrb, NULL);
2557

2558 2559 2560 2561 2562 2563
	req->params.op_type = cpu_to_le32(img_optype);
	if (img_optype == OPTYPE_OFFSET_SPECIFIED)
		req->params.offset = cpu_to_le32(img_offset + crc_offset);
	else
		req->params.offset = cpu_to_le32(crc_offset);

2564
	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
2565
	req->params.data_buf_size = cpu_to_le32(0x4);
2566 2567 2568

	status = be_mcc_notify_wait(adapter);
	if (!status)
2569
		memcpy(flashed_crc, req->crc, 4);
2570

2571
err:
2572 2573 2574
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2575

2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961
static char flash_cookie[2][16] = {"*** SE FLAS", "H DIRECTORY *** "};

static bool phy_flashing_required(struct be_adapter *adapter)
{
	return (adapter->phy.phy_type == PHY_TYPE_TN_8022 &&
		adapter->phy.interface_type == PHY_TYPE_BASET_10GB);
}

static bool is_comp_in_ufi(struct be_adapter *adapter,
			   struct flash_section_info *fsec, int type)
{
	int i = 0, img_type = 0;
	struct flash_section_info_g2 *fsec_g2 = NULL;

	if (BE2_chip(adapter))
		fsec_g2 = (struct flash_section_info_g2 *)fsec;

	for (i = 0; i < MAX_FLASH_COMP; i++) {
		if (fsec_g2)
			img_type = le32_to_cpu(fsec_g2->fsec_entry[i].type);
		else
			img_type = le32_to_cpu(fsec->fsec_entry[i].type);

		if (img_type == type)
			return true;
	}
	return false;
}

static struct flash_section_info *get_fsec_info(struct be_adapter *adapter,
						int header_size,
						const struct firmware *fw)
{
	struct flash_section_info *fsec = NULL;
	const u8 *p = fw->data;

	p += header_size;
	while (p < (fw->data + fw->size)) {
		fsec = (struct flash_section_info *)p;
		if (!memcmp(flash_cookie, fsec->cookie, sizeof(flash_cookie)))
			return fsec;
		p += 32;
	}
	return NULL;
}

static int be_check_flash_crc(struct be_adapter *adapter, const u8 *p,
			      u32 img_offset, u32 img_size, int hdr_size,
			      u16 img_optype, bool *crc_match)
{
	u32 crc_offset;
	int status;
	u8 crc[4];

	status = be_cmd_get_flash_crc(adapter, crc, img_optype, img_offset,
				      img_size - 4);
	if (status)
		return status;

	crc_offset = hdr_size + img_offset + img_size - 4;

	/* Skip flashing, if crc of flashed region matches */
	if (!memcmp(crc, p + crc_offset, 4))
		*crc_match = true;
	else
		*crc_match = false;

	return status;
}

static int be_flash(struct be_adapter *adapter, const u8 *img,
		    struct be_dma_mem *flash_cmd, int optype, int img_size,
		    u32 img_offset)
{
	u32 flash_op, num_bytes, total_bytes = img_size, bytes_sent = 0;
	struct be_cmd_write_flashrom *req = flash_cmd->va;
	int status;

	while (total_bytes) {
		num_bytes = min_t(u32, 32 * 1024, total_bytes);

		total_bytes -= num_bytes;

		if (!total_bytes) {
			if (optype == OPTYPE_PHY_FW)
				flash_op = FLASHROM_OPER_PHY_FLASH;
			else
				flash_op = FLASHROM_OPER_FLASH;
		} else {
			if (optype == OPTYPE_PHY_FW)
				flash_op = FLASHROM_OPER_PHY_SAVE;
			else
				flash_op = FLASHROM_OPER_SAVE;
		}

		memcpy(req->data_buf, img, num_bytes);
		img += num_bytes;
		status = be_cmd_write_flashrom(adapter, flash_cmd, optype,
					       flash_op, img_offset +
					       bytes_sent, num_bytes);
		if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST &&
		    optype == OPTYPE_PHY_FW)
			break;
		else if (status)
			return status;

		bytes_sent += num_bytes;
	}
	return 0;
}

/* For BE2, BE3 and BE3-R */
static int be_flash_BEx(struct be_adapter *adapter,
			const struct firmware *fw,
			struct be_dma_mem *flash_cmd, int num_of_images)
{
	int img_hdrs_size = (num_of_images * sizeof(struct image_hdr));
	struct device *dev = &adapter->pdev->dev;
	struct flash_section_info *fsec = NULL;
	int status, i, filehdr_size, num_comp;
	const struct flash_comp *pflashcomp;
	bool crc_match;
	const u8 *p;

	struct flash_comp gen3_flash_types[] = {
		{ BE3_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
			BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
		{ BE3_REDBOOT_START, OPTYPE_REDBOOT,
			BE3_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
		{ BE3_ISCSI_BIOS_START, OPTYPE_BIOS,
			BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
		{ BE3_PXE_BIOS_START, OPTYPE_PXE_BIOS,
			BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
		{ BE3_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
			BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
		{ BE3_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
			BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
		{ BE3_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
			BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
		{ BE3_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
			BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE},
		{ BE3_NCSI_START, OPTYPE_NCSI_FW,
			BE3_NCSI_COMP_MAX_SIZE, IMAGE_NCSI},
		{ BE3_PHY_FW_START, OPTYPE_PHY_FW,
			BE3_PHY_FW_COMP_MAX_SIZE, IMAGE_FIRMWARE_PHY}
	};

	struct flash_comp gen2_flash_types[] = {
		{ BE2_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
			BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
		{ BE2_REDBOOT_START, OPTYPE_REDBOOT,
			BE2_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
		{ BE2_ISCSI_BIOS_START, OPTYPE_BIOS,
			BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
		{ BE2_PXE_BIOS_START, OPTYPE_PXE_BIOS,
			BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
		{ BE2_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
			BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
		{ BE2_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
			BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
		{ BE2_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
			BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
		{ BE2_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
			 BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE}
	};

	if (BE3_chip(adapter)) {
		pflashcomp = gen3_flash_types;
		filehdr_size = sizeof(struct flash_file_hdr_g3);
		num_comp = ARRAY_SIZE(gen3_flash_types);
	} else {
		pflashcomp = gen2_flash_types;
		filehdr_size = sizeof(struct flash_file_hdr_g2);
		num_comp = ARRAY_SIZE(gen2_flash_types);
		img_hdrs_size = 0;
	}

	/* Get flash section info*/
	fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
	if (!fsec) {
		dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
		return -1;
	}
	for (i = 0; i < num_comp; i++) {
		if (!is_comp_in_ufi(adapter, fsec, pflashcomp[i].img_type))
			continue;

		if ((pflashcomp[i].optype == OPTYPE_NCSI_FW) &&
		    memcmp(adapter->fw_ver, "3.102.148.0", 11) < 0)
			continue;

		if (pflashcomp[i].optype == OPTYPE_PHY_FW  &&
		    !phy_flashing_required(adapter))
			continue;

		if (pflashcomp[i].optype == OPTYPE_REDBOOT) {
			status = be_check_flash_crc(adapter, fw->data,
						    pflashcomp[i].offset,
						    pflashcomp[i].size,
						    filehdr_size +
						    img_hdrs_size,
						    OPTYPE_REDBOOT, &crc_match);
			if (status) {
				dev_err(dev,
					"Could not get CRC for 0x%x region\n",
					pflashcomp[i].optype);
				continue;
			}

			if (crc_match)
				continue;
		}

		p = fw->data + filehdr_size + pflashcomp[i].offset +
			img_hdrs_size;
		if (p + pflashcomp[i].size > fw->data + fw->size)
			return -1;

		status = be_flash(adapter, p, flash_cmd, pflashcomp[i].optype,
				  pflashcomp[i].size, 0);
		if (status) {
			dev_err(dev, "Flashing section type 0x%x failed\n",
				pflashcomp[i].img_type);
			return status;
		}
	}
	return 0;
}

static u16 be_get_img_optype(struct flash_section_entry fsec_entry)
{
	u32 img_type = le32_to_cpu(fsec_entry.type);
	u16 img_optype = le16_to_cpu(fsec_entry.optype);

	if (img_optype != 0xFFFF)
		return img_optype;

	switch (img_type) {
	case IMAGE_FIRMWARE_ISCSI:
		img_optype = OPTYPE_ISCSI_ACTIVE;
		break;
	case IMAGE_BOOT_CODE:
		img_optype = OPTYPE_REDBOOT;
		break;
	case IMAGE_OPTION_ROM_ISCSI:
		img_optype = OPTYPE_BIOS;
		break;
	case IMAGE_OPTION_ROM_PXE:
		img_optype = OPTYPE_PXE_BIOS;
		break;
	case IMAGE_OPTION_ROM_FCOE:
		img_optype = OPTYPE_FCOE_BIOS;
		break;
	case IMAGE_FIRMWARE_BACKUP_ISCSI:
		img_optype = OPTYPE_ISCSI_BACKUP;
		break;
	case IMAGE_NCSI:
		img_optype = OPTYPE_NCSI_FW;
		break;
	case IMAGE_FLASHISM_JUMPVECTOR:
		img_optype = OPTYPE_FLASHISM_JUMPVECTOR;
		break;
	case IMAGE_FIRMWARE_PHY:
		img_optype = OPTYPE_SH_PHY_FW;
		break;
	case IMAGE_REDBOOT_DIR:
		img_optype = OPTYPE_REDBOOT_DIR;
		break;
	case IMAGE_REDBOOT_CONFIG:
		img_optype = OPTYPE_REDBOOT_CONFIG;
		break;
	case IMAGE_UFI_DIR:
		img_optype = OPTYPE_UFI_DIR;
		break;
	default:
		break;
	}

	return img_optype;
}

static int be_flash_skyhawk(struct be_adapter *adapter,
			    const struct firmware *fw,
			    struct be_dma_mem *flash_cmd, int num_of_images)
{
	int img_hdrs_size = num_of_images * sizeof(struct image_hdr);
	bool crc_match, old_fw_img, flash_offset_support = true;
	struct device *dev = &adapter->pdev->dev;
	struct flash_section_info *fsec = NULL;
	u32 img_offset, img_size, img_type;
	u16 img_optype, flash_optype;
	int status, i, filehdr_size;
	const u8 *p;

	filehdr_size = sizeof(struct flash_file_hdr_g3);
	fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
	if (!fsec) {
		dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
		return -EINVAL;
	}

retry_flash:
	for (i = 0; i < le32_to_cpu(fsec->fsec_hdr.num_images); i++) {
		img_offset = le32_to_cpu(fsec->fsec_entry[i].offset);
		img_size   = le32_to_cpu(fsec->fsec_entry[i].pad_size);
		img_type   = le32_to_cpu(fsec->fsec_entry[i].type);
		img_optype = be_get_img_optype(fsec->fsec_entry[i]);
		old_fw_img = fsec->fsec_entry[i].optype == 0xFFFF;

		if (img_optype == 0xFFFF)
			continue;

		if (flash_offset_support)
			flash_optype = OPTYPE_OFFSET_SPECIFIED;
		else
			flash_optype = img_optype;

		/* Don't bother verifying CRC if an old FW image is being
		 * flashed
		 */
		if (old_fw_img)
			goto flash;

		status = be_check_flash_crc(adapter, fw->data, img_offset,
					    img_size, filehdr_size +
					    img_hdrs_size, flash_optype,
					    &crc_match);
		if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST ||
		    base_status(status) == MCC_STATUS_ILLEGAL_FIELD) {
			/* The current FW image on the card does not support
			 * OFFSET based flashing. Retry using older mechanism
			 * of OPTYPE based flashing
			 */
			if (flash_optype == OPTYPE_OFFSET_SPECIFIED) {
				flash_offset_support = false;
				goto retry_flash;
			}

			/* The current FW image on the card does not recognize
			 * the new FLASH op_type. The FW download is partially
			 * complete. Reboot the server now to enable FW image
			 * to recognize the new FLASH op_type. To complete the
			 * remaining process, download the same FW again after
			 * the reboot.
			 */
			dev_err(dev, "Flash incomplete. Reset the server\n");
			dev_err(dev, "Download FW image again after reset\n");
			return -EAGAIN;
		} else if (status) {
			dev_err(dev, "Could not get CRC for 0x%x region\n",
				img_optype);
			return -EFAULT;
		}

		if (crc_match)
			continue;

flash:
		p = fw->data + filehdr_size + img_offset + img_hdrs_size;
		if (p + img_size > fw->data + fw->size)
			return -1;

		status = be_flash(adapter, p, flash_cmd, flash_optype, img_size,
				  img_offset);

		/* The current FW image on the card does not support OFFSET
		 * based flashing. Retry using older mechanism of OPTYPE based
		 * flashing
		 */
		if (base_status(status) == MCC_STATUS_ILLEGAL_FIELD &&
		    flash_optype == OPTYPE_OFFSET_SPECIFIED) {
			flash_offset_support = false;
			goto retry_flash;
		}

		/* For old FW images ignore ILLEGAL_FIELD error or errors on
		 * UFI_DIR region
		 */
		if (old_fw_img &&
		    (base_status(status) == MCC_STATUS_ILLEGAL_FIELD ||
		     (img_optype == OPTYPE_UFI_DIR &&
		      base_status(status) == MCC_STATUS_FAILED))) {
			continue;
		} else if (status) {
			dev_err(dev, "Flashing section type 0x%x failed\n",
				img_type);
2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974

			switch (addl_status(status)) {
			case MCC_ADDL_STATUS_MISSING_SIGNATURE:
				dev_err(dev,
					"Digital signature missing in FW\n");
				return -EINVAL;
			case MCC_ADDL_STATUS_INVALID_SIGNATURE:
				dev_err(dev,
					"Invalid digital signature in FW\n");
				return -EINVAL;
			default:
				return -EFAULT;
			}
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148
		}
	}
	return 0;
}

int lancer_fw_download(struct be_adapter *adapter,
		       const struct firmware *fw)
{
	struct device *dev = &adapter->pdev->dev;
	struct be_dma_mem flash_cmd;
	const u8 *data_ptr = NULL;
	u8 *dest_image_ptr = NULL;
	size_t image_size = 0;
	u32 chunk_size = 0;
	u32 data_written = 0;
	u32 offset = 0;
	int status = 0;
	u8 add_status = 0;
	u8 change_status;

	if (!IS_ALIGNED(fw->size, sizeof(u32))) {
		dev_err(dev, "FW image size should be multiple of 4\n");
		return -EINVAL;
	}

	flash_cmd.size = sizeof(struct lancer_cmd_req_write_object)
				+ LANCER_FW_DOWNLOAD_CHUNK;
	flash_cmd.va = dma_zalloc_coherent(dev, flash_cmd.size,
					   &flash_cmd.dma, GFP_KERNEL);
	if (!flash_cmd.va)
		return -ENOMEM;

	dest_image_ptr = flash_cmd.va +
				sizeof(struct lancer_cmd_req_write_object);
	image_size = fw->size;
	data_ptr = fw->data;

	while (image_size) {
		chunk_size = min_t(u32, image_size, LANCER_FW_DOWNLOAD_CHUNK);

		/* Copy the image chunk content. */
		memcpy(dest_image_ptr, data_ptr, chunk_size);

		status = lancer_cmd_write_object(adapter, &flash_cmd,
						 chunk_size, offset,
						 LANCER_FW_DOWNLOAD_LOCATION,
						 &data_written, &change_status,
						 &add_status);
		if (status)
			break;

		offset += data_written;
		data_ptr += data_written;
		image_size -= data_written;
	}

	if (!status) {
		/* Commit the FW written */
		status = lancer_cmd_write_object(adapter, &flash_cmd,
						 0, offset,
						 LANCER_FW_DOWNLOAD_LOCATION,
						 &data_written, &change_status,
						 &add_status);
	}

	dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
	if (status) {
		dev_err(dev, "Firmware load error\n");
		return be_cmd_status(status);
	}

	dev_info(dev, "Firmware flashed successfully\n");

	if (change_status == LANCER_FW_RESET_NEEDED) {
		dev_info(dev, "Resetting adapter to activate new FW\n");
		status = lancer_physdev_ctrl(adapter,
					     PHYSDEV_CONTROL_FW_RESET_MASK);
		if (status) {
			dev_err(dev, "Adapter busy, could not reset FW\n");
			dev_err(dev, "Reboot server to activate new FW\n");
		}
	} else if (change_status != LANCER_NO_RESET_NEEDED) {
		dev_info(dev, "Reboot server to activate new FW\n");
	}

	return 0;
}

/* Check if the flash image file is compatible with the adapter that
 * is being flashed.
 */
static bool be_check_ufi_compatibility(struct be_adapter *adapter,
				       struct flash_file_hdr_g3 *fhdr)
{
	if (!fhdr) {
		dev_err(&adapter->pdev->dev, "Invalid FW UFI file");
		return false;
	}

	/* First letter of the build version is used to identify
	 * which chip this image file is meant for.
	 */
	switch (fhdr->build[0]) {
	case BLD_STR_UFI_TYPE_SH:
		if (!skyhawk_chip(adapter))
			return false;
		break;
	case BLD_STR_UFI_TYPE_BE3:
		if (!BE3_chip(adapter))
			return false;
		break;
	case BLD_STR_UFI_TYPE_BE2:
		if (!BE2_chip(adapter))
			return false;
		break;
	default:
		return false;
	}

	/* In BE3 FW images the "asic_type_rev" field doesn't track the
	 * asic_rev of the chips it is compatible with.
	 * When asic_type_rev is 0 the image is compatible only with
	 * pre-BE3-R chips (asic_rev < 0x10)
	 */
	if (BEx_chip(adapter) && fhdr->asic_type_rev == 0)
		return adapter->asic_rev < 0x10;
	else
		return (fhdr->asic_type_rev >= adapter->asic_rev);
}

int be_fw_download(struct be_adapter *adapter, const struct firmware *fw)
{
	struct device *dev = &adapter->pdev->dev;
	struct flash_file_hdr_g3 *fhdr3;
	struct image_hdr *img_hdr_ptr;
	int status = 0, i, num_imgs;
	struct be_dma_mem flash_cmd;

	fhdr3 = (struct flash_file_hdr_g3 *)fw->data;
	if (!be_check_ufi_compatibility(adapter, fhdr3)) {
		dev_err(dev, "Flash image is not compatible with adapter\n");
		return -EINVAL;
	}

	flash_cmd.size = sizeof(struct be_cmd_write_flashrom);
	flash_cmd.va = dma_zalloc_coherent(dev, flash_cmd.size, &flash_cmd.dma,
					   GFP_KERNEL);
	if (!flash_cmd.va)
		return -ENOMEM;

	num_imgs = le32_to_cpu(fhdr3->num_imgs);
	for (i = 0; i < num_imgs; i++) {
		img_hdr_ptr = (struct image_hdr *)(fw->data +
				(sizeof(struct flash_file_hdr_g3) +
				 i * sizeof(struct image_hdr)));
		if (!BE2_chip(adapter) &&
		    le32_to_cpu(img_hdr_ptr->imageid) != 1)
			continue;

		if (skyhawk_chip(adapter))
			status = be_flash_skyhawk(adapter, fw, &flash_cmd,
						  num_imgs);
		else
			status = be_flash_BEx(adapter, fw, &flash_cmd,
					      num_imgs);
	}

	dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
	if (!status)
		dev_info(dev, "Firmware flashed successfully\n");

	return status;
}

3149
int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
3150
			    struct be_dma_mem *nonemb_cmd)
3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
3165
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3166 3167
			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
			       wrb, nonemb_cmd);
3168 3169 3170 3171 3172 3173 3174 3175
	memcpy(req->magic_mac, mac, ETH_ALEN);

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3176

3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188
int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
			u8 loopback_type, u8 enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_lmode *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
3189
		goto err_unlock;
3190 3191 3192 3193
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
3194
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
3195 3196
			       OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
			       wrb, NULL);
3197 3198 3199 3200 3201 3202

	req->src_port = port_num;
	req->dest_port = port_num;
	req->loopback_type = loopback_type;
	req->loopback_state = enable;

3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215
	status = be_mcc_notify(adapter);
	if (status)
		goto err_unlock;

	spin_unlock_bh(&adapter->mcc_lock);

	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
					 msecs_to_jiffies(SET_LB_MODE_TIMEOUT)))
		status = -ETIMEDOUT;

	return status;

err_unlock:
3216 3217 3218 3219
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3220
int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
3221 3222
			 u32 loopback_type, u32 pkt_size, u32 num_pkts,
			 u64 pattern)
3223 3224 3225
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_loopback_test *req;
3226
	struct be_cmd_resp_loopback_test *resp;
3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
3239
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
3240 3241
			       OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
			       NULL);
3242

3243
	req->hdr.timeout = cpu_to_le32(15);
3244 3245 3246 3247 3248 3249 3250
	req->pattern = cpu_to_le64(pattern);
	req->src_port = cpu_to_le32(port_num);
	req->dest_port = cpu_to_le32(port_num);
	req->pkt_size = cpu_to_le32(pkt_size);
	req->num_pkts = cpu_to_le32(num_pkts);
	req->loopback_type = cpu_to_le32(loopback_type);

3251 3252 3253
	status = be_mcc_notify(adapter);
	if (status)
		goto err;
3254 3255

	spin_unlock_bh(&adapter->mcc_lock);
3256

3257 3258 3259 3260 3261
	wait_for_completion(&adapter->et_cmd_compl);
	resp = embedded_payload(wrb);
	status = le32_to_cpu(resp->status);

	return status;
3262 3263 3264 3265 3266 3267
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
3268
			u32 byte_cnt, struct be_dma_mem *cmd)
3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_ddrdma_test *req;
	int status;
	int i, j = 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd->va;
S
Somnath Kotur 已提交
3283
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
3284 3285
			       OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
			       cmd);
3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299

	req->pattern = cpu_to_le64(pattern);
	req->byte_count = cpu_to_le32(byte_cnt);
	for (i = 0; i < byte_cnt; i++) {
		req->snd_buff[i] = (u8)(pattern >> (j*8));
		j++;
		if (j > 7)
			j = 0;
	}

	status = be_mcc_notify_wait(adapter);

	if (!status) {
		struct be_cmd_resp_ddrdma_test *resp;
3300

3301 3302
		resp = cmd->va;
		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
K
Kalesh AP 已提交
3303
		    resp->snd_err) {
3304 3305 3306 3307 3308 3309 3310 3311
			status = -1;
		}
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3312

3313
int be_cmd_get_seeprom_data(struct be_adapter *adapter,
3314
			    struct be_dma_mem *nonemb_cmd)
3315 3316 3317 3318 3319 3320 3321 3322
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_seeprom_read *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
3323 3324 3325 3326
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
3327 3328
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
3329
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3330 3331
			       OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
			       nonemb_cmd);
3332 3333 3334

	status = be_mcc_notify_wait(adapter);

3335
err:
3336 3337 3338
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3339

A
Ajit Khaparde 已提交
3340
int be_cmd_get_phy_info(struct be_adapter *adapter)
3341 3342 3343
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_phy_info *req;
3344
	struct be_dma_mem cmd;
3345 3346
	int status;

3347 3348 3349 3350
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

3351 3352 3353 3354 3355 3356 3357
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
3358
	cmd.size = sizeof(struct be_cmd_req_get_phy_info);
3359 3360
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_ATOMIC);
3361 3362 3363 3364 3365
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
		status = -ENOMEM;
		goto err;
	}
3366

3367
	req = cmd.va;
3368

S
Somnath Kotur 已提交
3369
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3370 3371
			       OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
			       wrb, &cmd);
3372 3373

	status = be_mcc_notify_wait(adapter);
3374 3375 3376
	if (!status) {
		struct be_phy_info *resp_phy_info =
				cmd.va + sizeof(struct be_cmd_req_hdr);
3377

A
Ajit Khaparde 已提交
3378 3379
		adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
		adapter->phy.interface_type =
3380
			le16_to_cpu(resp_phy_info->interface_type);
A
Ajit Khaparde 已提交
3381 3382 3383 3384 3385 3386
		adapter->phy.auto_speeds_supported =
			le16_to_cpu(resp_phy_info->auto_speeds_supported);
		adapter->phy.fixed_speeds_supported =
			le16_to_cpu(resp_phy_info->fixed_speeds_supported);
		adapter->phy.misc_params =
			le32_to_cpu(resp_phy_info->misc_params);
3387 3388 3389 3390 3391 3392

		if (BE2_chip(adapter)) {
			adapter->phy.fixed_speeds_supported =
				BE_SUPPORTED_SPEED_10GBPS |
				BE_SUPPORTED_SPEED_1GBPS;
		}
3393
	}
3394
	dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
3395 3396 3397 3398
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3399

L
Lad, Prabhakar 已提交
3400
static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_qos *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
3416
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3417
			       OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
3418 3419

	req->hdr.domain = domain;
3420 3421
	req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
	req->max_bps_nic = cpu_to_le32(bps);
3422 3423 3424 3425 3426 3427 3428

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3429 3430 3431 3432 3433 3434

int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cntl_attribs *req;
	struct be_cmd_resp_cntl_attribs *resp;
3435
	int status, i;
3436 3437 3438
	int payload_len = max(sizeof(*req), sizeof(*resp));
	struct mgmt_controller_attrib *attribs;
	struct be_dma_mem attribs_cmd;
3439
	u32 *serial_num;
3440

S
Suresh Reddy 已提交
3441 3442 3443
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

3444 3445
	memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
	attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
3446 3447 3448
	attribs_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
					     attribs_cmd.size,
					     &attribs_cmd.dma, GFP_ATOMIC);
3449
	if (!attribs_cmd.va) {
3450
		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
S
Suresh Reddy 已提交
3451 3452
		status = -ENOMEM;
		goto err;
3453 3454 3455 3456 3457 3458 3459 3460 3461
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = attribs_cmd.va;

S
Somnath Kotur 已提交
3462
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3463 3464
			       OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
			       wrb, &attribs_cmd);
3465 3466 3467

	status = be_mbox_notify_wait(adapter);
	if (!status) {
3468
		attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
3469
		adapter->hba_port_num = attribs->hba_attribs.phy_port;
3470
		adapter->pci_func_num = attribs->pci_func_num;
3471 3472 3473 3474
		serial_num = attribs->hba_attribs.controller_serial_number;
		for (i = 0; i < CNTL_SERIAL_NUM_WORDS; i++)
			adapter->serial_num[i] = le32_to_cpu(serial_num[i]) &
				(BIT_MASK(16) - 1);
3475 3476 3477 3478
	}

err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
3479
	if (attribs_cmd.va)
3480 3481
		dma_free_coherent(&adapter->pdev->dev, attribs_cmd.size,
				  attribs_cmd.va, attribs_cmd.dma);
3482 3483
	return status;
}
3484 3485

/* Uses mbox */
3486
int be_cmd_req_native_mode(struct be_adapter *adapter)
3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_func_cap *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
3503
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3504 3505
			       OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
			       sizeof(*req), wrb, NULL);
3506 3507 3508 3509 3510 3511 3512 3513

	req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
				CAPABILITY_BE3_NATIVE_ERX_API);
	req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
3514

3515 3516
		adapter->be3_native = le32_to_cpu(resp->cap_flags) &
					CAPABILITY_BE3_NATIVE_ERX_API;
S
Sathya Perla 已提交
3517 3518 3519
		if (!adapter->be3_native)
			dev_warn(&adapter->pdev->dev,
				 "adapter not in advanced mode\n");
3520 3521 3522 3523 3524
	}
err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}
3525

3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553
/* Get privilege(s) for a function */
int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
			     u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fn_privileges *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
			       wrb, NULL);

	req->hdr.domain = domain;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_fn_privileges *resp =
						embedded_payload(wrb);
3554

3555
		*privilege = le32_to_cpu(resp->privilege_mask);
3556 3557 3558 3559 3560 3561 3562

		/* In UMC mode FW does not return right privileges.
		 * Override with correct privilege equivalent to PF.
		 */
		if (BEx_chip(adapter) && be_is_mc(adapter) &&
		    be_physfn(adapter))
			*privilege = MAX_PRIVILEGES;
3563 3564 3565 3566 3567 3568 3569
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601
/* Set privilege(s) for a function */
int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
			     u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_fn_privileges *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
			       wrb, NULL);
	req->hdr.domain = domain;
	if (lancer_chip(adapter))
		req->privileges_lancer = cpu_to_le32(privileges);
	else
		req->privileges = cpu_to_le32(privileges);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3602 3603 3604 3605
/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
 * pmac_id_valid: false => pmac_id or MAC address is requested.
 *		  If pmac_id is returned, pmac_id_valid is returned as true
 */
3606
int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
3607 3608
			     bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
			     u8 domain)
3609 3610 3611 3612 3613
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_mac_list *req;
	int status;
	int mac_count;
3614 3615 3616 3617 3618
	struct be_dma_mem get_mac_list_cmd;
	int i;

	memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
	get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
3619 3620 3621 3622
	get_mac_list_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
						  get_mac_list_cmd.size,
						  &get_mac_list_cmd.dma,
						  GFP_ATOMIC);
3623 3624 3625

	if (!get_mac_list_cmd.va) {
		dev_err(&adapter->pdev->dev,
3626
			"Memory allocation failure during GET_MAC_LIST\n");
3627 3628
		return -ENOMEM;
	}
3629 3630 3631 3632 3633 3634

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
3635
		goto out;
3636
	}
3637 3638

	req = get_mac_list_cmd.va;
3639 3640

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3641 3642
			       OPCODE_COMMON_GET_MAC_LIST,
			       get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
3643
	req->hdr.domain = domain;
3644
	req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
3645 3646
	if (*pmac_id_valid) {
		req->mac_id = cpu_to_le32(*pmac_id);
3647
		req->iface_id = cpu_to_le16(if_handle);
3648 3649 3650 3651
		req->perm_override = 0;
	} else {
		req->perm_override = 1;
	}
3652 3653 3654 3655

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_mac_list *resp =
3656
						get_mac_list_cmd.va;
3657 3658 3659 3660 3661 3662 3663

		if (*pmac_id_valid) {
			memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
			       ETH_ALEN);
			goto out;
		}

3664 3665
		mac_count = resp->true_mac_count + resp->pseudo_mac_count;
		/* Mac list returned could contain one or more active mac_ids
3666
		 * or one or more true or pseudo permanent mac addresses.
3667 3668
		 * If an active mac_id is present, return first active mac_id
		 * found.
3669
		 */
3670
		for (i = 0; i < mac_count; i++) {
3671 3672 3673 3674 3675 3676 3677 3678 3679 3680
			struct get_list_macaddr *mac_entry;
			u16 mac_addr_size;
			u32 mac_id;

			mac_entry = &resp->macaddr_list[i];
			mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
			/* mac_id is a 32 bit value and mac_addr size
			 * is 6 bytes
			 */
			if (mac_addr_size == sizeof(u32)) {
3681
				*pmac_id_valid = true;
3682 3683 3684
				mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
				*pmac_id = le32_to_cpu(mac_id);
				goto out;
3685 3686
			}
		}
3687
		/* If no active mac_id found, return first mac addr */
3688
		*pmac_id_valid = false;
3689
		memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
3690
		       ETH_ALEN);
3691 3692
	}

3693
out:
3694
	spin_unlock_bh(&adapter->mcc_lock);
3695 3696
	dma_free_coherent(&adapter->pdev->dev, get_mac_list_cmd.size,
			  get_mac_list_cmd.va, get_mac_list_cmd.dma);
3697 3698 3699
	return status;
}

3700 3701
int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
			  u8 *mac, u32 if_handle, bool active, u32 domain)
3702
{
3703 3704 3705
	if (!active)
		be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
					 if_handle, domain);
3706
	if (BEx_chip(adapter))
3707
		return be_cmd_mac_addr_query(adapter, mac, false,
3708
					     if_handle, curr_pmac_id);
3709 3710 3711
	else
		/* Fetch the MAC address using pmac_id */
		return be_cmd_get_mac_from_list(adapter, mac, &active,
3712 3713
						&curr_pmac_id,
						if_handle, domain);
3714 3715
}

3716 3717 3718 3719 3720
int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
{
	int status;
	bool pmac_valid = false;

3721
	eth_zero_addr(mac);
3722

3723 3724 3725 3726 3727 3728 3729 3730
	if (BEx_chip(adapter)) {
		if (be_physfn(adapter))
			status = be_cmd_mac_addr_query(adapter, mac, true, 0,
						       0);
		else
			status = be_cmd_mac_addr_query(adapter, mac, false,
						       adapter->if_handle, 0);
	} else {
3731
		status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
3732
						  NULL, adapter->if_handle, 0);
3733 3734
	}

3735 3736 3737
	return status;
}

3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
/* Uses synchronous MCCQ */
int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
			u8 mac_count, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_mac_list *req;
	int status;
	struct be_dma_mem cmd;

	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_req_set_mac_list);
3749 3750
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_KERNEL);
3751
	if (!cmd.va)
3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763
		return -ENOMEM;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3764 3765
			       OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
			       wrb, &cmd);
3766 3767 3768 3769 3770 3771 3772 3773 3774

	req->hdr.domain = domain;
	req->mac_count = mac_count;
	if (mac_count)
		memcpy(req->mac, mac_array, ETH_ALEN*mac_count);

	status = be_mcc_notify_wait(adapter);

err:
3775
	dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
3776 3777 3778
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3779

3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791
/* Wrapper to delete any active MACs and provision the new mac.
 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
 * current list are active.
 */
int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
{
	bool active_mac = false;
	u8 old_mac[ETH_ALEN];
	u32 pmac_id;
	int status;

	status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
3792 3793
					  &pmac_id, if_id, dom);

3794 3795 3796 3797 3798 3799
	if (!status && active_mac)
		be_cmd_pmac_del(adapter, if_id, pmac_id, dom);

	return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
}

3800
int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
3801
			  u32 domain, u16 intf_id, u16 hsw_mode, u8 spoofchk)
3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_hsw_config *req;
	void *ctxt;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	ctxt = &req->context;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3820 3821
			       OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
			       NULL);
3822 3823 3824 3825 3826 3827 3828

	req->hdr.domain = domain;
	AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
	if (pvid) {
		AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
	}
3829 3830 3831 3832 3833 3834 3835
	if (!BEx_chip(adapter) && hsw_mode) {
		AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
			      ctxt, adapter->hba_port_num);
		AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
		AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
			      ctxt, hsw_mode);
	}
3836

3837 3838 3839 3840 3841 3842 3843 3844
	/* Enable/disable both mac and vlan spoof checking */
	if (!BEx_chip(adapter) && spoofchk) {
		AMAP_SET_BITS(struct amap_set_hsw_context, mac_spoofchk,
			      ctxt, spoofchk);
		AMAP_SET_BITS(struct amap_set_hsw_context, vlan_spoofchk,
			      ctxt, spoofchk);
	}

3845 3846 3847 3848 3849 3850 3851 3852 3853 3854
	be_dws_cpu_to_le(req->context, sizeof(req->context));
	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Get Hyper switch config */
int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
3855
			  u32 domain, u16 intf_id, u8 *mode, bool *spoofchk)
3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_hsw_config *req;
	void *ctxt;
	int status;
	u16 vid;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	ctxt = &req->context;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3875 3876
			       OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
			       NULL);
3877 3878

	req->hdr.domain = domain;
3879 3880
	AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
		      ctxt, intf_id);
3881
	AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
3882

3883
	if (!BEx_chip(adapter) && mode) {
3884 3885 3886 3887
		AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
			      ctxt, adapter->hba_port_num);
		AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
	}
3888 3889 3890 3891 3892 3893
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_hsw_config *resp =
						embedded_payload(wrb);
3894

3895
		be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
3896
		vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3897
				    pvid, &resp->context);
3898 3899 3900 3901 3902
		if (pvid)
			*pvid = le16_to_cpu(vid);
		if (mode)
			*mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
					      port_fwd_type, &resp->context);
3903 3904 3905 3906
		if (spoofchk)
			*spoofchk =
				AMAP_GET_BITS(struct amap_get_hsw_resp_context,
					      spoofchk, &resp->context);
3907 3908 3909 3910 3911 3912 3913
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3914 3915 3916 3917
static bool be_is_wol_excluded(struct be_adapter *adapter)
{
	struct pci_dev *pdev = adapter->pdev;

3918
	if (be_virtfn(adapter))
3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931
		return true;

	switch (pdev->subsystem_device) {
	case OC_SUBSYS_DEVICE_ID1:
	case OC_SUBSYS_DEVICE_ID2:
	case OC_SUBSYS_DEVICE_ID3:
	case OC_SUBSYS_DEVICE_ID4:
		return true;
	default:
		return false;
	}
}

3932 3933 3934 3935
int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config_v1 *req;
S
Suresh Reddy 已提交
3936
	int status = 0;
3937 3938
	struct be_dma_mem cmd;

3939 3940 3941 3942
	if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
			    CMD_SUBSYSTEM_ETH))
		return -EPERM;

S
Suresh Reddy 已提交
3943 3944 3945
	if (be_is_wol_excluded(adapter))
		return status;

S
Suresh Reddy 已提交
3946 3947 3948
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

3949 3950
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
3951 3952
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_ATOMIC);
3953
	if (!cmd.va) {
3954
		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
S
Suresh Reddy 已提交
3955 3956
		status = -ENOMEM;
		goto err;
3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
S
Suresh Reddy 已提交
3969
			       sizeof(*req), wrb, &cmd);
3970 3971 3972 3973 3974 3975 3976

	req->hdr.version = 1;
	req->query_options = BE_GET_WOL_CAP;

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
3977

K
Kalesh AP 已提交
3978
		resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
3979 3980

		adapter->wol_cap = resp->wol_settings;
S
Suresh Reddy 已提交
3981 3982
		if (adapter->wol_cap & BE_WOL_CAP)
			adapter->wol_en = true;
3983 3984 3985
	}
err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
3986
	if (cmd.va)
3987 3988
		dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
				  cmd.dma);
3989
	return status;
3990 3991

}
3992 3993 3994 3995 3996 3997 3998 3999 4000 4001

int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
{
	struct be_dma_mem extfat_cmd;
	struct be_fat_conf_params *cfgs;
	int status;
	int i, j;

	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
4002 4003 4004
	extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
					    extfat_cmd.size, &extfat_cmd.dma,
					    GFP_ATOMIC);
4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015
	if (!extfat_cmd.va)
		return -ENOMEM;

	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
	if (status)
		goto err;

	cfgs = (struct be_fat_conf_params *)
			(extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
	for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
		u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
4016

4017 4018 4019 4020 4021 4022 4023 4024 4025
		for (j = 0; j < num_modes; j++) {
			if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
				cfgs->module[i].trace_lvl[j].dbg_lvl =
							cpu_to_le32(level);
		}
	}

	status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
err:
4026 4027
	dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
			  extfat_cmd.dma);
4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039
	return status;
}

int be_cmd_get_fw_log_level(struct be_adapter *adapter)
{
	struct be_dma_mem extfat_cmd;
	struct be_fat_conf_params *cfgs;
	int status, j;
	int level = 0;

	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
4040 4041 4042
	extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
					    extfat_cmd.size, &extfat_cmd.dma,
					    GFP_ATOMIC);
4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053

	if (!extfat_cmd.va) {
		dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
			__func__);
		goto err;
	}

	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
	if (!status) {
		cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
						sizeof(struct be_cmd_resp_hdr));
4054

4055 4056 4057 4058 4059
		for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
			if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
				level = cfgs->module[0].trace_lvl[j].dbg_lvl;
		}
	}
4060 4061
	dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
			  extfat_cmd.dma);
4062 4063 4064 4065
err:
	return level;
}

4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119
int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
				   struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_ext_fat_caps *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
			       cmd->size, wrb, cmd);
	req->parameter_type = cpu_to_le32(1);

	status = be_mbox_notify_wait(adapter);
err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}

int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
				   struct be_dma_mem *cmd,
				   struct be_fat_conf_params *configs)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_ext_fat_caps *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
			       cmd->size, wrb, cmd);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
4120
}
4121

4122
int be_cmd_query_port_name(struct be_adapter *adapter)
4123 4124
{
	struct be_cmd_req_get_port_name *req;
4125
	struct be_mcc_wrb *wrb;
4126 4127
	int status;

4128 4129
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
4130

4131
	wrb = wrb_from_mbox(adapter);
4132 4133 4134 4135 4136
	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
			       NULL);
4137 4138
	if (!BEx_chip(adapter))
		req->hdr.version = 1;
4139

4140
	status = be_mbox_notify_wait(adapter);
4141 4142
	if (!status) {
		struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
4143

4144
		adapter->port_name = resp->port_name[adapter->hba_port_num];
4145
	} else {
4146
		adapter->port_name = adapter->hba_port_num + '0';
4147
	}
4148 4149

	mutex_unlock(&adapter->mbox_lock);
4150 4151 4152
	return status;
}

4153 4154 4155 4156 4157 4158 4159 4160
/* Descriptor type */
enum {
	FUNC_DESC = 1,
	VFT_DESC = 2
};

static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
					       int desc_type)
4161
{
4162
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
4163
	struct be_nic_res_desc *nic;
4164 4165 4166
	int i;

	for (i = 0; i < desc_count; i++) {
4167
		if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
4168 4169 4170 4171 4172 4173 4174
		    hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
			nic = (struct be_nic_res_desc *)hdr;
			if (desc_type == FUNC_DESC ||
			    (desc_type == VFT_DESC &&
			     nic->flags & (1 << VFT_SHIFT)))
				return nic;
		}
4175

4176 4177
		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
4178
	}
4179 4180 4181
	return NULL;
}

4182 4183 4184 4185 4186 4187 4188 4189 4190 4191
static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
{
	return be_get_nic_desc(buf, desc_count, VFT_DESC);
}

static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
{
	return be_get_nic_desc(buf, desc_count, FUNC_DESC);
}

4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205
static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
						 u32 desc_count)
{
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
	struct be_pcie_res_desc *pcie;
	int i;

	for (i = 0; i < desc_count; i++) {
		if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
		     hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
			pcie = (struct be_pcie_res_desc	*)hdr;
			if (pcie->pf_num == devfn)
				return pcie;
		}
4206

4207 4208 4209
		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
	}
4210
	return NULL;
4211 4212
}

4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227
static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
{
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
	int i;

	for (i = 0; i < desc_count; i++) {
		if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
			return (struct be_port_res_desc *)hdr;

		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
	}
	return NULL;
}

4228 4229 4230 4231 4232 4233 4234 4235 4236 4237
static void be_copy_nic_desc(struct be_resources *res,
			     struct be_nic_res_desc *desc)
{
	res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
	res->max_vlans = le16_to_cpu(desc->vlan_count);
	res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
	res->max_tx_qs = le16_to_cpu(desc->txq_count);
	res->max_rss_qs = le16_to_cpu(desc->rssq_count);
	res->max_rx_qs = le16_to_cpu(desc->rq_count);
	res->max_evt_qs = le16_to_cpu(desc->eq_count);
4238 4239 4240
	res->max_cq_count = le16_to_cpu(desc->cq_count);
	res->max_iface_count = le16_to_cpu(desc->iface_count);
	res->max_mcc_count = le16_to_cpu(desc->mcc_count);
4241 4242 4243 4244 4245
	/* Clear flags that driver is not interested in */
	res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
				BE_IF_CAP_FLAGS_WANT;
}

4246
/* Uses Mbox */
4247
int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
4248 4249 4250 4251 4252 4253
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_func_config *req;
	int status;
	struct be_dma_mem cmd;

S
Suresh Reddy 已提交
4254 4255 4256
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

4257 4258
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_resp_get_func_config);
4259 4260
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_ATOMIC);
4261 4262
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
S
Suresh Reddy 已提交
4263 4264
		status = -ENOMEM;
		goto err;
4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_FUNC_CONFIG,
			       cmd.size, wrb, &cmd);

4279 4280 4281
	if (skyhawk_chip(adapter))
		req->hdr.version = 1;

4282 4283 4284 4285
	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_func_config *resp = cmd.va;
		u32 desc_count = le32_to_cpu(resp->desc_count);
4286
		struct be_nic_res_desc *desc;
4287

4288
		desc = be_get_func_nic_desc(resp->func_param, desc_count);
4289 4290 4291 4292
		if (!desc) {
			status = -EINVAL;
			goto err;
		}
4293
		adapter->pf_number = desc->pf_num;
4294
		be_copy_nic_desc(res, desc);
4295 4296 4297
	}
err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
4298
	if (cmd.va)
4299 4300
		dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
				  cmd.dma);
4301 4302 4303
	return status;
}

4304 4305 4306 4307
/* Will use MBOX only if MCCQ has not been created
 * non-zero domain => a PF is querying this on behalf of a VF
 * zero domain => a PF or a VF is querying this for itself
 */
4308
int be_cmd_get_profile_config(struct be_adapter *adapter,
4309
			      struct be_resources *res, u8 query, u8 domain)
4310
{
4311
	struct be_cmd_resp_get_profile_config *resp;
4312
	struct be_cmd_req_get_profile_config *req;
4313
	struct be_nic_res_desc *vf_res;
4314
	struct be_pcie_res_desc *pcie;
4315
	struct be_port_res_desc *port;
4316
	struct be_nic_res_desc *nic;
4317
	struct be_mcc_wrb wrb = {0};
4318
	struct be_dma_mem cmd;
4319
	u16 desc_count;
4320 4321 4322
	int status;

	memset(&cmd, 0, sizeof(struct be_dma_mem));
4323
	cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
4324 4325
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_ATOMIC);
4326
	if (!cmd.va)
4327 4328
		return -ENOMEM;

4329 4330 4331 4332 4333 4334 4335 4336
	req = cmd.va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_PROFILE_CONFIG,
			       cmd.size, &wrb, &cmd);

	if (!lancer_chip(adapter))
		req->hdr.version = 1;
	req->type = ACTIVE_PROFILE_TYPE;
4337 4338 4339 4340 4341 4342
	/* When a function is querying profile information relating to
	 * itself hdr.pf_number must be set to it's pci_func_num + 1
	 */
	req->hdr.domain = domain;
	if (domain == 0)
		req->hdr.pf_num = adapter->pci_func_num + 1;
4343

4344 4345 4346 4347 4348 4349 4350
	/* When QUERY_MODIFIABLE_FIELDS_TYPE bit is set, cmd returns the
	 * descriptors with all bits set to "1" for the fields which can be
	 * modified using SET_PROFILE_CONFIG cmd.
	 */
	if (query == RESOURCE_MODIFIABLE)
		req->type |= QUERY_MODIFIABLE_FIELDS_TYPE;

4351
	status = be_cmd_notify_wait(adapter, &wrb);
4352 4353
	if (status)
		goto err;
4354

4355
	resp = cmd.va;
4356
	desc_count = le16_to_cpu(resp->desc_count);
4357

4358 4359
	pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
				desc_count);
4360
	if (pcie)
4361
		res->max_vfs = le16_to_cpu(pcie->num_vfs);
4362

4363 4364 4365 4366
	port = be_get_port_desc(resp->func_param, desc_count);
	if (port)
		adapter->mc_type = port->mc_type;

4367
	nic = be_get_func_nic_desc(resp->func_param, desc_count);
4368 4369 4370
	if (nic)
		be_copy_nic_desc(res, nic);

4371 4372 4373
	vf_res = be_get_vft_desc(resp->func_param, desc_count);
	if (vf_res)
		res->vf_if_cap_flags = vf_res->cap_flags;
4374
err:
4375
	if (cmd.va)
4376 4377
		dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
				  cmd.dma);
4378 4379 4380
	return status;
}

4381 4382 4383
/* Will use MBOX only if MCCQ has not been created */
static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
				     int size, int count, u8 version, u8 domain)
4384 4385
{
	struct be_cmd_req_set_profile_config *req;
4386 4387
	struct be_mcc_wrb wrb = {0};
	struct be_dma_mem cmd;
4388 4389
	int status;

4390 4391
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_req_set_profile_config);
4392 4393
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_ATOMIC);
4394 4395
	if (!cmd.va)
		return -ENOMEM;
4396

4397
	req = cmd.va;
4398
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4399 4400
			       OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
			       &wrb, &cmd);
4401
	req->hdr.version = version;
4402
	req->hdr.domain = domain;
4403
	req->desc_count = cpu_to_le32(count);
4404 4405
	memcpy(req->desc, desc, size);

4406 4407 4408
	status = be_cmd_notify_wait(adapter, &wrb);

	if (cmd.va)
4409 4410
		dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
				  cmd.dma);
4411 4412 4413
	return status;
}

4414
/* Mark all fields invalid */
4415
static void be_reset_nic_desc(struct be_nic_res_desc *nic)
4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428
{
	memset(nic, 0, sizeof(*nic));
	nic->unicast_mac_count = 0xFFFF;
	nic->mcc_count = 0xFFFF;
	nic->vlan_count = 0xFFFF;
	nic->mcast_mac_count = 0xFFFF;
	nic->txq_count = 0xFFFF;
	nic->rq_count = 0xFFFF;
	nic->rssq_count = 0xFFFF;
	nic->lro_count = 0xFFFF;
	nic->cq_count = 0xFFFF;
	nic->toe_conn_count = 0xFFFF;
	nic->eq_count = 0xFFFF;
4429
	nic->iface_count = 0xFFFF;
4430
	nic->link_param = 0xFF;
4431
	nic->channel_id_param = cpu_to_le16(0xF000);
4432 4433
	nic->acpi_params = 0xFF;
	nic->wol_param = 0x0F;
4434 4435
	nic->tunnel_iface_count = 0xFFFF;
	nic->direct_tenant_iface_count = 0xFFFF;
4436
	nic->bw_min = 0xFFFFFFFF;
4437 4438 4439
	nic->bw_max = 0xFFFFFFFF;
}

4440 4441 4442 4443 4444 4445 4446 4447 4448 4449
/* Mark all fields invalid */
static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
{
	memset(pcie, 0, sizeof(*pcie));
	pcie->sriov_state = 0xFF;
	pcie->pf_state = 0xFF;
	pcie->pf_type = 0xFF;
	pcie->num_vfs = 0xFFFF;
}

4450 4451
int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
		      u8 domain)
4452
{
4453 4454 4455 4456 4457 4458
	struct be_nic_res_desc nic_desc;
	u32 bw_percent;
	u16 version = 0;

	if (BE3_chip(adapter))
		return be_cmd_set_qos(adapter, max_rate / 10, domain);
4459

4460 4461 4462
	be_reset_nic_desc(&nic_desc);
	nic_desc.pf_num = adapter->pf_number;
	nic_desc.vf_num = domain;
4463
	nic_desc.bw_min = 0;
4464
	if (lancer_chip(adapter)) {
4465 4466 4467 4468
		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
		nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
					(1 << NOSV_SHIFT);
4469
		nic_desc.bw_max = cpu_to_le32(max_rate / 10);
4470
	} else {
4471 4472 4473 4474 4475 4476
		version = 1;
		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
		nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
		bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
		nic_desc.bw_max = cpu_to_le32(bw_percent);
4477
	}
4478 4479 4480

	return be_cmd_set_profile_config(adapter, &nic_desc,
					 nic_desc.hdr.desc_len,
4481 4482 4483
					 1, version, domain);
}

4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
static void be_fill_vf_res_template(struct be_adapter *adapter,
				    struct be_resources pool_res,
				    u16 num_vfs, u16 num_vf_qs,
				    struct be_nic_res_desc *nic_vft)
{
	u32 vf_if_cap_flags = pool_res.vf_if_cap_flags;
	struct be_resources res_mod = {0};

	/* Resource with fields set to all '1's by GET_PROFILE_CONFIG cmd,
	 * which are modifiable using SET_PROFILE_CONFIG cmd.
	 */
	be_cmd_get_profile_config(adapter, &res_mod, RESOURCE_MODIFIABLE, 0);

	/* If RSS IFACE capability flags are modifiable for a VF, set the
	 * capability flag as valid and set RSS and DEFQ_RSS IFACE flags if
	 * more than 1 RSSQ is available for a VF.
	 * Otherwise, provision only 1 queue pair for VF.
	 */
	if (res_mod.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
		nic_vft->flags |= BIT(IF_CAPS_FLAGS_VALID_SHIFT);
		if (num_vf_qs > 1) {
			vf_if_cap_flags |= BE_IF_FLAGS_RSS;
			if (pool_res.if_cap_flags & BE_IF_FLAGS_DEFQ_RSS)
				vf_if_cap_flags |= BE_IF_FLAGS_DEFQ_RSS;
		} else {
			vf_if_cap_flags &= ~(BE_IF_FLAGS_RSS |
					     BE_IF_FLAGS_DEFQ_RSS);
		}
	} else {
		num_vf_qs = 1;
	}

4516 4517 4518 4519 4520 4521
	if (res_mod.vf_if_cap_flags & BE_IF_FLAGS_VLAN_PROMISCUOUS) {
		nic_vft->flags |= BIT(IF_CAPS_FLAGS_VALID_SHIFT);
		vf_if_cap_flags &= ~BE_IF_FLAGS_VLAN_PROMISCUOUS;
	}

	nic_vft->cap_flags = cpu_to_le32(vf_if_cap_flags);
4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547
	nic_vft->rq_count = cpu_to_le16(num_vf_qs);
	nic_vft->txq_count = cpu_to_le16(num_vf_qs);
	nic_vft->rssq_count = cpu_to_le16(num_vf_qs);
	nic_vft->cq_count = cpu_to_le16(pool_res.max_cq_count /
					(num_vfs + 1));

	/* Distribute unicast MACs, VLANs, IFACE count and MCCQ count equally
	 * among the PF and it's VFs, if the fields are changeable
	 */
	if (res_mod.max_uc_mac == FIELD_MODIFIABLE)
		nic_vft->unicast_mac_count = cpu_to_le16(pool_res.max_uc_mac /
							 (num_vfs + 1));

	if (res_mod.max_vlans == FIELD_MODIFIABLE)
		nic_vft->vlan_count = cpu_to_le16(pool_res.max_vlans /
						  (num_vfs + 1));

	if (res_mod.max_iface_count == FIELD_MODIFIABLE)
		nic_vft->iface_count = cpu_to_le16(pool_res.max_iface_count /
						   (num_vfs + 1));

	if (res_mod.max_mcc_count == FIELD_MODIFIABLE)
		nic_vft->mcc_count = cpu_to_le16(pool_res.max_mcc_count /
						 (num_vfs + 1));
}

4548
int be_cmd_set_sriov_config(struct be_adapter *adapter,
4549 4550
			    struct be_resources pool_res, u16 num_vfs,
			    u16 num_vf_qs)
4551 4552 4553 4554 4555 4556 4557 4558 4559 4560
{
	struct {
		struct be_pcie_res_desc pcie;
		struct be_nic_res_desc nic_vft;
	} __packed desc;

	/* PF PCIE descriptor */
	be_reset_pcie_desc(&desc.pcie);
	desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
	desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
4561
	desc.pcie.flags = BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
4562 4563 4564 4565 4566 4567 4568 4569
	desc.pcie.pf_num = adapter->pdev->devfn;
	desc.pcie.sriov_state = num_vfs ? 1 : 0;
	desc.pcie.num_vfs = cpu_to_le16(num_vfs);

	/* VF NIC Template descriptor */
	be_reset_nic_desc(&desc.nic_vft);
	desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
	desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
4570
	desc.nic_vft.flags = BIT(VFT_SHIFT) | BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
4571 4572 4573
	desc.nic_vft.pf_num = adapter->pdev->devfn;
	desc.nic_vft.vf_num = 0;

4574 4575
	be_fill_vf_res_template(adapter, pool_res, num_vfs, num_vf_qs,
				&desc.nic_vft);
4576 4577 4578

	return be_cmd_set_profile_config(adapter, &desc,
					 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629
}

int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_manage_iface_filters *req;
	int status;

	if (iface == 0xFFFFFFFF)
		return -1;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
			       wrb, NULL);
	req->op = op;
	req->target_iface_id = cpu_to_le32(iface);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
{
	struct be_port_res_desc port_desc;

	memset(&port_desc, 0, sizeof(port_desc));
	port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
	port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
	port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
	port_desc.link_num = adapter->hba_port_num;
	if (port) {
		port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
					(1 << RCVID_SHIFT);
		port_desc.nv_port = swab16(port);
	} else {
		port_desc.nv_flags = NV_TYPE_DISABLED;
		port_desc.nv_port = 0;
	}

	return be_cmd_set_profile_config(adapter, &port_desc,
4630
					 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
4631 4632
}

4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665
int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
		     int vf_num)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_iface_list *req;
	struct be_cmd_resp_get_iface_list *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
			       wrb, NULL);
	req->hdr.domain = vf_num + 1;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		resp = (struct be_cmd_resp_get_iface_list *)req;
		vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709
static int lancer_wait_idle(struct be_adapter *adapter)
{
#define SLIPORT_IDLE_TIMEOUT 30
	u32 reg_val;
	int status = 0, i;

	for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
		reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
		if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
			break;

		ssleep(1);
	}

	if (i == SLIPORT_IDLE_TIMEOUT)
		status = -1;

	return status;
}

int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
{
	int status = 0;

	status = lancer_wait_idle(adapter);
	if (status)
		return status;

	iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);

	return status;
}

/* Routine to check whether dump image is present or not */
bool dump_present(struct be_adapter *adapter)
{
	u32 sliport_status = 0;

	sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
	return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
}

int lancer_initiate_dump(struct be_adapter *adapter)
{
4710
	struct device *dev = &adapter->pdev->dev;
4711 4712
	int status;

4713 4714 4715 4716 4717
	if (dump_present(adapter)) {
		dev_info(dev, "Previous dump not cleared, not forcing dump\n");
		return -EEXIST;
	}

4718 4719 4720 4721
	/* give firmware reset and diagnostic dump */
	status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
				     PHYSDEV_CONTROL_DD_MASK);
	if (status < 0) {
4722
		dev_err(dev, "FW reset failed\n");
4723 4724 4725 4726 4727 4728 4729 4730
		return status;
	}

	status = lancer_wait_idle(adapter);
	if (status)
		return status;

	if (!dump_present(adapter)) {
4731 4732
		dev_err(dev, "FW dump not generated\n");
		return -EIO;
4733 4734 4735 4736 4737
	}

	return 0;
}

4738 4739 4740 4741 4742 4743 4744 4745
int lancer_delete_dump(struct be_adapter *adapter)
{
	int status;

	status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
	return be_cmd_status(status);
}

4746 4747 4748 4749 4750 4751 4752
/* Uses sync mcc */
int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_enable_disable_vf *req;
	int status;

4753
	if (BEx_chip(adapter))
4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777
		return 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
			       wrb, NULL);

	req->hdr.domain = domain;
	req->enable = 1;
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802
int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_intr_set *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
			       wrb, NULL);

	req->intr_enabled = intr_enable;

	status = be_mbox_notify_wait(adapter);

	mutex_unlock(&adapter->mbox_lock);
	return status;
}

4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828
/* Uses MBOX */
int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
{
	struct be_cmd_req_get_active_profile *req;
	struct be_mcc_wrb *wrb;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
			       wrb, NULL);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_active_profile *resp =
							embedded_payload(wrb);
4829

4830 4831 4832 4833 4834 4835 4836 4837
		*profile_id = le16_to_cpu(resp->active_profile_id);
	}

err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}

4838 4839
int __be_cmd_set_logical_link_config(struct be_adapter *adapter,
				     int link_state, int version, u8 domain)
4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_ll_link *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
			       sizeof(*req), wrb, NULL);

4859
	req->hdr.version = version;
4860 4861
	req->hdr.domain = domain;

4862 4863 4864
	if (link_state == IFLA_VF_LINK_STATE_ENABLE ||
	    link_state == IFLA_VF_LINK_STATE_AUTO)
		req->link_config |= PLINK_ENABLE;
4865 4866

	if (link_state == IFLA_VF_LINK_STATE_AUTO)
4867
		req->link_config |= PLINK_TRACK;
4868 4869 4870 4871 4872 4873 4874

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893
int be_cmd_set_logical_link_config(struct be_adapter *adapter,
				   int link_state, u8 domain)
{
	int status;

	if (BEx_chip(adapter))
		return -EOPNOTSUPP;

	status = __be_cmd_set_logical_link_config(adapter, link_state,
						  2, domain);

	/* Version 2 of the command will not be recognized by older FW.
	 * On such a failure issue version 1 of the command.
	 */
	if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST)
		status = __be_cmd_set_logical_link_config(adapter, link_state,
							  1, domain);
	return status;
}
4894
int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
4895
		    int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
4896 4897 4898
{
	struct be_adapter *adapter = netdev_priv(netdev_handle);
	struct be_mcc_wrb *wrb;
K
Kalesh AP 已提交
4899
	struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930
	struct be_cmd_req_hdr *req;
	struct be_cmd_resp_hdr *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);
	resp = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
			       hdr->opcode, wrb_payload_size, wrb, NULL);
	memcpy(req, wrb_payload, wrb_payload_size);
	be_dws_cpu_to_le(req, wrb_payload_size);

	status = be_mcc_notify_wait(adapter);
	if (cmd_status)
		*cmd_status = (status & 0xffff);
	if (ext_status)
		*ext_status = 0;
	memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
	be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
EXPORT_SYMBOL(be_roce_mcc_cmd);