be_cmds.c 95.8 KB
Newer Older
S
Sathya Perla 已提交
1
/*
V
Vasundhara Volam 已提交
2
 * Copyright (C) 2005 - 2014 Emulex
S
Sathya Perla 已提交
3 4 5 6 7 8 9 10
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
11
 * linux-drivers@emulex.com
S
Sathya Perla 已提交
12
 *
13 14 15
 * Emulex
 * 3333 Susan Street
 * Costa Mesa, CA 92626
S
Sathya Perla 已提交
16 17
 */

18
#include <linux/module.h>
S
Sathya Perla 已提交
19
#include "be.h"
20
#include "be_cmds.h"
S
Sathya Perla 已提交
21

22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
static struct be_cmd_priv_map cmd_priv_map[] = {
	{
		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
		CMD_SUBSYSTEM_ETH,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_GET_FLOW_CONTROL,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_SET_FLOW_CONTROL,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_ETH_GET_PPORT_STATS,
		CMD_SUBSYSTEM_ETH,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_GET_PHY_DETAILS,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	}
};

55
static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
56 57 58 59 60 61 62 63 64 65 66 67 68 69
{
	int i;
	int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
	u32 cmd_privileges = adapter->cmd_privileges;

	for (i = 0; i < num_entries; i++)
		if (opcode == cmd_priv_map[i].opcode &&
		    subsystem == cmd_priv_map[i].subsystem)
			if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
				return false;

	return true;
}

70 71 72 73
static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}
74

75
static void be_mcc_notify(struct be_adapter *adapter)
76
{
77
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
78 79
	u32 val = 0;

80
	if (be_error(adapter))
81 82
		return;

83 84
	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
85 86

	wmb();
87
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
88 89 90 91 92
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
93
static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
94
{
95 96
	u32 flags;

97
	if (compl->flags != 0) {
98 99 100 101 102
		flags = le32_to_cpu(compl->flags);
		if (flags & CQE_FLAGS_VALID_MASK) {
			compl->flags = flags;
			return true;
		}
103
	}
104
	return false;
105 106 107
}

/* Need to reset the entire word that houses the valid bit */
108
static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
109 110 111 112
{
	compl->flags = 0;
}

113 114 115 116 117 118 119 120 121
static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
{
	unsigned long addr;

	addr = tag1;
	addr = ((addr << 16) << 16) | tag0;
	return (void *)addr;
}

122
static int be_mcc_compl_process(struct be_adapter *adapter,
123
				struct be_mcc_compl *compl)
124 125
{
	u16 compl_status, extd_status;
126 127
	struct be_cmd_resp_hdr *resp_hdr;
	u8 opcode = 0, subsystem = 0;
128 129 130 131 132 133 134

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

	compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
				CQE_STATUS_COMPL_MASK;
135

136 137 138
	extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
				CQE_STATUS_EXTD_MASK;

139 140 141 142 143 144 145
	resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);

	if (resp_hdr) {
		opcode = resp_hdr->opcode;
		subsystem = resp_hdr->subsystem;
	}

146 147 148 149 150 151
	if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
	    subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
		complete(&adapter->et_cmd_compl);
		return 0;
	}

152 153 154
	if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
	     (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
	    (subsystem == CMD_SUBSYSTEM_COMMON)) {
155
		adapter->flash_status = compl_status;
156
		complete(&adapter->et_cmd_compl);
157 158
	}

159
	if (compl_status == MCC_STATUS_SUCCESS) {
160 161 162
		if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
		     (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
		    (subsystem == CMD_SUBSYSTEM_ETH)) {
163
			be_parse_stats(adapter);
A
Ajit Khaparde 已提交
164
			adapter->stats_cmd_sent = false;
165
		}
166 167
		if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
		    subsystem == CMD_SUBSYSTEM_COMMON) {
168
			struct be_cmd_resp_get_cntl_addnl_attribs *resp =
169
				(void *)resp_hdr;
170 171 172
			adapter->drv_stats.be_on_die_temperature =
				resp->on_die_temperature;
		}
173
	} else {
174
		if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
175
			adapter->be_get_temp_freq = 0;
176

177
		if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
178 179 180 181 182 183 184 185 186 187 188 189 190
		    compl_status == MCC_STATUS_ILLEGAL_REQUEST)
			return compl_status;

		/* Ignore CRC mismatch error during FW download with old FW */
		if (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
		    compl_status == MCC_STATUS_FAILED &&
		    extd_status == MCC_ADDL_STS_FLASH_IMAGE_CRC_MISMATCH)
			return compl_status;

		/* Ignore illegal field error during FW download with old FW */
		if (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
		    compl_status == MCC_STATUS_ILLEGAL_FIELD)
			return compl_status;
191 192

		if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
193
			dev_warn(&adapter->pdev->dev,
194
				 "VF is not privileged to issue opcode %d-%d\n",
195
				 opcode, subsystem);
196
		} else {
197 198 199
			dev_err(&adapter->pdev->dev,
				"opcode %d-%d failed:status %d-%d\n",
				opcode, subsystem, compl_status, extd_status);
200 201 202

			if (extd_status == MCC_ADDL_STS_INSUFFICIENT_RESOURCES)
				return extd_status;
203
		}
204
	}
205
	return compl_status;
206 207
}

208
/* Link state evt is a string of bytes; no need for endian swapping */
209
static void be_async_link_state_process(struct be_adapter *adapter,
210
					struct be_async_event_link_state *evt)
211
{
212
	/* When link status changes, link speed must be re-queried from FW */
A
Ajit Khaparde 已提交
213
	adapter->phy.link_speed = -1;
214

215 216 217 218 219 220
	/* On BEx the FW does not send a separate link status
	 * notification for physical and logical link.
	 * On other chips just process the logical link
	 * status notification
	 */
	if (!BEx_chip(adapter) &&
221 222 223
	    !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
		return;

224 225 226 227
	/* For the initial link status do not rely on the ASYNC event as
	 * it may not be received in some cases.
	 */
	if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
228 229
		be_link_status_update(adapter,
				      evt->port_link_status & LINK_STATUS_MASK);
230 231
}

232 233
/* Grp5 CoS Priority evt */
static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
234 235 236
					       struct
					       be_async_event_grp5_cos_priority
					       *evt)
237 238 239
{
	if (evt->valid) {
		adapter->vlan_prio_bmap = evt->available_priority_bmap;
240
		adapter->recommended_prio &= ~VLAN_PRIO_MASK;
241 242 243 244 245
		adapter->recommended_prio =
			evt->reco_default_priority << VLAN_PRIO_SHIFT;
	}
}

246
/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
247
static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
248 249 250
					    struct
					    be_async_event_grp5_qos_link_speed
					    *evt)
251
{
252 253 254
	if (adapter->phy.link_speed >= 0 &&
	    evt->physical_port == adapter->port_num)
		adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
255 256
}

257 258
/*Grp5 PVID evt*/
static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
259 260 261
					     struct
					     be_async_event_grp5_pvid_state
					     *evt)
262
{
263
	if (evt->enabled) {
264
		adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
265 266
		dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
	} else {
267
		adapter->pvid = 0;
268
	}
269 270
}

271
static void be_async_grp5_evt_process(struct be_adapter *adapter,
272
				      u32 trailer, struct be_mcc_compl *evt)
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
{
	u8 event_type = 0;

	event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
		ASYNC_TRAILER_EVENT_TYPE_MASK;

	switch (event_type) {
	case ASYNC_EVENT_COS_PRIORITY:
		be_async_grp5_cos_priority_process(adapter,
		(struct be_async_event_grp5_cos_priority *)evt);
	break;
	case ASYNC_EVENT_QOS_SPEED:
		be_async_grp5_qos_speed_process(adapter,
		(struct be_async_event_grp5_qos_link_speed *)evt);
	break;
288 289 290 291
	case ASYNC_EVENT_PVID_STATE:
		be_async_grp5_pvid_state_process(adapter,
		(struct be_async_event_grp5_pvid_state *)evt);
	break;
292
	default:
293 294
		dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
			 event_type);
295 296 297 298
		break;
	}
}

299
static void be_async_dbg_evt_process(struct be_adapter *adapter,
300
				     u32 trailer, struct be_mcc_compl *cmp)
301 302 303 304 305 306 307 308 309 310 311 312 313 314
{
	u8 event_type = 0;
	struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;

	event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
		ASYNC_TRAILER_EVENT_TYPE_MASK;

	switch (event_type) {
	case ASYNC_DEBUG_EVENT_TYPE_QNQ:
		if (evt->valid)
			adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
		adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
	break;
	default:
315 316
		dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
			 event_type);
317 318 319 320
	break;
	}
}

321 322
static inline bool is_link_state_evt(u32 trailer)
{
323
	return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
324
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
325
				ASYNC_EVENT_CODE_LINK_STATE;
326
}
327

328 329 330 331 332 333 334
static inline bool is_grp5_evt(u32 trailer)
{
	return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
				ASYNC_EVENT_CODE_GRP_5);
}

335 336 337 338 339 340 341
static inline bool is_dbg_evt(u32 trailer)
{
	return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
				ASYNC_EVENT_CODE_QNQ);
}

342
static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
343
{
344
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
345
	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
346 347 348 349 350 351 352 353

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

354 355 356 357 358 359 360 361 362 363 364 365
void be_async_mcc_enable(struct be_adapter *adapter)
{
	spin_lock_bh(&adapter->mcc_cq_lock);

	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
	adapter->mcc_obj.rearm_cq = true;

	spin_unlock_bh(&adapter->mcc_cq_lock);
}

void be_async_mcc_disable(struct be_adapter *adapter)
{
366 367
	spin_lock_bh(&adapter->mcc_cq_lock);

368
	adapter->mcc_obj.rearm_cq = false;
369 370 371
	be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);

	spin_unlock_bh(&adapter->mcc_cq_lock);
372 373
}

S
Sathya Perla 已提交
374
int be_process_mcc(struct be_adapter *adapter)
375
{
376
	struct be_mcc_compl *compl;
S
Sathya Perla 已提交
377
	int num = 0, status = 0;
378
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
379

380
	spin_lock(&adapter->mcc_cq_lock);
381
	while ((compl = be_mcc_compl_get(adapter))) {
382 383
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
			/* Interpret flags as an async trailer */
384 385
			if (is_link_state_evt(compl->flags))
				be_async_link_state_process(adapter,
386
				(struct be_async_event_link_state *) compl);
387 388
			else if (is_grp5_evt(compl->flags))
				be_async_grp5_evt_process(adapter,
389
							  compl->flags, compl);
390 391
			else if (is_dbg_evt(compl->flags))
				be_async_dbg_evt_process(adapter,
392
							 compl->flags, compl);
393
		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
S
Sathya Perla 已提交
394
				status = be_mcc_compl_process(adapter, compl);
395
				atomic_dec(&mcc_obj->q.used);
396 397 398 399
		}
		be_mcc_compl_use(compl);
		num++;
	}
400

S
Sathya Perla 已提交
401 402 403
	if (num)
		be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);

404
	spin_unlock(&adapter->mcc_cq_lock);
S
Sathya Perla 已提交
405
	return status;
406 407
}

408
/* Wait till no more pending mcc requests are present */
409
static int be_mcc_wait_compl(struct be_adapter *adapter)
410
{
411
#define mcc_timeout		120000 /* 12s timeout */
S
Sathya Perla 已提交
412
	int i, status = 0;
S
Sathya Perla 已提交
413 414
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;

415
	for (i = 0; i < mcc_timeout; i++) {
416 417 418
		if (be_error(adapter))
			return -EIO;

419
		local_bh_disable();
S
Sathya Perla 已提交
420
		status = be_process_mcc(adapter);
421
		local_bh_enable();
422

S
Sathya Perla 已提交
423
		if (atomic_read(&mcc_obj->q.used) == 0)
424 425 426
			break;
		udelay(100);
	}
427
	if (i == mcc_timeout) {
428 429
		dev_err(&adapter->pdev->dev, "FW not responding\n");
		adapter->fw_timeout = true;
430
		return -EIO;
431
	}
S
Sathya Perla 已提交
432
	return status;
433 434 435
}

/* Notify MCC requests and wait for completion */
436
static int be_mcc_notify_wait(struct be_adapter *adapter)
437
{
438 439 440 441 442 443 444 445 446 447 448
	int status;
	struct be_mcc_wrb *wrb;
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
	u16 index = mcc_obj->q.head;
	struct be_cmd_resp_hdr *resp;

	index_dec(&index, mcc_obj->q.len);
	wrb = queue_index_node(&mcc_obj->q, index);

	resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);

449
	be_mcc_notify(adapter);
450 451 452 453 454 455 456 457

	status = be_mcc_wait_compl(adapter);
	if (status == -EIO)
		goto out;

	status = resp->status;
out:
	return status;
458 459
}

460
static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
S
Sathya Perla 已提交
461
{
462
	int msecs = 0;
S
Sathya Perla 已提交
463 464 465
	u32 ready;

	do {
466 467 468
		if (be_error(adapter))
			return -EIO;

469
		ready = ioread32(db);
470
		if (ready == 0xffffffff)
471 472 473
			return -1;

		ready &= MPU_MAILBOX_DB_RDY_MASK;
S
Sathya Perla 已提交
474 475 476
		if (ready)
			break;

477
		if (msecs > 4000) {
478 479
			dev_err(&adapter->pdev->dev, "FW not responding\n");
			adapter->fw_timeout = true;
480
			be_detect_error(adapter);
S
Sathya Perla 已提交
481 482 483
			return -1;
		}

484
		msleep(1);
485
		msecs++;
S
Sathya Perla 已提交
486 487 488 489 490 491 492
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
493
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
494
 */
495
static int be_mbox_notify_wait(struct be_adapter *adapter)
S
Sathya Perla 已提交
496 497 498
{
	int status;
	u32 val = 0;
499 500
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
501
	struct be_mcc_mailbox *mbox = mbox_mem->va;
502
	struct be_mcc_compl *compl = &mbox->compl;
S
Sathya Perla 已提交
503

504 505 506 507 508
	/* wait for ready to be set */
	status = be_mbox_db_ready_wait(adapter, db);
	if (status != 0)
		return status;

S
Sathya Perla 已提交
509 510 511 512 513 514
	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
515
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
516 517 518 519 520 521 522 523
	if (status != 0)
		return status;

	val = 0;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

524
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
525 526 527
	if (status != 0)
		return status;

528
	/* A cq entry has been made now */
529 530 531
	if (be_mcc_compl_is_new(compl)) {
		status = be_mcc_compl_process(adapter, &mbox->compl);
		be_mcc_compl_use(compl);
532 533 534
		if (status)
			return status;
	} else {
535
		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
S
Sathya Perla 已提交
536 537
		return -1;
	}
538
	return 0;
S
Sathya Perla 已提交
539 540
}

541
static u16 be_POST_stage_get(struct be_adapter *adapter)
S
Sathya Perla 已提交
542
{
543 544
	u32 sem;

545 546
	if (BEx_chip(adapter))
		sem  = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
S
Sathya Perla 已提交
547
	else
548 549 550 551
		pci_read_config_dword(adapter->pdev,
				      SLIPORT_SEMAPHORE_OFFSET_SH, &sem);

	return sem & POST_STAGE_MASK;
S
Sathya Perla 已提交
552 553
}

554
static int lancer_wait_ready(struct be_adapter *adapter)
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573
{
#define SLIPORT_READY_TIMEOUT 30
	u32 sliport_status;
	int status = 0, i;

	for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
		sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
		if (sliport_status & SLIPORT_STATUS_RDY_MASK)
			break;

		msleep(1000);
	}

	if (i == SLIPORT_READY_TIMEOUT)
		status = -1;

	return status;
}

574 575 576 577 578
static bool lancer_provisioning_error(struct be_adapter *adapter)
{
	u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
	sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
	if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
579 580
		sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
		sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
581 582 583 584 585 586 587 588

		if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
		    sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
			return true;
	}
	return false;
}

589 590 591 592
int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
{
	int status;
	u32 sliport_status, err, reset_needed;
593 594 595 596
	bool resource_error;

	resource_error = lancer_provisioning_error(adapter);
	if (resource_error)
597
		return -EAGAIN;
598

599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
	status = lancer_wait_ready(adapter);
	if (!status) {
		sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
		err = sliport_status & SLIPORT_STATUS_ERR_MASK;
		reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
		if (err && reset_needed) {
			iowrite32(SLI_PORT_CONTROL_IP_MASK,
				  adapter->db + SLIPORT_CONTROL_OFFSET);

			/* check adapter has corrected the error */
			status = lancer_wait_ready(adapter);
			sliport_status = ioread32(adapter->db +
						  SLIPORT_STATUS_OFFSET);
			sliport_status &= (SLIPORT_STATUS_ERR_MASK |
						SLIPORT_STATUS_RN_MASK);
			if (status || sliport_status)
				status = -1;
		} else if (err || reset_needed) {
			status = -1;
		}
	}
620 621 622 623 624
	/* Stop error recovery if error is not recoverable.
	 * No resource error is temporary errors and will go away
	 * when PF provisions resources.
	 */
	resource_error = lancer_provisioning_error(adapter);
625 626
	if (resource_error)
		status = -EAGAIN;
627

628 629 630 631
	return status;
}

int be_fw_wait_ready(struct be_adapter *adapter)
S
Sathya Perla 已提交
632
{
633 634
	u16 stage;
	int status, timeout = 0;
635
	struct device *dev = &adapter->pdev->dev;
S
Sathya Perla 已提交
636

637 638 639 640 641
	if (lancer_chip(adapter)) {
		status = lancer_wait_ready(adapter);
		return status;
	}

642
	do {
643
		stage = be_POST_stage_get(adapter);
G
Gavin Shan 已提交
644
		if (stage == POST_STAGE_ARMFW_RDY)
645
			return 0;
G
Gavin Shan 已提交
646

647
		dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
G
Gavin Shan 已提交
648 649 650
		if (msleep_interruptible(2000)) {
			dev_err(dev, "Waiting for POST aborted\n");
			return -EINTR;
651
		}
G
Gavin Shan 已提交
652
		timeout += 2;
653
	} while (timeout < 60);
S
Sathya Perla 已提交
654

655
	dev_err(dev, "POST timeout; stage=0x%x\n", stage);
656
	return -1;
S
Sathya Perla 已提交
657 658 659 660 661 662 663 664
}


static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

665
static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
666 667 668 669
{
	wrb->tag0 = addr & 0xFFFFFFFF;
	wrb->tag1 = upper_32_bits(addr);
}
S
Sathya Perla 已提交
670 671

/* Don't touch the hdr after it's prepared */
S
Somnath Kotur 已提交
672 673
/* mem will be NULL for embedded commands */
static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
674 675 676
				   u8 subsystem, u8 opcode, int cmd_len,
				   struct be_mcc_wrb *wrb,
				   struct be_dma_mem *mem)
S
Sathya Perla 已提交
677
{
S
Somnath Kotur 已提交
678 679
	struct be_sge *sge;

S
Sathya Perla 已提交
680 681 682
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
683
	req_hdr->version = 0;
684
	fill_wrb_tags(wrb, (ulong) req_hdr);
S
Somnath Kotur 已提交
685 686 687 688 689 690 691 692 693 694 695
	wrb->payload_length = cmd_len;
	if (mem) {
		wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
			MCC_WRB_SGE_CNT_SHIFT;
		sge = nonembedded_sgl(wrb);
		sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
		sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
		sge->len = cpu_to_le32(mem->size);
	} else
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	be_dws_cpu_to_le(wrb, 8);
S
Sathya Perla 已提交
696 697 698
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
699
				      struct be_dma_mem *mem)
S
Sathya Perla 已提交
700 701 702 703 704 705 706 707 708 709 710
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

711
static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
S
Sathya Perla 已提交
712
{
713 714 715 716 717
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
	struct be_mcc_wrb *wrb
		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
	memset(wrb, 0, sizeof(*wrb));
	return wrb;
S
Sathya Perla 已提交
718 719
}

720
static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
721
{
722 723 724
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_mcc_wrb *wrb;

725 726 727
	if (!mccq->created)
		return NULL;

728
	if (atomic_read(&mccq->used) >= mccq->len)
729 730
		return NULL;

731 732 733 734
	wrb = queue_head_node(mccq);
	queue_head_inc(mccq);
	atomic_inc(&mccq->used);
	memset(wrb, 0, sizeof(*wrb));
735 736 737
	return wrb;
}

738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
static bool use_mcc(struct be_adapter *adapter)
{
	return adapter->mcc_obj.q.created;
}

/* Must be used only in process context */
static int be_cmd_lock(struct be_adapter *adapter)
{
	if (use_mcc(adapter)) {
		spin_lock_bh(&adapter->mcc_lock);
		return 0;
	} else {
		return mutex_lock_interruptible(&adapter->mbox_lock);
	}
}

/* Must be used only in process context */
static void be_cmd_unlock(struct be_adapter *adapter)
{
	if (use_mcc(adapter))
		spin_unlock_bh(&adapter->mcc_lock);
	else
		return mutex_unlock(&adapter->mbox_lock);
}

static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
				      struct be_mcc_wrb *wrb)
{
	struct be_mcc_wrb *dest_wrb;

	if (use_mcc(adapter)) {
		dest_wrb = wrb_from_mccq(adapter);
		if (!dest_wrb)
			return NULL;
	} else {
		dest_wrb = wrb_from_mbox(adapter);
	}

	memcpy(dest_wrb, wrb, sizeof(*wrb));
	if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
		fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));

	return dest_wrb;
}

/* Must be used only in process context */
static int be_cmd_notify_wait(struct be_adapter *adapter,
			      struct be_mcc_wrb *wrb)
{
	struct be_mcc_wrb *dest_wrb;
	int status;

	status = be_cmd_lock(adapter);
	if (status)
		return status;

	dest_wrb = be_cmd_copy(adapter, wrb);
	if (!dest_wrb)
		return -EBUSY;

	if (use_mcc(adapter))
		status = be_mcc_notify_wait(adapter);
	else
		status = be_mbox_notify_wait(adapter);

	if (!status)
		memcpy(wrb, dest_wrb, sizeof(*wrb));

	be_cmd_unlock(adapter);
	return status;
}

810 811 812 813 814 815 816 817
/* Tell fw we're about to start firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_init(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

818 819 820
	if (lancer_chip(adapter))
		return 0;

821 822
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
823 824

	wrb = (u8 *)wrb_from_mbox(adapter);
S
Sathya Perla 已提交
825 826 827 828 829 830 831 832
	*wrb++ = 0xFF;
	*wrb++ = 0x12;
	*wrb++ = 0x34;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0x56;
	*wrb++ = 0x78;
	*wrb = 0xFF;
833 834 835

	status = be_mbox_notify_wait(adapter);

836
	mutex_unlock(&adapter->mbox_lock);
837 838 839 840 841 842 843 844 845 846 847
	return status;
}

/* Tell fw we're done with firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_clean(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

848 849 850
	if (lancer_chip(adapter))
		return 0;

851 852
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
853 854 855 856 857 858 859 860 861 862 863 864 865

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0xAA;
	*wrb++ = 0xBB;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0xCC;
	*wrb++ = 0xDD;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

866
	mutex_unlock(&adapter->mbox_lock);
867 868
	return status;
}
869

S
Sathya Perla 已提交
870
int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
S
Sathya Perla 已提交
871
{
872 873
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eq_create *req;
S
Sathya Perla 已提交
874 875
	struct be_dma_mem *q_mem = &eqo->q.dma_mem;
	int status, ver = 0;
S
Sathya Perla 已提交
876

877 878
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
879 880 881

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
882

S
Somnath Kotur 已提交
883
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
884 885
			       OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
886

S
Sathya Perla 已提交
887 888 889 890 891
	/* Support for EQ_CREATEv2 available only SH-R onwards */
	if (!(BEx_chip(adapter) || lancer_chip(adapter)))
		ver = 2;

	req->hdr.version = ver;
S
Sathya Perla 已提交
892 893 894 895 896 897
	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
S
Sathya Perla 已提交
898
		      __ilog2_u32(eqo->q.len / 256));
S
Sathya Perla 已提交
899 900 901 902
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

903
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
904
	if (!status) {
905
		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
906 907 908 909
		eqo->q.id = le16_to_cpu(resp->eq_id);
		eqo->msix_idx =
			(ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
		eqo->q.created = true;
S
Sathya Perla 已提交
910
	}
911

912
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
913 914 915
	return status;
}

916
/* Use MCC */
917
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
918
			  bool permanent, u32 if_handle, u32 pmac_id)
S
Sathya Perla 已提交
919
{
920 921
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mac_query *req;
S
Sathya Perla 已提交
922 923
	int status;

924
	spin_lock_bh(&adapter->mcc_lock);
925

926 927 928 929 930
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
931
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
932

S
Somnath Kotur 已提交
933
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
934 935
			       OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
			       NULL);
936
	req->type = MAC_ADDRESS_TYPE_NETWORK;
S
Sathya Perla 已提交
937 938 939
	if (permanent) {
		req->permanent = 1;
	} else {
940
		req->if_id = cpu_to_le16((u16) if_handle);
941
		req->pmac_id = cpu_to_le32(pmac_id);
S
Sathya Perla 已提交
942 943 944
		req->permanent = 0;
	}

945
	status = be_mcc_notify_wait(adapter);
946 947
	if (!status) {
		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
948
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
949
	}
S
Sathya Perla 已提交
950

951 952
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
953 954 955
	return status;
}

956
/* Uses synchronous MCCQ */
957
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
958
		    u32 if_id, u32 *pmac_id, u32 domain)
S
Sathya Perla 已提交
959
{
960 961
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_add *req;
S
Sathya Perla 已提交
962 963
	int status;

964 965 966
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
967 968 969 970
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
971
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
972

S
Somnath Kotur 已提交
973
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
974 975
			       OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
976

977
	req->hdr.domain = domain;
S
Sathya Perla 已提交
978 979 980
	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

981
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
982 983 984 985 986
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

987
err:
988
	spin_unlock_bh(&adapter->mcc_lock);
989 990 991 992

	 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
		status = -EPERM;

S
Sathya Perla 已提交
993 994 995
	return status;
}

996
/* Uses synchronous MCCQ */
997
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
S
Sathya Perla 已提交
998
{
999 1000
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_del *req;
S
Sathya Perla 已提交
1001 1002
	int status;

1003 1004 1005
	if (pmac_id == -1)
		return 0;

1006 1007 1008
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1009 1010 1011 1012
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1013
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1014

S
Somnath Kotur 已提交
1015 1016
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
S
Sathya Perla 已提交
1017

1018
	req->hdr.domain = dom;
S
Sathya Perla 已提交
1019 1020 1021
	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

1022 1023
	status = be_mcc_notify_wait(adapter);

1024
err:
1025
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1026 1027 1028
	return status;
}

1029
/* Uses Mbox */
S
Sathya Perla 已提交
1030
int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
1031
		     struct be_queue_info *eq, bool no_delay, int coalesce_wm)
S
Sathya Perla 已提交
1032
{
1033 1034
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cq_create *req;
S
Sathya Perla 已提交
1035
	struct be_dma_mem *q_mem = &cq->dma_mem;
1036
	void *ctxt;
S
Sathya Perla 已提交
1037 1038
	int status;

1039 1040
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1041 1042 1043 1044

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
1045

S
Somnath Kotur 已提交
1046
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1047 1048
			       OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
1049 1050

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1051 1052

	if (BEx_chip(adapter)) {
1053
		AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
1054
			      coalesce_wm);
1055
		AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
1056
			      ctxt, no_delay);
1057
		AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
1058
			      __ilog2_u32(cq->len / 256));
1059 1060 1061
		AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
1062 1063 1064
	} else {
		req->hdr.version = 2;
		req->page_size = 1; /* 1 for 4K */
1065 1066 1067 1068 1069 1070 1071

		/* coalesce-wm field in this cmd is not relevant to Lancer.
		 * Lancer uses COMMON_MODIFY_CQ to set this field
		 */
		if (!lancer_chip(adapter))
			AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
				      ctxt, coalesce_wm);
1072
		AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
1073
			      no_delay);
1074
		AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
1075
			      __ilog2_u32(cq->len / 256));
1076
		AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
1077 1078
		AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
1079
	}
S
Sathya Perla 已提交
1080 1081 1082 1083 1084

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

1085
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1086
	if (!status) {
1087
		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
1088 1089 1090
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
1091

1092
	mutex_unlock(&adapter->mbox_lock);
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

J
Jingoo Han 已提交
1105
static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
1106 1107
				  struct be_queue_info *mccq,
				  struct be_queue_info *cq)
1108
{
1109
	struct be_mcc_wrb *wrb;
1110
	struct be_cmd_req_mcc_ext_create *req;
1111
	struct be_dma_mem *q_mem = &mccq->dma_mem;
1112
	void *ctxt;
1113 1114
	int status;

1115 1116
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1117 1118 1119 1120

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
1121

S
Somnath Kotur 已提交
1122
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1123 1124
			       OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
			       NULL);
1125

1126
	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1127
	if (BEx_chip(adapter)) {
1128 1129
		AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1130
			      be_encoded_q_len(mccq->len));
1131
		AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
	} else {
		req->hdr.version = 1;
		req->cq_id = cpu_to_le16(cq->id);

		AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
			      be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
			      ctxt, cq->id);
		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
			      ctxt, 1);
1143
	}
1144

1145
	/* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
1146
	req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
1147
	req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
1148 1149 1150 1151
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

1152
	status = be_mbox_notify_wait(adapter);
1153 1154 1155 1156 1157
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
1158
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1159 1160 1161 1162

	return status;
}

J
Jingoo Han 已提交
1163
static int be_cmd_mccq_org_create(struct be_adapter *adapter,
1164 1165
				  struct be_queue_info *mccq,
				  struct be_queue_info *cq)
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcc_create *req;
	struct be_dma_mem *q_mem = &mccq->dma_mem;
	void *ctxt;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;

S
Somnath Kotur 已提交
1180
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1181 1182
			       OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
			       NULL);
1183 1184 1185 1186 1187

	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1188
		      be_encoded_q_len(mccq->len));
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
	AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}

	mutex_unlock(&adapter->mbox_lock);
	return status;
}

int be_cmd_mccq_create(struct be_adapter *adapter,
1207
		       struct be_queue_info *mccq, struct be_queue_info *cq)
1208 1209 1210 1211
{
	int status;

	status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1212
	if (status && BEx_chip(adapter)) {
1213 1214 1215 1216 1217 1218 1219 1220
		dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
			"or newer to avoid conflicting priorities between NIC "
			"and FCoE traffic");
		status = be_cmd_mccq_org_create(adapter, mccq, cq);
	}
	return status;
}

V
Vasundhara Volam 已提交
1221
int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
S
Sathya Perla 已提交
1222
{
1223
	struct be_mcc_wrb wrb = {0};
1224
	struct be_cmd_req_eth_tx_create *req;
V
Vasundhara Volam 已提交
1225 1226
	struct be_queue_info *txq = &txo->q;
	struct be_queue_info *cq = &txo->cq;
S
Sathya Perla 已提交
1227
	struct be_dma_mem *q_mem = &txq->dma_mem;
V
Vasundhara Volam 已提交
1228
	int status, ver = 0;
S
Sathya Perla 已提交
1229

1230
	req = embedded_payload(&wrb);
S
Somnath Kotur 已提交
1231
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1232
			       OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
S
Sathya Perla 已提交
1233

1234 1235
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
V
Vasundhara Volam 已提交
1236 1237 1238 1239 1240
	} else if (BEx_chip(adapter)) {
		if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
			req->hdr.version = 2;
	} else { /* For SH */
		req->hdr.version = 2;
1241 1242
	}

1243 1244
	if (req->hdr.version > 0)
		req->if_id = cpu_to_le16(adapter->if_handle);
S
Sathya Perla 已提交
1245 1246 1247
	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;
V
Vasundhara Volam 已提交
1248 1249
	req->cq_id = cpu_to_le16(cq->id);
	req->queue_size = be_encoded_q_len(txq->len);
S
Sathya Perla 已提交
1250
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
V
Vasundhara Volam 已提交
1251 1252
	ver = req->hdr.version;

1253
	status = be_cmd_notify_wait(adapter, &wrb);
S
Sathya Perla 已提交
1254
	if (!status) {
1255
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
S
Sathya Perla 已提交
1256
		txq->id = le16_to_cpu(resp->cid);
V
Vasundhara Volam 已提交
1257 1258 1259 1260
		if (ver == 2)
			txo->db_offset = le32_to_cpu(resp->db_offset);
		else
			txo->db_offset = DB_TXULP1_OFFSET;
S
Sathya Perla 已提交
1261 1262
		txq->created = true;
	}
1263

S
Sathya Perla 已提交
1264 1265 1266
	return status;
}

1267
/* Uses MCC */
1268
int be_cmd_rxq_create(struct be_adapter *adapter,
1269 1270
		      struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
		      u32 if_id, u32 rss, u8 *rss_id)
S
Sathya Perla 已提交
1271
{
1272 1273
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_rx_create *req;
S
Sathya Perla 已提交
1274 1275 1276
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

1277
	spin_lock_bh(&adapter->mcc_lock);
1278

1279 1280 1281 1282 1283
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1284
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1285

S
Somnath Kotur 已提交
1286
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1287
			       OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
S
Sathya Perla 已提交
1288 1289 1290 1291 1292 1293

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
S
Sathya Perla 已提交
1294
	req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
S
Sathya Perla 已提交
1295 1296
	req->rss_queue = cpu_to_le32(rss);

1297
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1298 1299 1300 1301
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
1302
		*rss_id = resp->rss_id;
S
Sathya Perla 已提交
1303
	}
1304

1305 1306
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1307 1308 1309
	return status;
}

1310 1311 1312
/* Generic destroyer function for all types of queues
 * Uses Mbox
 */
1313
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
1314
		     int queue_type)
S
Sathya Perla 已提交
1315
{
1316 1317
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
S
Sathya Perla 已提交
1318 1319 1320
	u8 subsys = 0, opcode = 0;
	int status;

1321 1322
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
1323

1324 1325 1326
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

S
Sathya Perla 已提交
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
1344 1345 1346 1347
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
1348
	default:
1349
		BUG();
S
Sathya Perla 已提交
1350
	}
1351

S
Somnath Kotur 已提交
1352
	be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1353
			       NULL);
S
Sathya Perla 已提交
1354 1355
	req->id = cpu_to_le16(q->id);

1356
	status = be_mbox_notify_wait(adapter);
1357
	q->created = false;
1358

1359
	mutex_unlock(&adapter->mbox_lock);
1360 1361
	return status;
}
S
Sathya Perla 已提交
1362

1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
/* Uses MCC */
int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1379
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1380
			       OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
1381 1382 1383
	req->id = cpu_to_le16(q->id);

	status = be_mcc_notify_wait(adapter);
1384
	q->created = false;
1385 1386 1387

err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1388 1389 1390
	return status;
}

1391
/* Create an rx filtering policy configuration on an i/f
1392
 * Will use MBOX only if MCCQ has not been created.
1393
 */
1394
int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
1395
		     u32 *if_handle, u32 domain)
S
Sathya Perla 已提交
1396
{
1397
	struct be_mcc_wrb wrb = {0};
1398
	struct be_cmd_req_if_create *req;
S
Sathya Perla 已提交
1399 1400
	int status;

1401
	req = embedded_payload(&wrb);
S
Somnath Kotur 已提交
1402
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1403 1404
			       OPCODE_COMMON_NTWK_INTERFACE_CREATE,
			       sizeof(*req), &wrb, NULL);
1405
	req->hdr.domain = domain;
1406 1407
	req->capability_flags = cpu_to_le32(cap_flags);
	req->enable_flags = cpu_to_le32(en_flags);
1408
	req->pmac_invalid = true;
S
Sathya Perla 已提交
1409

1410
	status = be_cmd_notify_wait(adapter, &wrb);
S
Sathya Perla 已提交
1411
	if (!status) {
1412
		struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
S
Sathya Perla 已提交
1413
		*if_handle = le32_to_cpu(resp->interface_id);
S
Sathya Perla 已提交
1414 1415 1416 1417

		/* Hack to retrieve VF's pmac-id on BE3 */
		if (BE3_chip(adapter) && !be_physfn(adapter))
			adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
S
Sathya Perla 已提交
1418 1419 1420 1421
	}
	return status;
}

1422
/* Uses MCCQ */
1423
int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
S
Sathya Perla 已提交
1424
{
1425 1426
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_destroy *req;
S
Sathya Perla 已提交
1427 1428
	int status;

1429
	if (interface_id == -1)
1430
		return 0;
1431

1432 1433 1434 1435 1436 1437 1438
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1439
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1440

S
Somnath Kotur 已提交
1441
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1442 1443
			       OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
			       sizeof(*req), wrb, NULL);
1444
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1445
	req->interface_id = cpu_to_le32(interface_id);
1446

1447 1448 1449
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1450 1451 1452 1453 1454
	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
1455
 * Uses asynchronous MCC
S
Sathya Perla 已提交
1456
 */
1457
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
1458
{
1459
	struct be_mcc_wrb *wrb;
1460
	struct be_cmd_req_hdr *hdr;
1461
	int status = 0;
S
Sathya Perla 已提交
1462

1463
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1464

1465
	wrb = wrb_from_mccq(adapter);
1466 1467 1468 1469
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1470
	hdr = nonemb_cmd->va;
S
Sathya Perla 已提交
1471

S
Somnath Kotur 已提交
1472
	be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1473 1474
			       OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
			       nonemb_cmd);
1475

1476
	/* version 1 of the cmd is not supported only by BE2 */
1477 1478 1479
	if (BE2_chip(adapter))
		hdr->version = 0;
	if (BE3_chip(adapter) || lancer_chip(adapter))
1480
		hdr->version = 1;
1481 1482
	else
		hdr->version = 2;
1483

1484
	be_mcc_notify(adapter);
A
Ajit Khaparde 已提交
1485
	adapter->stats_cmd_sent = true;
S
Sathya Perla 已提交
1486

1487
err:
1488
	spin_unlock_bh(&adapter->mcc_lock);
1489
	return status;
S
Sathya Perla 已提交
1490 1491
}

S
Selvin Xavier 已提交
1492 1493
/* Lancer Stats */
int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1494
			       struct be_dma_mem *nonemb_cmd)
S
Selvin Xavier 已提交
1495 1496 1497 1498 1499 1500
{

	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_pport_stats *req;
	int status = 0;

1501 1502 1503 1504
	if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
			    CMD_SUBSYSTEM_ETH))
		return -EPERM;

S
Selvin Xavier 已提交
1505 1506 1507 1508 1509 1510 1511 1512 1513
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
1514
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1515 1516
			       OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
			       wrb, nonemb_cmd);
S
Selvin Xavier 已提交
1517

1518
	req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
S
Selvin Xavier 已提交
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
	req->cmd_params.params.reset_stats = 0;

	be_mcc_notify(adapter);
	adapter->stats_cmd_sent = true;

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
static int be_mac_to_link_speed(int mac_speed)
{
	switch (mac_speed) {
	case PHY_LINK_SPEED_ZERO:
		return 0;
	case PHY_LINK_SPEED_10MBPS:
		return 10;
	case PHY_LINK_SPEED_100MBPS:
		return 100;
	case PHY_LINK_SPEED_1GBPS:
		return 1000;
	case PHY_LINK_SPEED_10GBPS:
		return 10000;
1542 1543 1544 1545 1546 1547
	case PHY_LINK_SPEED_20GBPS:
		return 20000;
	case PHY_LINK_SPEED_25GBPS:
		return 25000;
	case PHY_LINK_SPEED_40GBPS:
		return 40000;
1548 1549 1550 1551 1552 1553 1554 1555 1556
	}
	return 0;
}

/* Uses synchronous mcc
 * Returns link_speed in Mbps
 */
int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
			     u8 *link_status, u32 dom)
S
Sathya Perla 已提交
1557
{
1558 1559
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_link_status *req;
S
Sathya Perla 已提交
1560 1561
	int status;

1562 1563
	spin_lock_bh(&adapter->mcc_lock);

1564 1565 1566
	if (link_status)
		*link_status = LINK_DOWN;

1567
	wrb = wrb_from_mccq(adapter);
1568 1569 1570 1571
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1572
	req = embedded_payload(wrb);
1573

1574
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1575 1576
			       OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
			       sizeof(*req), wrb, NULL);
1577

1578 1579
	/* version 1 of the cmd is not supported only by BE2 */
	if (!BE2_chip(adapter))
1580 1581
		req->hdr.version = 1;

1582
	req->hdr.domain = dom;
S
Sathya Perla 已提交
1583

1584
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1585 1586
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
1587 1588 1589 1590 1591 1592 1593
		if (link_speed) {
			*link_speed = resp->link_speed ?
				      le16_to_cpu(resp->link_speed) * 10 :
				      be_mac_to_link_speed(resp->mac_speed);

			if (!resp->logical_link_status)
				*link_speed = 0;
1594
		}
1595 1596
		if (link_status)
			*link_status = resp->logical_link_status;
S
Sathya Perla 已提交
1597 1598
	}

1599
err:
1600
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1601 1602 1603
	return status;
}

1604 1605 1606 1607 1608
/* Uses synchronous mcc */
int be_cmd_get_die_temperature(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_cntl_addnl_attribs *req;
1609
	int status = 0;
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1620
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1621 1622
			       OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
			       sizeof(*req), wrb, NULL);
1623

1624
	be_mcc_notify(adapter);
1625 1626 1627 1628 1629 1630

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
/* Uses synchronous mcc */
int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1647
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1648 1649
			       OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
			       NULL);
1650 1651 1652 1653 1654
	req->fat_operation = cpu_to_le32(QUERY_FAT);
	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
		if (log_size && resp->log_size)
1655 1656
			*log_size = le32_to_cpu(resp->log_size) -
					sizeof(u32);
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
{
	struct be_dma_mem get_fat_cmd;
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
1668 1669
	u32 offset = 0, total_size, buf_size,
				log_offset = sizeof(u32), payload_len;
1670 1671 1672 1673 1674 1675 1676
	int status;

	if (buf_len == 0)
		return;

	total_size = buf_len;

1677 1678
	get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
	get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1679 1680
					      get_fat_cmd.size,
					      &get_fat_cmd.dma);
1681 1682 1683 1684 1685 1686 1687
	if (!get_fat_cmd.va) {
		status = -ENOMEM;
		dev_err(&adapter->pdev->dev,
		"Memory allocation failure while retrieving FAT data\n");
		return;
	}

1688 1689 1690 1691 1692 1693
	spin_lock_bh(&adapter->mcc_lock);

	while (total_size) {
		buf_size = min(total_size, (u32)60*1024);
		total_size -= buf_size;

1694 1695 1696
		wrb = wrb_from_mccq(adapter);
		if (!wrb) {
			status = -EBUSY;
1697 1698 1699 1700
			goto err;
		}
		req = get_fat_cmd.va;

1701
		payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
S
Somnath Kotur 已提交
1702
		be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1703 1704
				       OPCODE_COMMON_MANAGE_FAT, payload_len,
				       wrb, &get_fat_cmd);
1705 1706 1707 1708 1709 1710 1711 1712 1713 1714

		req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
		req->read_log_offset = cpu_to_le32(log_offset);
		req->read_log_length = cpu_to_le32(buf_size);
		req->data_buffer_size = cpu_to_le32(buf_size);

		status = be_mcc_notify_wait(adapter);
		if (!status) {
			struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
			memcpy(buf + offset,
1715 1716
			       resp->data_buffer,
			       le32_to_cpu(resp->read_log_length));
1717
		} else {
1718
			dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
1719 1720
			goto err;
		}
1721 1722 1723 1724
		offset += buf_size;
		log_offset += buf_size;
	}
err:
1725
	pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1726
			    get_fat_cmd.va, get_fat_cmd.dma);
1727 1728 1729
	spin_unlock_bh(&adapter->mcc_lock);
}

1730 1731
/* Uses synchronous mcc */
int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1732
		      char *fw_on_flash)
S
Sathya Perla 已提交
1733
{
1734 1735
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fw_version *req;
S
Sathya Perla 已提交
1736 1737
	int status;

1738
	spin_lock_bh(&adapter->mcc_lock);
1739

1740 1741 1742 1743 1744
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
S
Sathya Perla 已提交
1745

1746
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1747

S
Somnath Kotur 已提交
1748
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1749 1750
			       OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
			       NULL);
1751
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1752 1753
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1754 1755 1756
		strcpy(fw_ver, resp->firmware_version_string);
		if (fw_on_flash)
			strcpy(fw_on_flash, resp->fw_on_flash_version_string);
S
Sathya Perla 已提交
1757
	}
1758 1759
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1760 1761 1762
	return status;
}

1763 1764 1765
/* set the EQ delay interval of an EQ to specified value
 * Uses async mcc
 */
1766 1767
int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
		      int num)
S
Sathya Perla 已提交
1768
{
1769 1770
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_modify_eq_delay *req;
1771
	int status = 0, i;
S
Sathya Perla 已提交
1772

1773 1774 1775
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1776 1777 1778 1779
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1780
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1781

S
Somnath Kotur 已提交
1782
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1783 1784
			       OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
1785

1786 1787 1788 1789 1790 1791 1792
	req->num_eq = cpu_to_le32(num);
	for (i = 0; i < num; i++) {
		req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
		req->set_eqd[i].phase = 0;
		req->set_eqd[i].delay_multiplier =
				cpu_to_le32(set_eqd[i].delay_multiplier);
	}
S
Sathya Perla 已提交
1793

1794
	be_mcc_notify(adapter);
1795
err:
1796
	spin_unlock_bh(&adapter->mcc_lock);
1797
	return status;
S
Sathya Perla 已提交
1798 1799
}

1800
/* Uses sycnhronous mcc */
1801
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
1802
		       u32 num)
S
Sathya Perla 已提交
1803
{
1804 1805
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_vlan_config *req;
S
Sathya Perla 已提交
1806 1807
	int status;

1808 1809 1810
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1811 1812 1813 1814
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1815
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1816

S
Somnath Kotur 已提交
1817
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1818 1819
			       OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
1820 1821

	req->interface_id = if_id;
1822
	req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
S
Sathya Perla 已提交
1823
	req->num_vlan = num;
1824 1825
	memcpy(req->normal_vlan, vtag_array,
	       req->num_vlan * sizeof(vtag_array[0]));
S
Sathya Perla 已提交
1826

1827
	status = be_mcc_notify_wait(adapter);
1828
err:
1829
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1830 1831 1832
	return status;
}

1833
int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
S
Sathya Perla 已提交
1834
{
1835
	struct be_mcc_wrb *wrb;
1836 1837
	struct be_dma_mem *mem = &adapter->rx_filter;
	struct be_cmd_req_rx_filter *req = mem->va;
1838
	int status;
S
Sathya Perla 已提交
1839

1840
	spin_lock_bh(&adapter->mcc_lock);
1841

1842
	wrb = wrb_from_mccq(adapter);
1843 1844 1845 1846
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1847
	memset(req, 0, sizeof(*req));
S
Somnath Kotur 已提交
1848
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1849 1850
			       OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
			       wrb, mem);
S
Sathya Perla 已提交
1851

1852 1853 1854
	req->if_id = cpu_to_le32(adapter->if_handle);
	if (flags & IFF_PROMISC) {
		req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1855 1856
						 BE_IF_FLAGS_VLAN_PROMISCUOUS |
						 BE_IF_FLAGS_MCAST_PROMISCUOUS);
1857
		if (value == ON)
1858 1859 1860 1861
			req->if_flags =
				cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
					    BE_IF_FLAGS_VLAN_PROMISCUOUS |
					    BE_IF_FLAGS_MCAST_PROMISCUOUS);
1862 1863
	} else if (flags & IFF_ALLMULTI) {
		req->if_flags_mask = req->if_flags =
1864
				cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
1865 1866 1867 1868 1869 1870
	} else if (flags & BE_FLAGS_VLAN_PROMISC) {
		req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);

		if (value == ON)
			req->if_flags =
				cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
1871
	} else {
1872
		struct netdev_hw_addr *ha;
1873
		int i = 0;
1874

1875 1876
		req->if_flags_mask = req->if_flags =
				cpu_to_le32(BE_IF_FLAGS_MULTICAST);
1877 1878 1879 1880

		/* Reset mcast promisc mode if already set by setting mask
		 * and not setting flags field
		 */
1881 1882
		req->if_flags_mask |=
			cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
1883
				    be_if_cap_flags(adapter));
1884
		req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
1885 1886
		netdev_for_each_mc_addr(ha, adapter->netdev)
			memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
S
Sathya Perla 已提交
1887 1888
	}

1889
	if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
1890
	    req->if_flags_mask) {
1891 1892 1893 1894 1895 1896 1897 1898 1899
		dev_warn(&adapter->pdev->dev,
			 "Cannot set rx filter flags 0x%x\n",
			 req->if_flags_mask);
		dev_warn(&adapter->pdev->dev,
			 "Interface is capable of 0x%x flags only\n",
			 be_if_cap_flags(adapter));
	}
	req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));

1900
	status = be_mcc_notify_wait(adapter);
1901

1902
err:
1903
	spin_unlock_bh(&adapter->mcc_lock);
1904
	return status;
S
Sathya Perla 已提交
1905 1906
}

1907
/* Uses synchrounous mcc */
1908
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
1909
{
1910 1911
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_flow_control *req;
S
Sathya Perla 已提交
1912 1913
	int status;

1914 1915 1916 1917
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

1918
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1919

1920
	wrb = wrb_from_mccq(adapter);
1921 1922 1923 1924
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1925
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1926

S
Somnath Kotur 已提交
1927
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1928 1929
			       OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
1930 1931 1932 1933

	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

1934
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1935

1936
err:
1937
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1938 1939 1940
	return status;
}

1941
/* Uses sycn mcc */
1942
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
1943
{
1944 1945
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_flow_control *req;
S
Sathya Perla 已提交
1946 1947
	int status;

1948 1949 1950 1951
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

1952
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1953

1954
	wrb = wrb_from_mccq(adapter);
1955 1956 1957 1958
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1959
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1960

S
Somnath Kotur 已提交
1961
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1962 1963
			       OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
1964

1965
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1966 1967 1968 1969 1970 1971 1972
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

1973
err:
1974
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1975 1976 1977
	return status;
}

1978
/* Uses mbox */
1979
int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1980
			u32 *mode, u32 *caps, u16 *asic_rev)
S
Sathya Perla 已提交
1981
{
1982 1983
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_query_fw_cfg *req;
S
Sathya Perla 已提交
1984 1985
	int status;

1986 1987
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
1988

1989 1990
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1991

S
Somnath Kotur 已提交
1992
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1993 1994
			       OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
			       sizeof(*req), wrb, NULL);
S
Sathya Perla 已提交
1995

1996
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1997 1998 1999
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
		*port_num = le32_to_cpu(resp->phys_port);
A
Ajit Khaparde 已提交
2000
		*mode = le32_to_cpu(resp->function_mode);
2001
		*caps = le32_to_cpu(resp->function_caps);
2002
		*asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
S
Sathya Perla 已提交
2003 2004
	}

2005
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
2006 2007
	return status;
}
2008

2009
/* Uses mbox */
2010 2011
int be_cmd_reset_function(struct be_adapter *adapter)
{
2012 2013
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *req;
2014 2015
	int status;

2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029
	if (lancer_chip(adapter)) {
		status = lancer_wait_ready(adapter);
		if (!status) {
			iowrite32(SLI_PORT_CONTROL_IP_MASK,
				  adapter->db + SLIPORT_CONTROL_OFFSET);
			status = lancer_test_and_set_rdy_state(adapter);
		}
		if (status) {
			dev_err(&adapter->pdev->dev,
				"Adapter in non recoverable error\n");
		}
		return status;
	}

2030 2031
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
2032

2033 2034
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
2035

S
Somnath Kotur 已提交
2036
	be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
2037 2038
			       OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
			       NULL);
2039

2040
	status = be_mbox_notify_wait(adapter);
2041

2042
	mutex_unlock(&adapter->mbox_lock);
2043 2044
	return status;
}
2045

2046
int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
2047
		      u32 rss_hash_opts, u16 table_size, u8 *rss_hkey)
2048 2049 2050 2051 2052
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_rss_config *req;
	int status;

2053 2054 2055
	if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
		return 0;

2056
	spin_lock_bh(&adapter->mcc_lock);
2057

2058 2059 2060 2061 2062
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2063 2064
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2065
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2066
			       OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
2067 2068

	req->if_id = cpu_to_le32(adapter->if_handle);
2069 2070
	req->enable_rss = cpu_to_le16(rss_hash_opts);
	req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
2071

2072
	if (!BEx_chip(adapter))
2073 2074
		req->hdr.version = 1;

2075
	memcpy(req->cpu_table, rsstable, table_size);
2076
	memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
2077 2078
	be_dws_cpu_to_le(req->hash, sizeof(req->hash));

2079 2080 2081
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
2082 2083 2084
	return status;
}

2085 2086
/* Uses sync mcc */
int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
2087
			    u8 bcn, u8 sts, u8 state)
2088 2089 2090 2091 2092 2093 2094 2095
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_enable_disable_beacon *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2096 2097 2098 2099
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2100 2101
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2102
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2103 2104
			       OPCODE_COMMON_ENABLE_DISABLE_BEACON,
			       sizeof(*req), wrb, NULL);
2105 2106 2107 2108 2109 2110 2111 2112

	req->port_num = port_num;
	req->beacon_state = state;
	req->beacon_duration = bcn;
	req->status_duration = sts;

	status = be_mcc_notify_wait(adapter);

2113
err:
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc */
int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_beacon_state *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2128 2129 2130 2131
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2132 2133
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2134
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2135 2136
			       OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
			       wrb, NULL);
2137 2138 2139 2140 2141 2142 2143 2144 2145 2146

	req->port_num = port_num;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_beacon_state *resp =
						embedded_payload(wrb);
		*state = resp->beacon_state;
	}

2147
err:
2148 2149 2150 2151
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2152
int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2153 2154 2155
			    u32 data_size, u32 data_offset,
			    const char *obj_name, u32 *data_written,
			    u8 *change_status, u8 *addn_status)
2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_write_object *req;
	struct lancer_cmd_resp_write_object *resp;
	void *ctxt = NULL;
	int status;

	spin_lock_bh(&adapter->mcc_lock);
	adapter->flash_status = 0;

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err_unlock;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2174
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2175 2176 2177
			       OPCODE_COMMON_WRITE_OBJECT,
			       sizeof(struct lancer_cmd_req_write_object), wrb,
			       NULL);
2178 2179 2180

	ctxt = &req->context;
	AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2181
		      write_length, ctxt, data_size);
2182 2183 2184

	if (data_size == 0)
		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2185
			      eof, ctxt, 1);
2186 2187
	else
		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2188
			      eof, ctxt, 0);
2189 2190 2191 2192 2193 2194 2195

	be_dws_cpu_to_le(ctxt, sizeof(req->context));
	req->write_offset = cpu_to_le32(data_offset);
	strcpy(req->object_name, obj_name);
	req->descriptor_count = cpu_to_le32(1);
	req->buf_len = cpu_to_le32(data_size);
	req->addr_low = cpu_to_le32((cmd->dma +
2196 2197
				     sizeof(struct lancer_cmd_req_write_object))
				    & 0xFFFFFFFF);
2198 2199 2200 2201 2202 2203
	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
				sizeof(struct lancer_cmd_req_write_object)));

	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

2204
	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2205
					 msecs_to_jiffies(60000)))
2206 2207 2208 2209 2210
		status = -1;
	else
		status = adapter->flash_status;

	resp = embedded_payload(wrb);
2211
	if (!status) {
2212
		*data_written = le32_to_cpu(resp->actual_write_len);
2213 2214
		*change_status = resp->change_status;
	} else {
2215
		*addn_status = resp->additional_status;
2216
	}
2217 2218 2219 2220 2221 2222 2223 2224

	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2225
int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2226 2227
			   u32 data_size, u32 data_offset, const char *obj_name,
			   u32 *data_read, u32 *eof, u8 *addn_status)
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_read_object *req;
	struct lancer_cmd_resp_read_object *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err_unlock;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2245 2246 2247
			       OPCODE_COMMON_READ_OBJECT,
			       sizeof(struct lancer_cmd_req_read_object), wrb,
			       NULL);
2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271

	req->desired_read_len = cpu_to_le32(data_size);
	req->read_offset = cpu_to_le32(data_offset);
	strcpy(req->object_name, obj_name);
	req->descriptor_count = cpu_to_le32(1);
	req->buf_len = cpu_to_le32(data_size);
	req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));

	status = be_mcc_notify_wait(adapter);

	resp = embedded_payload(wrb);
	if (!status) {
		*data_read = le32_to_cpu(resp->actual_read_len);
		*eof = le32_to_cpu(resp->eof);
	} else {
		*addn_status = resp->additional_status;
	}

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2272
int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2273
			  u32 flash_type, u32 flash_opcode, u32 buf_size)
2274
{
2275
	struct be_mcc_wrb *wrb;
2276
	struct be_cmd_write_flashrom *req;
2277 2278
	int status;

2279
	spin_lock_bh(&adapter->mcc_lock);
2280
	adapter->flash_status = 0;
2281 2282

	wrb = wrb_from_mccq(adapter);
2283 2284
	if (!wrb) {
		status = -EBUSY;
D
Dan Carpenter 已提交
2285
		goto err_unlock;
2286 2287
	}
	req = cmd->va;
2288

S
Somnath Kotur 已提交
2289
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2290 2291
			       OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
			       cmd);
2292 2293 2294 2295 2296

	req->params.op_type = cpu_to_le32(flash_type);
	req->params.op_code = cpu_to_le32(flash_opcode);
	req->params.data_buf_size = cpu_to_le32(buf_size);

2297 2298 2299
	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

2300 2301
	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
					 msecs_to_jiffies(40000)))
2302 2303 2304
		status = -1;
	else
		status = adapter->flash_status;
2305

D
Dan Carpenter 已提交
2306 2307 2308 2309
	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
2310 2311
	return status;
}
2312

2313
int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2314
			  u16 optype, int offset)
2315 2316
{
	struct be_mcc_wrb *wrb;
2317
	struct be_cmd_read_flash_crc *req;
2318 2319 2320 2321 2322
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2323 2324 2325 2326
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2327 2328
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2329
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2330 2331
			       OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
			       wrb, NULL);
2332

2333
	req->params.op_type = cpu_to_le32(optype);
2334
	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
2335 2336
	req->params.offset = cpu_to_le32(offset);
	req->params.data_buf_size = cpu_to_le32(0x4);
2337 2338 2339

	status = be_mcc_notify_wait(adapter);
	if (!status)
2340
		memcpy(flashed_crc, req->crc, 4);
2341

2342
err:
2343 2344 2345
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2346

2347
int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
2348
			    struct be_dma_mem *nonemb_cmd)
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
2363
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2364 2365
			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
			       wrb, nonemb_cmd);
2366 2367 2368 2369 2370 2371 2372 2373
	memcpy(req->magic_mac, mac, ETH_ALEN);

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2374

2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391
int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
			u8 loopback_type, u8 enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_lmode *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2392
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2393 2394
			       OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
			       wrb, NULL);
2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406

	req->src_port = port_num;
	req->dest_port = port_num;
	req->loopback_type = loopback_type;
	req->loopback_state = enable;

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2407
int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2408 2409
			 u32 loopback_type, u32 pkt_size, u32 num_pkts,
			 u64 pattern)
2410 2411 2412
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_loopback_test *req;
2413
	struct be_cmd_resp_loopback_test *resp;
2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2426
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2427 2428
			       OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
			       NULL);
2429

2430
	req->hdr.timeout = cpu_to_le32(15);
2431 2432 2433 2434 2435 2436 2437
	req->pattern = cpu_to_le64(pattern);
	req->src_port = cpu_to_le32(port_num);
	req->dest_port = cpu_to_le32(port_num);
	req->pkt_size = cpu_to_le32(pkt_size);
	req->num_pkts = cpu_to_le32(num_pkts);
	req->loopback_type = cpu_to_le32(loopback_type);

2438 2439 2440
	be_mcc_notify(adapter);

	spin_unlock_bh(&adapter->mcc_lock);
2441

2442 2443 2444 2445 2446
	wait_for_completion(&adapter->et_cmd_compl);
	resp = embedded_payload(wrb);
	status = le32_to_cpu(resp->status);

	return status;
2447 2448 2449 2450 2451 2452
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2453
			u32 byte_cnt, struct be_dma_mem *cmd)
2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_ddrdma_test *req;
	int status;
	int i, j = 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd->va;
S
Somnath Kotur 已提交
2468
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2469 2470
			       OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
			       cmd);
2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495

	req->pattern = cpu_to_le64(pattern);
	req->byte_count = cpu_to_le32(byte_cnt);
	for (i = 0; i < byte_cnt; i++) {
		req->snd_buff[i] = (u8)(pattern >> (j*8));
		j++;
		if (j > 7)
			j = 0;
	}

	status = be_mcc_notify_wait(adapter);

	if (!status) {
		struct be_cmd_resp_ddrdma_test *resp;
		resp = cmd->va;
		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
				resp->snd_err) {
			status = -1;
		}
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2496

2497
int be_cmd_get_seeprom_data(struct be_adapter *adapter,
2498
			    struct be_dma_mem *nonemb_cmd)
2499 2500 2501 2502 2503 2504 2505 2506
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_seeprom_read *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2507 2508 2509 2510
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2511 2512
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
2513
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2514 2515
			       OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
			       nonemb_cmd);
2516 2517 2518

	status = be_mcc_notify_wait(adapter);

2519
err:
2520 2521 2522
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2523

A
Ajit Khaparde 已提交
2524
int be_cmd_get_phy_info(struct be_adapter *adapter)
2525 2526 2527
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_phy_info *req;
2528
	struct be_dma_mem cmd;
2529 2530
	int status;

2531 2532 2533 2534
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

2535 2536 2537 2538 2539 2540 2541
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2542
	cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2543
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
2544 2545 2546 2547 2548
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
		status = -ENOMEM;
		goto err;
	}
2549

2550
	req = cmd.va;
2551

S
Somnath Kotur 已提交
2552
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2553 2554
			       OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
			       wrb, &cmd);
2555 2556

	status = be_mcc_notify_wait(adapter);
2557 2558 2559
	if (!status) {
		struct be_phy_info *resp_phy_info =
				cmd.va + sizeof(struct be_cmd_req_hdr);
A
Ajit Khaparde 已提交
2560 2561
		adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
		adapter->phy.interface_type =
2562
			le16_to_cpu(resp_phy_info->interface_type);
A
Ajit Khaparde 已提交
2563 2564 2565 2566 2567 2568
		adapter->phy.auto_speeds_supported =
			le16_to_cpu(resp_phy_info->auto_speeds_supported);
		adapter->phy.fixed_speeds_supported =
			le16_to_cpu(resp_phy_info->fixed_speeds_supported);
		adapter->phy.misc_params =
			le32_to_cpu(resp_phy_info->misc_params);
2569 2570 2571 2572 2573 2574

		if (BE2_chip(adapter)) {
			adapter->phy.fixed_speeds_supported =
				BE_SUPPORTED_SPEED_10GBPS |
				BE_SUPPORTED_SPEED_1GBPS;
		}
2575
	}
2576
	pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2577 2578 2579 2580
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597

int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_qos *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2598
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2599
			       OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
2600 2601

	req->hdr.domain = domain;
2602 2603
	req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
	req->max_bps_nic = cpu_to_le32(bps);
2604 2605 2606 2607 2608 2609 2610

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621

int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cntl_attribs *req;
	struct be_cmd_resp_cntl_attribs *resp;
	int status;
	int payload_len = max(sizeof(*req), sizeof(*resp));
	struct mgmt_controller_attrib *attribs;
	struct be_dma_mem attribs_cmd;

S
Suresh Reddy 已提交
2622 2623 2624
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

2625 2626 2627
	memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
	attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
	attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2628
					      &attribs_cmd.dma);
2629
	if (!attribs_cmd.va) {
2630
		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
S
Suresh Reddy 已提交
2631 2632
		status = -ENOMEM;
		goto err;
2633 2634 2635 2636 2637 2638 2639 2640 2641
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = attribs_cmd.va;

S
Somnath Kotur 已提交
2642
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2643 2644
			       OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
			       wrb, &attribs_cmd);
2645 2646 2647

	status = be_mbox_notify_wait(adapter);
	if (!status) {
2648
		attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
2649 2650 2651 2652 2653
		adapter->hba_port_num = attribs->hba_attribs.phy_port;
	}

err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
2654 2655 2656
	if (attribs_cmd.va)
		pci_free_consistent(adapter->pdev, attribs_cmd.size,
				    attribs_cmd.va, attribs_cmd.dma);
2657 2658
	return status;
}
2659 2660

/* Uses mbox */
2661
int be_cmd_req_native_mode(struct be_adapter *adapter)
2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_func_cap *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2678
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2679 2680
			       OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
			       sizeof(*req), wrb, NULL);
2681 2682 2683 2684 2685 2686 2687 2688 2689 2690

	req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
				CAPABILITY_BE3_NATIVE_ERX_API);
	req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
		adapter->be3_native = le32_to_cpu(resp->cap_flags) &
					CAPABILITY_BE3_NATIVE_ERX_API;
S
Sathya Perla 已提交
2691 2692 2693
		if (!adapter->be3_native)
			dev_warn(&adapter->pdev->dev,
				 "adapter not in advanced mode\n");
2694 2695 2696 2697 2698
	}
err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}
2699

2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728
/* Get privilege(s) for a function */
int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
			     u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fn_privileges *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
			       wrb, NULL);

	req->hdr.domain = domain;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_fn_privileges *resp =
						embedded_payload(wrb);
		*privilege = le32_to_cpu(resp->privilege_mask);
2729 2730 2731 2732 2733 2734 2735

		/* In UMC mode FW does not return right privileges.
		 * Override with correct privilege equivalent to PF.
		 */
		if (BEx_chip(adapter) && be_is_mc(adapter) &&
		    be_physfn(adapter))
			*privilege = MAX_PRIVILEGES;
2736 2737 2738 2739 2740 2741 2742
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
/* Set privilege(s) for a function */
int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
			     u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_fn_privileges *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
			       wrb, NULL);
	req->hdr.domain = domain;
	if (lancer_chip(adapter))
		req->privileges_lancer = cpu_to_le32(privileges);
	else
		req->privileges = cpu_to_le32(privileges);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2775 2776 2777 2778
/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
 * pmac_id_valid: false => pmac_id or MAC address is requested.
 *		  If pmac_id is returned, pmac_id_valid is returned as true
 */
2779
int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
2780 2781
			     bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
			     u8 domain)
2782 2783 2784 2785 2786
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_mac_list *req;
	int status;
	int mac_count;
2787 2788 2789 2790 2791 2792
	struct be_dma_mem get_mac_list_cmd;
	int i;

	memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
	get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
	get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2793 2794
						   get_mac_list_cmd.size,
						   &get_mac_list_cmd.dma);
2795 2796 2797

	if (!get_mac_list_cmd.va) {
		dev_err(&adapter->pdev->dev,
2798
			"Memory allocation failure during GET_MAC_LIST\n");
2799 2800
		return -ENOMEM;
	}
2801 2802 2803 2804 2805 2806

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
2807
		goto out;
2808
	}
2809 2810

	req = get_mac_list_cmd.va;
2811 2812

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2813 2814
			       OPCODE_COMMON_GET_MAC_LIST,
			       get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
2815
	req->hdr.domain = domain;
2816
	req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
2817 2818
	if (*pmac_id_valid) {
		req->mac_id = cpu_to_le32(*pmac_id);
2819
		req->iface_id = cpu_to_le16(if_handle);
2820 2821 2822 2823
		req->perm_override = 0;
	} else {
		req->perm_override = 1;
	}
2824 2825 2826 2827

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_mac_list *resp =
2828
						get_mac_list_cmd.va;
2829 2830 2831 2832 2833 2834 2835

		if (*pmac_id_valid) {
			memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
			       ETH_ALEN);
			goto out;
		}

2836 2837
		mac_count = resp->true_mac_count + resp->pseudo_mac_count;
		/* Mac list returned could contain one or more active mac_ids
2838 2839 2840
		 * or one or more true or pseudo permanant mac addresses.
		 * If an active mac_id is present, return first active mac_id
		 * found.
2841
		 */
2842
		for (i = 0; i < mac_count; i++) {
2843 2844 2845 2846 2847 2848 2849 2850 2851 2852
			struct get_list_macaddr *mac_entry;
			u16 mac_addr_size;
			u32 mac_id;

			mac_entry = &resp->macaddr_list[i];
			mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
			/* mac_id is a 32 bit value and mac_addr size
			 * is 6 bytes
			 */
			if (mac_addr_size == sizeof(u32)) {
2853
				*pmac_id_valid = true;
2854 2855 2856
				mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
				*pmac_id = le32_to_cpu(mac_id);
				goto out;
2857 2858
			}
		}
2859
		/* If no active mac_id found, return first mac addr */
2860
		*pmac_id_valid = false;
2861
		memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2862
		       ETH_ALEN);
2863 2864
	}

2865
out:
2866
	spin_unlock_bh(&adapter->mcc_lock);
2867
	pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2868
			    get_mac_list_cmd.va, get_mac_list_cmd.dma);
2869 2870 2871
	return status;
}

2872 2873
int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
			  u8 *mac, u32 if_handle, bool active, u32 domain)
2874 2875
{

2876 2877 2878
	if (!active)
		be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
					 if_handle, domain);
2879
	if (BEx_chip(adapter))
2880
		return be_cmd_mac_addr_query(adapter, mac, false,
2881
					     if_handle, curr_pmac_id);
2882 2883 2884
	else
		/* Fetch the MAC address using pmac_id */
		return be_cmd_get_mac_from_list(adapter, mac, &active,
2885 2886
						&curr_pmac_id,
						if_handle, domain);
2887 2888
}

2889 2890 2891 2892 2893 2894 2895
int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
{
	int status;
	bool pmac_valid = false;

	memset(mac, 0, ETH_ALEN);

2896 2897 2898 2899 2900 2901 2902 2903
	if (BEx_chip(adapter)) {
		if (be_physfn(adapter))
			status = be_cmd_mac_addr_query(adapter, mac, true, 0,
						       0);
		else
			status = be_cmd_mac_addr_query(adapter, mac, false,
						       adapter->if_handle, 0);
	} else {
2904
		status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
2905
						  NULL, adapter->if_handle, 0);
2906 2907
	}

2908 2909 2910
	return status;
}

2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
/* Uses synchronous MCCQ */
int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
			u8 mac_count, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_mac_list *req;
	int status;
	struct be_dma_mem cmd;

	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_req_set_mac_list);
	cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2923
				    &cmd.dma, GFP_KERNEL);
2924
	if (!cmd.va)
2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936
		return -ENOMEM;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2937 2938
			       OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
			       wrb, &cmd);
2939 2940 2941 2942 2943 2944 2945 2946 2947

	req->hdr.domain = domain;
	req->mac_count = mac_count;
	if (mac_count)
		memcpy(req->mac, mac_array, ETH_ALEN*mac_count);

	status = be_mcc_notify_wait(adapter);

err:
2948
	dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
2949 2950 2951
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2952

2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964
/* Wrapper to delete any active MACs and provision the new mac.
 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
 * current list are active.
 */
int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
{
	bool active_mac = false;
	u8 old_mac[ETH_ALEN];
	u32 pmac_id;
	int status;

	status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
2965 2966
					  &pmac_id, if_id, dom);

2967 2968 2969 2970 2971 2972
	if (!status && active_mac)
		be_cmd_pmac_del(adapter, if_id, pmac_id, dom);

	return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
}

2973
int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
2974
			  u32 domain, u16 intf_id, u16 hsw_mode)
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_hsw_config *req;
	void *ctxt;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	ctxt = &req->context;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2993 2994
			       OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
			       NULL);
2995 2996 2997 2998 2999 3000 3001

	req->hdr.domain = domain;
	AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
	if (pvid) {
		AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
	}
3002 3003 3004 3005 3006 3007 3008
	if (!BEx_chip(adapter) && hsw_mode) {
		AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
			      ctxt, adapter->hba_port_num);
		AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
		AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
			      ctxt, hsw_mode);
	}
3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019

	be_dws_cpu_to_le(req->context, sizeof(req->context));
	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Get Hyper switch config */
int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
3020
			  u32 domain, u16 intf_id, u8 *mode)
3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_hsw_config *req;
	void *ctxt;
	int status;
	u16 vid;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	ctxt = &req->context;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3040 3041
			       OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
			       NULL);
3042 3043

	req->hdr.domain = domain;
3044 3045
	AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
		      ctxt, intf_id);
3046
	AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
3047

3048
	if (!BEx_chip(adapter) && mode) {
3049 3050 3051 3052
		AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
			      ctxt, adapter->hba_port_num);
		AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
	}
3053 3054 3055 3056 3057 3058
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_hsw_config *resp =
						embedded_payload(wrb);
3059
		be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
3060
		vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3061
				    pvid, &resp->context);
3062 3063 3064 3065 3066
		if (pvid)
			*pvid = le16_to_cpu(vid);
		if (mode)
			*mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
					      port_fwd_type, &resp->context);
3067 3068 3069 3070 3071 3072 3073
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3074 3075 3076 3077
int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config_v1 *req;
S
Suresh Reddy 已提交
3078
	int status = 0;
3079 3080
	struct be_dma_mem cmd;

3081 3082 3083 3084
	if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
			    CMD_SUBSYSTEM_ETH))
		return -EPERM;

S
Suresh Reddy 已提交
3085 3086 3087
	if (be_is_wol_excluded(adapter))
		return status;

S
Suresh Reddy 已提交
3088 3089 3090
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

3091 3092
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
3093
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3094
	if (!cmd.va) {
3095
		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
S
Suresh Reddy 已提交
3096 3097
		status = -ENOMEM;
		goto err;
3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
S
Suresh Reddy 已提交
3110
			       sizeof(*req), wrb, &cmd);
3111 3112 3113 3114 3115 3116 3117 3118 3119 3120

	req->hdr.version = 1;
	req->query_options = BE_GET_WOL_CAP;

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
		resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;

		adapter->wol_cap = resp->wol_settings;
S
Suresh Reddy 已提交
3121 3122
		if (adapter->wol_cap & BE_WOL_CAP)
			adapter->wol_en = true;
3123 3124 3125
	}
err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
3126 3127
	if (cmd.va)
		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3128
	return status;
3129 3130

}
3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200

int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
{
	struct be_dma_mem extfat_cmd;
	struct be_fat_conf_params *cfgs;
	int status;
	int i, j;

	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
	extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
					     &extfat_cmd.dma);
	if (!extfat_cmd.va)
		return -ENOMEM;

	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
	if (status)
		goto err;

	cfgs = (struct be_fat_conf_params *)
			(extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
	for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
		u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
		for (j = 0; j < num_modes; j++) {
			if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
				cfgs->module[i].trace_lvl[j].dbg_lvl =
							cpu_to_le32(level);
		}
	}

	status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
err:
	pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
			    extfat_cmd.dma);
	return status;
}

int be_cmd_get_fw_log_level(struct be_adapter *adapter)
{
	struct be_dma_mem extfat_cmd;
	struct be_fat_conf_params *cfgs;
	int status, j;
	int level = 0;

	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
	extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
					     &extfat_cmd.dma);

	if (!extfat_cmd.va) {
		dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
			__func__);
		goto err;
	}

	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
	if (!status) {
		cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
						sizeof(struct be_cmd_resp_hdr));
		for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
			if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
				level = cfgs->module[0].trace_lvl[j].dbg_lvl;
		}
	}
	pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
			    extfat_cmd.dma);
err:
	return level;
}

3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254
int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
				   struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_ext_fat_caps *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
			       cmd->size, wrb, cmd);
	req->parameter_type = cpu_to_le32(1);

	status = be_mbox_notify_wait(adapter);
err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}

int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
				   struct be_dma_mem *cmd,
				   struct be_fat_conf_params *configs)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_ext_fat_caps *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
			       cmd->size, wrb, cmd);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
3255
}
3256

3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294
int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_port_name *req;
	int status;

	if (!lancer_chip(adapter)) {
		*port_name = adapter->hba_port_num + '0';
		return 0;
	}

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
			       NULL);
	req->hdr.version = 1;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
		*port_name = resp->port_name[adapter->hba_port_num];
	} else {
		*port_name = adapter->hba_port_num + '0';
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3295
static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
3296
{
3297
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3298 3299 3300
	int i;

	for (i = 0; i < desc_count; i++) {
3301 3302 3303
		if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
		    hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
			return (struct be_nic_res_desc *)hdr;
3304

3305 3306
		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
3307
	}
3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
	return NULL;
}

static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
						 u32 desc_count)
{
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
	struct be_pcie_res_desc *pcie;
	int i;

	for (i = 0; i < desc_count; i++) {
		if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
		     hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
			pcie = (struct be_pcie_res_desc	*)hdr;
			if (pcie->pf_num == devfn)
				return pcie;
		}
3325

3326 3327 3328
		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
	}
3329
	return NULL;
3330 3331
}

3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346
static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
{
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
	int i;

	for (i = 0; i < desc_count; i++) {
		if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
			return (struct be_port_res_desc *)hdr;

		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
	}
	return NULL;
}

3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364
static void be_copy_nic_desc(struct be_resources *res,
			     struct be_nic_res_desc *desc)
{
	res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
	res->max_vlans = le16_to_cpu(desc->vlan_count);
	res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
	res->max_tx_qs = le16_to_cpu(desc->txq_count);
	res->max_rss_qs = le16_to_cpu(desc->rssq_count);
	res->max_rx_qs = le16_to_cpu(desc->rq_count);
	res->max_evt_qs = le16_to_cpu(desc->eq_count);
	/* Clear flags that driver is not interested in */
	res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
				BE_IF_CAP_FLAGS_WANT;
	/* Need 1 RXQ as the default RXQ */
	if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
		res->max_rss_qs -= 1;
}

3365
/* Uses Mbox */
3366
int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
3367 3368 3369 3370 3371 3372
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_func_config *req;
	int status;
	struct be_dma_mem cmd;

S
Suresh Reddy 已提交
3373 3374 3375
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

3376 3377
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_resp_get_func_config);
3378
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3379 3380
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
S
Suresh Reddy 已提交
3381 3382
		status = -ENOMEM;
		goto err;
3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_FUNC_CONFIG,
			       cmd.size, wrb, &cmd);

3397 3398 3399
	if (skyhawk_chip(adapter))
		req->hdr.version = 1;

3400 3401 3402 3403
	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_func_config *resp = cmd.va;
		u32 desc_count = le32_to_cpu(resp->desc_count);
3404
		struct be_nic_res_desc *desc;
3405

3406
		desc = be_get_nic_desc(resp->func_param, desc_count);
3407 3408 3409 3410 3411
		if (!desc) {
			status = -EINVAL;
			goto err;
		}

3412
		adapter->pf_number = desc->pf_num;
3413
		be_copy_nic_desc(res, desc);
3414 3415 3416
	}
err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
3417 3418
	if (cmd.va)
		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3419 3420 3421
	return status;
}

3422
/* Uses mbox */
J
Jingoo Han 已提交
3423
static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
3424
					  u8 domain, struct be_dma_mem *cmd)
3425 3426 3427 3428 3429
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_profile_config *req;
	int status;

3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
	wrb = wrb_from_mbox(adapter);

	req = cmd->va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_PROFILE_CONFIG,
			       cmd->size, wrb, cmd);

	req->type = ACTIVE_PROFILE_TYPE;
	req->hdr.domain = domain;
	if (!lancer_chip(adapter))
		req->hdr.version = 1;

	status = be_mbox_notify_wait(adapter);

	mutex_unlock(&adapter->mbox_lock);
	return status;
}

/* Uses sync mcc */
J
Jingoo Han 已提交
3451
static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
3452
					  u8 domain, struct be_dma_mem *cmd)
3453 3454 3455 3456
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_profile_config *req;
	int status;
3457 3458 3459 3460 3461 3462 3463 3464 3465

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

3466
	req = cmd->va;
3467 3468
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_PROFILE_CONFIG,
3469
			       cmd->size, wrb, cmd);
3470 3471 3472

	req->type = ACTIVE_PROFILE_TYPE;
	req->hdr.domain = domain;
3473 3474
	if (!lancer_chip(adapter))
		req->hdr.version = 1;
3475 3476

	status = be_mcc_notify_wait(adapter);
3477 3478 3479 3480 3481 3482 3483

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc, if MCCQ is already created otherwise mbox */
3484 3485
int be_cmd_get_profile_config(struct be_adapter *adapter,
			      struct be_resources *res, u8 domain)
3486
{
3487 3488
	struct be_cmd_resp_get_profile_config *resp;
	struct be_pcie_res_desc *pcie;
3489
	struct be_port_res_desc *port;
3490
	struct be_nic_res_desc *nic;
3491 3492
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_dma_mem cmd;
3493
	u32 desc_count;
3494 3495 3496
	int status;

	memset(&cmd, 0, sizeof(struct be_dma_mem));
3497 3498 3499
	cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
	if (!cmd.va)
3500 3501 3502 3503 3504 3505
		return -ENOMEM;

	if (!mccq->created)
		status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
	else
		status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
3506 3507
	if (status)
		goto err;
3508

3509 3510
	resp = cmd.va;
	desc_count = le32_to_cpu(resp->desc_count);
3511

3512 3513
	pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
				desc_count);
3514
	if (pcie)
3515
		res->max_vfs = le16_to_cpu(pcie->num_vfs);
3516

3517 3518 3519 3520
	port = be_get_port_desc(resp->func_param, desc_count);
	if (port)
		adapter->mc_type = port->mc_type;

3521
	nic = be_get_nic_desc(resp->func_param, desc_count);
3522 3523 3524
	if (nic)
		be_copy_nic_desc(res, nic);

3525
err:
3526
	if (cmd.va)
3527
		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3528 3529 3530
	return status;
}

3531 3532
int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
			      int size, u8 version, u8 domain)
3533 3534
{
	struct be_cmd_req_set_profile_config *req;
3535
	struct be_mcc_wrb *wrb;
3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
			       wrb, NULL);
3550
	req->hdr.version = version;
3551 3552
	req->hdr.domain = domain;
	req->desc_count = cpu_to_le32(1);
3553 3554
	memcpy(req->desc, desc, size);

3555 3556 3557 3558 3559 3560
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575
/* Mark all fields invalid */
void be_reset_nic_desc(struct be_nic_res_desc *nic)
{
	memset(nic, 0, sizeof(*nic));
	nic->unicast_mac_count = 0xFFFF;
	nic->mcc_count = 0xFFFF;
	nic->vlan_count = 0xFFFF;
	nic->mcast_mac_count = 0xFFFF;
	nic->txq_count = 0xFFFF;
	nic->rq_count = 0xFFFF;
	nic->rssq_count = 0xFFFF;
	nic->lro_count = 0xFFFF;
	nic->cq_count = 0xFFFF;
	nic->toe_conn_count = 0xFFFF;
	nic->eq_count = 0xFFFF;
3576
	nic->iface_count = 0xFFFF;
3577
	nic->link_param = 0xFF;
3578
	nic->channel_id_param = cpu_to_le16(0xF000);
3579 3580
	nic->acpi_params = 0xFF;
	nic->wol_param = 0x0F;
3581 3582
	nic->tunnel_iface_count = 0xFFFF;
	nic->direct_tenant_iface_count = 0xFFFF;
3583 3584 3585
	nic->bw_max = 0xFFFFFFFF;
}

3586 3587
int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
		      u8 domain)
3588
{
3589 3590 3591 3592 3593 3594
	struct be_nic_res_desc nic_desc;
	u32 bw_percent;
	u16 version = 0;

	if (BE3_chip(adapter))
		return be_cmd_set_qos(adapter, max_rate / 10, domain);
3595

3596 3597 3598 3599
	be_reset_nic_desc(&nic_desc);
	nic_desc.pf_num = adapter->pf_number;
	nic_desc.vf_num = domain;
	if (lancer_chip(adapter)) {
3600 3601 3602 3603
		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
		nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
					(1 << NOSV_SHIFT);
3604
		nic_desc.bw_max = cpu_to_le32(max_rate / 10);
3605
	} else {
3606 3607 3608 3609 3610 3611
		version = 1;
		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
		nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
		bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
		nic_desc.bw_max = cpu_to_le32(bw_percent);
3612
	}
3613 3614 3615 3616

	return be_cmd_set_profile_config(adapter, &nic_desc,
					 nic_desc.hdr.desc_len,
					 version, domain);
3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670
}

int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_manage_iface_filters *req;
	int status;

	if (iface == 0xFFFFFFFF)
		return -1;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
			       wrb, NULL);
	req->op = op;
	req->target_iface_id = cpu_to_le32(iface);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
{
	struct be_port_res_desc port_desc;

	memset(&port_desc, 0, sizeof(port_desc));
	port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
	port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
	port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
	port_desc.link_num = adapter->hba_port_num;
	if (port) {
		port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
					(1 << RCVID_SHIFT);
		port_desc.nv_port = swab16(port);
	} else {
		port_desc.nv_flags = NV_TYPE_DISABLED;
		port_desc.nv_port = 0;
	}

	return be_cmd_set_profile_config(adapter, &port_desc,
					 RESOURCE_DESC_SIZE_V1, 1, 0);
}

3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703
int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
		     int vf_num)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_iface_list *req;
	struct be_cmd_resp_get_iface_list *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
			       wrb, NULL);
	req->hdr.domain = vf_num + 1;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		resp = (struct be_cmd_resp_get_iface_list *)req;
		vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769
static int lancer_wait_idle(struct be_adapter *adapter)
{
#define SLIPORT_IDLE_TIMEOUT 30
	u32 reg_val;
	int status = 0, i;

	for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
		reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
		if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
			break;

		ssleep(1);
	}

	if (i == SLIPORT_IDLE_TIMEOUT)
		status = -1;

	return status;
}

int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
{
	int status = 0;

	status = lancer_wait_idle(adapter);
	if (status)
		return status;

	iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);

	return status;
}

/* Routine to check whether dump image is present or not */
bool dump_present(struct be_adapter *adapter)
{
	u32 sliport_status = 0;

	sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
	return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
}

int lancer_initiate_dump(struct be_adapter *adapter)
{
	int status;

	/* give firmware reset and diagnostic dump */
	status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
				     PHYSDEV_CONTROL_DD_MASK);
	if (status < 0) {
		dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
		return status;
	}

	status = lancer_wait_idle(adapter);
	if (status)
		return status;

	if (!dump_present(adapter)) {
		dev_err(&adapter->pdev->dev, "Dump image not present\n");
		return -1;
	}

	return 0;
}

3770 3771 3772 3773 3774 3775 3776
/* Uses sync mcc */
int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_enable_disable_vf *req;
	int status;

3777
	if (BEx_chip(adapter))
3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801
		return 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
			       wrb, NULL);

	req->hdr.domain = domain;
	req->enable = 1;
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826
int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_intr_set *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
			       wrb, NULL);

	req->intr_enabled = intr_enable;

	status = be_mbox_notify_wait(adapter);

	mutex_unlock(&adapter->mbox_lock);
	return status;
}

3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860
/* Uses MBOX */
int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
{
	struct be_cmd_req_get_active_profile *req;
	struct be_mcc_wrb *wrb;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
			       wrb, NULL);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_active_profile *resp =
							embedded_payload(wrb);
		*profile_id = le16_to_cpu(resp->active_profile_id);
	}

err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}

3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899
int be_cmd_set_logical_link_config(struct be_adapter *adapter,
				   int link_state, u8 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_ll_link *req;
	int status;

	if (BEx_chip(adapter) || lancer_chip(adapter))
		return 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
			       sizeof(*req), wrb, NULL);

	req->hdr.version = 1;
	req->hdr.domain = domain;

	if (link_state == IFLA_VF_LINK_STATE_ENABLE)
		req->link_config |= 1;

	if (link_state == IFLA_VF_LINK_STATE_AUTO)
		req->link_config |= 1 << PLINK_TRACK_SHIFT;

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3900
int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
3901
		    int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936
{
	struct be_adapter *adapter = netdev_priv(netdev_handle);
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
	struct be_cmd_req_hdr *req;
	struct be_cmd_resp_hdr *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);
	resp = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
			       hdr->opcode, wrb_payload_size, wrb, NULL);
	memcpy(req, wrb_payload, wrb_payload_size);
	be_dws_cpu_to_le(req, wrb_payload_size);

	status = be_mcc_notify_wait(adapter);
	if (cmd_status)
		*cmd_status = (status & 0xffff);
	if (ext_status)
		*ext_status = 0;
	memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
	be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
EXPORT_SYMBOL(be_roce_mcc_cmd);