be_cmds.c 99.1 KB
Newer Older
S
Sathya Perla 已提交
1
/*
V
Vasundhara Volam 已提交
2
 * Copyright (C) 2005 - 2014 Emulex
S
Sathya Perla 已提交
3 4 5 6 7 8 9 10
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
11
 * linux-drivers@emulex.com
S
Sathya Perla 已提交
12
 *
13 14 15
 * Emulex
 * 3333 Susan Street
 * Costa Mesa, CA 92626
S
Sathya Perla 已提交
16 17
 */

18
#include <linux/module.h>
S
Sathya Perla 已提交
19
#include "be.h"
20
#include "be_cmds.h"
S
Sathya Perla 已提交
21

22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
static struct be_cmd_priv_map cmd_priv_map[] = {
	{
		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
		CMD_SUBSYSTEM_ETH,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_GET_FLOW_CONTROL,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_SET_FLOW_CONTROL,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_ETH_GET_PPORT_STATS,
		CMD_SUBSYSTEM_ETH,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_GET_PHY_DETAILS,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	}
};

55
static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
56 57 58 59 60 61 62 63 64 65 66 67 68 69
{
	int i;
	int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
	u32 cmd_privileges = adapter->cmd_privileges;

	for (i = 0; i < num_entries; i++)
		if (opcode == cmd_priv_map[i].opcode &&
		    subsystem == cmd_priv_map[i].subsystem)
			if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
				return false;

	return true;
}

70 71 72 73
static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}
74

75
static void be_mcc_notify(struct be_adapter *adapter)
76
{
77
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
78 79
	u32 val = 0;

80
	if (be_error(adapter))
81 82
		return;

83 84
	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
85 86

	wmb();
87
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
88 89 90 91 92
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
93
static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
94
{
95 96
	u32 flags;

97
	if (compl->flags != 0) {
98 99 100 101 102
		flags = le32_to_cpu(compl->flags);
		if (flags & CQE_FLAGS_VALID_MASK) {
			compl->flags = flags;
			return true;
		}
103
	}
104
	return false;
105 106 107
}

/* Need to reset the entire word that houses the valid bit */
108
static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
109 110 111 112
{
	compl->flags = 0;
}

113 114 115 116 117 118 119 120 121
static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
{
	unsigned long addr;

	addr = tag1;
	addr = ((addr << 16) << 16) | tag0;
	return (void *)addr;
}

122 123 124 125 126 127 128 129 130 131 132 133 134
static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
{
	if (base_status == MCC_STATUS_NOT_SUPPORTED ||
	    base_status == MCC_STATUS_ILLEGAL_REQUEST ||
	    addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
	    (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
	    (base_status == MCC_STATUS_ILLEGAL_FIELD ||
	     addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
		return true;
	else
		return false;
}

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
/* Place holder for all the async MCC cmds wherein the caller is not in a busy
 * loop (has not issued be_mcc_notify_wait())
 */
static void be_async_cmd_process(struct be_adapter *adapter,
				 struct be_mcc_compl *compl,
				 struct be_cmd_resp_hdr *resp_hdr)
{
	enum mcc_base_status base_status = base_status(compl->status);
	u8 opcode = 0, subsystem = 0;

	if (resp_hdr) {
		opcode = resp_hdr->opcode;
		subsystem = resp_hdr->subsystem;
	}

	if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
	    subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
		complete(&adapter->et_cmd_compl);
		return;
	}

	if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
	     opcode == OPCODE_COMMON_WRITE_OBJECT) &&
	    subsystem == CMD_SUBSYSTEM_COMMON) {
		adapter->flash_status = compl->status;
		complete(&adapter->et_cmd_compl);
		return;
	}

	if ((opcode == OPCODE_ETH_GET_STATISTICS ||
	     opcode == OPCODE_ETH_GET_PPORT_STATS) &&
	    subsystem == CMD_SUBSYSTEM_ETH &&
	    base_status == MCC_STATUS_SUCCESS) {
		be_parse_stats(adapter);
		adapter->stats_cmd_sent = false;
		return;
	}

	if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
	    subsystem == CMD_SUBSYSTEM_COMMON) {
		if (base_status == MCC_STATUS_SUCCESS) {
			struct be_cmd_resp_get_cntl_addnl_attribs *resp =
							(void *)resp_hdr;
			adapter->drv_stats.be_on_die_temperature =
						resp->on_die_temperature;
		} else {
			adapter->be_get_temp_freq = 0;
		}
		return;
	}
}

187
static int be_mcc_compl_process(struct be_adapter *adapter,
188
				struct be_mcc_compl *compl)
189
{
190 191
	enum mcc_base_status base_status;
	enum mcc_addl_status addl_status;
192 193
	struct be_cmd_resp_hdr *resp_hdr;
	u8 opcode = 0, subsystem = 0;
194 195 196 197 198

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

199 200
	base_status = base_status(compl->status);
	addl_status = addl_status(compl->status);
201

202 203 204 205 206 207
	resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
	if (resp_hdr) {
		opcode = resp_hdr->opcode;
		subsystem = resp_hdr->subsystem;
	}

208
	be_async_cmd_process(adapter, compl, resp_hdr);
209

210 211
	if (base_status != MCC_STATUS_SUCCESS &&
	    !be_skip_err_log(opcode, base_status, addl_status)) {
212

213
		if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
214
			dev_warn(&adapter->pdev->dev,
215
				 "VF is not privileged to issue opcode %d-%d\n",
216
				 opcode, subsystem);
217
		} else {
218 219
			dev_err(&adapter->pdev->dev,
				"opcode %d-%d failed:status %d-%d\n",
220
				opcode, subsystem, base_status, addl_status);
221
		}
222
	}
223
	return compl->status;
224 225
}

226
/* Link state evt is a string of bytes; no need for endian swapping */
227
static void be_async_link_state_process(struct be_adapter *adapter,
228
					struct be_mcc_compl *compl)
229
{
230 231 232
	struct be_async_event_link_state *evt =
			(struct be_async_event_link_state *)compl;

233
	/* When link status changes, link speed must be re-queried from FW */
A
Ajit Khaparde 已提交
234
	adapter->phy.link_speed = -1;
235

236 237 238 239 240 241
	/* On BEx the FW does not send a separate link status
	 * notification for physical and logical link.
	 * On other chips just process the logical link
	 * status notification
	 */
	if (!BEx_chip(adapter) &&
242 243 244
	    !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
		return;

245 246 247 248
	/* For the initial link status do not rely on the ASYNC event as
	 * it may not be received in some cases.
	 */
	if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
249 250
		be_link_status_update(adapter,
				      evt->port_link_status & LINK_STATUS_MASK);
251 252
}

253 254
/* Grp5 CoS Priority evt */
static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
255
					       struct be_mcc_compl *compl)
256
{
257 258 259
	struct be_async_event_grp5_cos_priority *evt =
			(struct be_async_event_grp5_cos_priority *)compl;

260 261
	if (evt->valid) {
		adapter->vlan_prio_bmap = evt->available_priority_bmap;
262
		adapter->recommended_prio &= ~VLAN_PRIO_MASK;
263 264 265 266 267
		adapter->recommended_prio =
			evt->reco_default_priority << VLAN_PRIO_SHIFT;
	}
}

268
/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
269
static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
270
					    struct be_mcc_compl *compl)
271
{
272 273 274
	struct be_async_event_grp5_qos_link_speed *evt =
			(struct be_async_event_grp5_qos_link_speed *)compl;

275 276 277
	if (adapter->phy.link_speed >= 0 &&
	    evt->physical_port == adapter->port_num)
		adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
278 279
}

280 281
/*Grp5 PVID evt*/
static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
282
					     struct be_mcc_compl *compl)
283
{
284 285 286
	struct be_async_event_grp5_pvid_state *evt =
			(struct be_async_event_grp5_pvid_state *)compl;

287
	if (evt->enabled) {
288
		adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
289 290
		dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
	} else {
291
		adapter->pvid = 0;
292
	}
293 294
}

295
static void be_async_grp5_evt_process(struct be_adapter *adapter,
296
				      struct be_mcc_compl *compl)
297
{
298 299
	u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
				ASYNC_EVENT_TYPE_MASK;
300 301 302

	switch (event_type) {
	case ASYNC_EVENT_COS_PRIORITY:
303 304
		be_async_grp5_cos_priority_process(adapter, compl);
		break;
305
	case ASYNC_EVENT_QOS_SPEED:
306 307
		be_async_grp5_qos_speed_process(adapter, compl);
		break;
308
	case ASYNC_EVENT_PVID_STATE:
309 310
		be_async_grp5_pvid_state_process(adapter, compl);
		break;
311 312 313 314 315
	default:
		break;
	}
}

316
static void be_async_dbg_evt_process(struct be_adapter *adapter,
317
				     struct be_mcc_compl *cmp)
318 319 320 321
{
	u8 event_type = 0;
	struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;

322 323
	event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
			ASYNC_EVENT_TYPE_MASK;
324 325 326 327 328 329 330 331

	switch (event_type) {
	case ASYNC_DEBUG_EVENT_TYPE_QNQ:
		if (evt->valid)
			adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
		adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
	break;
	default:
332 333
		dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
			 event_type);
334 335 336 337
	break;
	}
}

338
static inline bool is_link_state_evt(u32 flags)
339
{
340 341
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
			ASYNC_EVENT_CODE_LINK_STATE;
342
}
343

344
static inline bool is_grp5_evt(u32 flags)
345
{
346 347
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
			ASYNC_EVENT_CODE_GRP_5;
348 349
}

350
static inline bool is_dbg_evt(u32 flags)
351
{
352 353 354 355 356 357 358 359 360 361 362 363 364
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
			ASYNC_EVENT_CODE_QNQ;
}

static void be_mcc_event_process(struct be_adapter *adapter,
				 struct be_mcc_compl *compl)
{
	if (is_link_state_evt(compl->flags))
		be_async_link_state_process(adapter, compl);
	else if (is_grp5_evt(compl->flags))
		be_async_grp5_evt_process(adapter, compl);
	else if (is_dbg_evt(compl->flags))
		be_async_dbg_evt_process(adapter, compl);
365 366
}

367
static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
368
{
369
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
370
	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
371 372 373 374 375 376 377 378

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

379 380 381 382 383 384 385 386 387 388 389 390
void be_async_mcc_enable(struct be_adapter *adapter)
{
	spin_lock_bh(&adapter->mcc_cq_lock);

	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
	adapter->mcc_obj.rearm_cq = true;

	spin_unlock_bh(&adapter->mcc_cq_lock);
}

void be_async_mcc_disable(struct be_adapter *adapter)
{
391 392
	spin_lock_bh(&adapter->mcc_cq_lock);

393
	adapter->mcc_obj.rearm_cq = false;
394 395 396
	be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);

	spin_unlock_bh(&adapter->mcc_cq_lock);
397 398
}

S
Sathya Perla 已提交
399
int be_process_mcc(struct be_adapter *adapter)
400
{
401
	struct be_mcc_compl *compl;
S
Sathya Perla 已提交
402
	int num = 0, status = 0;
403
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
404

405
	spin_lock(&adapter->mcc_cq_lock);
406

407
	while ((compl = be_mcc_compl_get(adapter))) {
408
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
409
			be_mcc_event_process(adapter, compl);
410
		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
411 412
			status = be_mcc_compl_process(adapter, compl);
			atomic_dec(&mcc_obj->q.used);
413 414 415 416
		}
		be_mcc_compl_use(compl);
		num++;
	}
417

S
Sathya Perla 已提交
418 419 420
	if (num)
		be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);

421
	spin_unlock(&adapter->mcc_cq_lock);
S
Sathya Perla 已提交
422
	return status;
423 424
}

425
/* Wait till no more pending mcc requests are present */
426
static int be_mcc_wait_compl(struct be_adapter *adapter)
427
{
428
#define mcc_timeout		120000 /* 12s timeout */
S
Sathya Perla 已提交
429
	int i, status = 0;
S
Sathya Perla 已提交
430 431
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;

432
	for (i = 0; i < mcc_timeout; i++) {
433 434 435
		if (be_error(adapter))
			return -EIO;

436
		local_bh_disable();
S
Sathya Perla 已提交
437
		status = be_process_mcc(adapter);
438
		local_bh_enable();
439

S
Sathya Perla 已提交
440
		if (atomic_read(&mcc_obj->q.used) == 0)
441 442 443
			break;
		udelay(100);
	}
444
	if (i == mcc_timeout) {
445 446
		dev_err(&adapter->pdev->dev, "FW not responding\n");
		adapter->fw_timeout = true;
447
		return -EIO;
448
	}
S
Sathya Perla 已提交
449
	return status;
450 451 452
}

/* Notify MCC requests and wait for completion */
453
static int be_mcc_notify_wait(struct be_adapter *adapter)
454
{
455 456 457 458 459 460 461 462 463 464 465
	int status;
	struct be_mcc_wrb *wrb;
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
	u16 index = mcc_obj->q.head;
	struct be_cmd_resp_hdr *resp;

	index_dec(&index, mcc_obj->q.len);
	wrb = queue_index_node(&mcc_obj->q, index);

	resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);

466
	be_mcc_notify(adapter);
467 468 469 470 471

	status = be_mcc_wait_compl(adapter);
	if (status == -EIO)
		goto out;

472 473 474
	status = (resp->base_status |
		  ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
		   CQE_ADDL_STATUS_SHIFT));
475 476
out:
	return status;
477 478
}

479
static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
S
Sathya Perla 已提交
480
{
481
	int msecs = 0;
S
Sathya Perla 已提交
482 483 484
	u32 ready;

	do {
485 486 487
		if (be_error(adapter))
			return -EIO;

488
		ready = ioread32(db);
489
		if (ready == 0xffffffff)
490 491 492
			return -1;

		ready &= MPU_MAILBOX_DB_RDY_MASK;
S
Sathya Perla 已提交
493 494 495
		if (ready)
			break;

496
		if (msecs > 4000) {
497 498
			dev_err(&adapter->pdev->dev, "FW not responding\n");
			adapter->fw_timeout = true;
499
			be_detect_error(adapter);
S
Sathya Perla 已提交
500 501 502
			return -1;
		}

503
		msleep(1);
504
		msecs++;
S
Sathya Perla 已提交
505 506 507 508 509 510 511
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
512
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
513
 */
514
static int be_mbox_notify_wait(struct be_adapter *adapter)
S
Sathya Perla 已提交
515 516 517
{
	int status;
	u32 val = 0;
518 519
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
520
	struct be_mcc_mailbox *mbox = mbox_mem->va;
521
	struct be_mcc_compl *compl = &mbox->compl;
S
Sathya Perla 已提交
522

523 524 525 526 527
	/* wait for ready to be set */
	status = be_mbox_db_ready_wait(adapter, db);
	if (status != 0)
		return status;

S
Sathya Perla 已提交
528 529 530 531 532 533
	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
534
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
535 536 537 538 539 540 541 542
	if (status != 0)
		return status;

	val = 0;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

543
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
544 545 546
	if (status != 0)
		return status;

547
	/* A cq entry has been made now */
548 549 550
	if (be_mcc_compl_is_new(compl)) {
		status = be_mcc_compl_process(adapter, &mbox->compl);
		be_mcc_compl_use(compl);
551 552 553
		if (status)
			return status;
	} else {
554
		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
S
Sathya Perla 已提交
555 556
		return -1;
	}
557
	return 0;
S
Sathya Perla 已提交
558 559
}

560
static u16 be_POST_stage_get(struct be_adapter *adapter)
S
Sathya Perla 已提交
561
{
562 563
	u32 sem;

564 565
	if (BEx_chip(adapter))
		sem  = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
S
Sathya Perla 已提交
566
	else
567 568 569 570
		pci_read_config_dword(adapter->pdev,
				      SLIPORT_SEMAPHORE_OFFSET_SH, &sem);

	return sem & POST_STAGE_MASK;
S
Sathya Perla 已提交
571 572
}

573
static int lancer_wait_ready(struct be_adapter *adapter)
574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
{
#define SLIPORT_READY_TIMEOUT 30
	u32 sliport_status;
	int status = 0, i;

	for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
		sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
		if (sliport_status & SLIPORT_STATUS_RDY_MASK)
			break;

		msleep(1000);
	}

	if (i == SLIPORT_READY_TIMEOUT)
		status = -1;

	return status;
}

593 594 595 596 597
static bool lancer_provisioning_error(struct be_adapter *adapter)
{
	u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
	sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
	if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
598 599
		sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
		sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
600 601 602 603 604 605 606 607

		if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
		    sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
			return true;
	}
	return false;
}

608 609 610 611
int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
{
	int status;
	u32 sliport_status, err, reset_needed;
612 613 614 615
	bool resource_error;

	resource_error = lancer_provisioning_error(adapter);
	if (resource_error)
616
		return -EAGAIN;
617

618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
	status = lancer_wait_ready(adapter);
	if (!status) {
		sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
		err = sliport_status & SLIPORT_STATUS_ERR_MASK;
		reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
		if (err && reset_needed) {
			iowrite32(SLI_PORT_CONTROL_IP_MASK,
				  adapter->db + SLIPORT_CONTROL_OFFSET);

			/* check adapter has corrected the error */
			status = lancer_wait_ready(adapter);
			sliport_status = ioread32(adapter->db +
						  SLIPORT_STATUS_OFFSET);
			sliport_status &= (SLIPORT_STATUS_ERR_MASK |
						SLIPORT_STATUS_RN_MASK);
			if (status || sliport_status)
				status = -1;
		} else if (err || reset_needed) {
			status = -1;
		}
	}
639 640 641 642 643
	/* Stop error recovery if error is not recoverable.
	 * No resource error is temporary errors and will go away
	 * when PF provisions resources.
	 */
	resource_error = lancer_provisioning_error(adapter);
644 645
	if (resource_error)
		status = -EAGAIN;
646

647 648 649 650
	return status;
}

int be_fw_wait_ready(struct be_adapter *adapter)
S
Sathya Perla 已提交
651
{
652 653
	u16 stage;
	int status, timeout = 0;
654
	struct device *dev = &adapter->pdev->dev;
S
Sathya Perla 已提交
655

656 657 658 659 660
	if (lancer_chip(adapter)) {
		status = lancer_wait_ready(adapter);
		return status;
	}

661
	do {
662
		stage = be_POST_stage_get(adapter);
G
Gavin Shan 已提交
663
		if (stage == POST_STAGE_ARMFW_RDY)
664
			return 0;
G
Gavin Shan 已提交
665

666
		dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
G
Gavin Shan 已提交
667 668 669
		if (msleep_interruptible(2000)) {
			dev_err(dev, "Waiting for POST aborted\n");
			return -EINTR;
670
		}
G
Gavin Shan 已提交
671
		timeout += 2;
672
	} while (timeout < 60);
S
Sathya Perla 已提交
673

674
	dev_err(dev, "POST timeout; stage=0x%x\n", stage);
675
	return -1;
S
Sathya Perla 已提交
676 677 678 679 680 681 682 683
}


static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

684
static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
685 686 687 688
{
	wrb->tag0 = addr & 0xFFFFFFFF;
	wrb->tag1 = upper_32_bits(addr);
}
S
Sathya Perla 已提交
689 690

/* Don't touch the hdr after it's prepared */
S
Somnath Kotur 已提交
691 692
/* mem will be NULL for embedded commands */
static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
693 694 695
				   u8 subsystem, u8 opcode, int cmd_len,
				   struct be_mcc_wrb *wrb,
				   struct be_dma_mem *mem)
S
Sathya Perla 已提交
696
{
S
Somnath Kotur 已提交
697 698
	struct be_sge *sge;

S
Sathya Perla 已提交
699 700 701
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
702
	req_hdr->version = 0;
703
	fill_wrb_tags(wrb, (ulong) req_hdr);
S
Somnath Kotur 已提交
704 705 706 707 708 709 710 711 712 713 714
	wrb->payload_length = cmd_len;
	if (mem) {
		wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
			MCC_WRB_SGE_CNT_SHIFT;
		sge = nonembedded_sgl(wrb);
		sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
		sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
		sge->len = cpu_to_le32(mem->size);
	} else
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	be_dws_cpu_to_le(wrb, 8);
S
Sathya Perla 已提交
715 716 717
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
718
				      struct be_dma_mem *mem)
S
Sathya Perla 已提交
719 720 721 722 723 724 725 726 727 728 729
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

730
static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
S
Sathya Perla 已提交
731
{
732 733 734 735 736
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
	struct be_mcc_wrb *wrb
		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
	memset(wrb, 0, sizeof(*wrb));
	return wrb;
S
Sathya Perla 已提交
737 738
}

739
static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
740
{
741 742 743
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_mcc_wrb *wrb;

744 745 746
	if (!mccq->created)
		return NULL;

747
	if (atomic_read(&mccq->used) >= mccq->len)
748 749
		return NULL;

750 751 752 753
	wrb = queue_head_node(mccq);
	queue_head_inc(mccq);
	atomic_inc(&mccq->used);
	memset(wrb, 0, sizeof(*wrb));
754 755 756
	return wrb;
}

757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
static bool use_mcc(struct be_adapter *adapter)
{
	return adapter->mcc_obj.q.created;
}

/* Must be used only in process context */
static int be_cmd_lock(struct be_adapter *adapter)
{
	if (use_mcc(adapter)) {
		spin_lock_bh(&adapter->mcc_lock);
		return 0;
	} else {
		return mutex_lock_interruptible(&adapter->mbox_lock);
	}
}

/* Must be used only in process context */
static void be_cmd_unlock(struct be_adapter *adapter)
{
	if (use_mcc(adapter))
		spin_unlock_bh(&adapter->mcc_lock);
	else
		return mutex_unlock(&adapter->mbox_lock);
}

static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
				      struct be_mcc_wrb *wrb)
{
	struct be_mcc_wrb *dest_wrb;

	if (use_mcc(adapter)) {
		dest_wrb = wrb_from_mccq(adapter);
		if (!dest_wrb)
			return NULL;
	} else {
		dest_wrb = wrb_from_mbox(adapter);
	}

	memcpy(dest_wrb, wrb, sizeof(*wrb));
	if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
		fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));

	return dest_wrb;
}

/* Must be used only in process context */
static int be_cmd_notify_wait(struct be_adapter *adapter,
			      struct be_mcc_wrb *wrb)
{
	struct be_mcc_wrb *dest_wrb;
	int status;

	status = be_cmd_lock(adapter);
	if (status)
		return status;

	dest_wrb = be_cmd_copy(adapter, wrb);
	if (!dest_wrb)
		return -EBUSY;

	if (use_mcc(adapter))
		status = be_mcc_notify_wait(adapter);
	else
		status = be_mbox_notify_wait(adapter);

	if (!status)
		memcpy(wrb, dest_wrb, sizeof(*wrb));

	be_cmd_unlock(adapter);
	return status;
}

829 830 831 832 833 834 835 836
/* Tell fw we're about to start firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_init(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

837 838 839
	if (lancer_chip(adapter))
		return 0;

840 841
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
842 843

	wrb = (u8 *)wrb_from_mbox(adapter);
S
Sathya Perla 已提交
844 845 846 847 848 849 850 851
	*wrb++ = 0xFF;
	*wrb++ = 0x12;
	*wrb++ = 0x34;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0x56;
	*wrb++ = 0x78;
	*wrb = 0xFF;
852 853 854

	status = be_mbox_notify_wait(adapter);

855
	mutex_unlock(&adapter->mbox_lock);
856 857 858 859 860 861 862 863 864 865 866
	return status;
}

/* Tell fw we're done with firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_clean(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

867 868 869
	if (lancer_chip(adapter))
		return 0;

870 871
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
872 873 874 875 876 877 878 879 880 881 882 883 884

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0xAA;
	*wrb++ = 0xBB;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0xCC;
	*wrb++ = 0xDD;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

885
	mutex_unlock(&adapter->mbox_lock);
886 887
	return status;
}
888

S
Sathya Perla 已提交
889
int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
S
Sathya Perla 已提交
890
{
891 892
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eq_create *req;
S
Sathya Perla 已提交
893 894
	struct be_dma_mem *q_mem = &eqo->q.dma_mem;
	int status, ver = 0;
S
Sathya Perla 已提交
895

896 897
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
898 899 900

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
901

S
Somnath Kotur 已提交
902
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
903 904
			       OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
905

S
Sathya Perla 已提交
906 907 908 909 910
	/* Support for EQ_CREATEv2 available only SH-R onwards */
	if (!(BEx_chip(adapter) || lancer_chip(adapter)))
		ver = 2;

	req->hdr.version = ver;
S
Sathya Perla 已提交
911 912 913 914 915 916
	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
S
Sathya Perla 已提交
917
		      __ilog2_u32(eqo->q.len / 256));
S
Sathya Perla 已提交
918 919 920 921
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

922
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
923
	if (!status) {
924
		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
925 926 927 928
		eqo->q.id = le16_to_cpu(resp->eq_id);
		eqo->msix_idx =
			(ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
		eqo->q.created = true;
S
Sathya Perla 已提交
929
	}
930

931
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
932 933 934
	return status;
}

935
/* Use MCC */
936
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
937
			  bool permanent, u32 if_handle, u32 pmac_id)
S
Sathya Perla 已提交
938
{
939 940
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mac_query *req;
S
Sathya Perla 已提交
941 942
	int status;

943
	spin_lock_bh(&adapter->mcc_lock);
944

945 946 947 948 949
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
950
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
951

S
Somnath Kotur 已提交
952
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
953 954
			       OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
			       NULL);
955
	req->type = MAC_ADDRESS_TYPE_NETWORK;
S
Sathya Perla 已提交
956 957 958
	if (permanent) {
		req->permanent = 1;
	} else {
959
		req->if_id = cpu_to_le16((u16) if_handle);
960
		req->pmac_id = cpu_to_le32(pmac_id);
S
Sathya Perla 已提交
961 962 963
		req->permanent = 0;
	}

964
	status = be_mcc_notify_wait(adapter);
965 966
	if (!status) {
		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
967
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
968
	}
S
Sathya Perla 已提交
969

970 971
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
972 973 974
	return status;
}

975
/* Uses synchronous MCCQ */
976
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
977
		    u32 if_id, u32 *pmac_id, u32 domain)
S
Sathya Perla 已提交
978
{
979 980
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_add *req;
S
Sathya Perla 已提交
981 982
	int status;

983 984 985
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
986 987 988 989
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
990
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
991

S
Somnath Kotur 已提交
992
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
993 994
			       OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
995

996
	req->hdr.domain = domain;
S
Sathya Perla 已提交
997 998 999
	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

1000
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1001 1002 1003 1004 1005
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

1006
err:
1007
	spin_unlock_bh(&adapter->mcc_lock);
1008 1009 1010 1011

	 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
		status = -EPERM;

S
Sathya Perla 已提交
1012 1013 1014
	return status;
}

1015
/* Uses synchronous MCCQ */
1016
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
S
Sathya Perla 已提交
1017
{
1018 1019
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_del *req;
S
Sathya Perla 已提交
1020 1021
	int status;

1022 1023 1024
	if (pmac_id == -1)
		return 0;

1025 1026 1027
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1028 1029 1030 1031
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1032
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1033

S
Somnath Kotur 已提交
1034 1035
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
S
Sathya Perla 已提交
1036

1037
	req->hdr.domain = dom;
S
Sathya Perla 已提交
1038 1039 1040
	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

1041 1042
	status = be_mcc_notify_wait(adapter);

1043
err:
1044
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1045 1046 1047
	return status;
}

1048
/* Uses Mbox */
S
Sathya Perla 已提交
1049
int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
1050
		     struct be_queue_info *eq, bool no_delay, int coalesce_wm)
S
Sathya Perla 已提交
1051
{
1052 1053
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cq_create *req;
S
Sathya Perla 已提交
1054
	struct be_dma_mem *q_mem = &cq->dma_mem;
1055
	void *ctxt;
S
Sathya Perla 已提交
1056 1057
	int status;

1058 1059
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1060 1061 1062 1063

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
1064

S
Somnath Kotur 已提交
1065
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1066 1067
			       OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
1068 1069

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1070 1071

	if (BEx_chip(adapter)) {
1072
		AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
1073
			      coalesce_wm);
1074
		AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
1075
			      ctxt, no_delay);
1076
		AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
1077
			      __ilog2_u32(cq->len / 256));
1078 1079 1080
		AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
1081 1082 1083
	} else {
		req->hdr.version = 2;
		req->page_size = 1; /* 1 for 4K */
1084 1085 1086 1087 1088 1089 1090

		/* coalesce-wm field in this cmd is not relevant to Lancer.
		 * Lancer uses COMMON_MODIFY_CQ to set this field
		 */
		if (!lancer_chip(adapter))
			AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
				      ctxt, coalesce_wm);
1091
		AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
1092
			      no_delay);
1093
		AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
1094
			      __ilog2_u32(cq->len / 256));
1095
		AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
1096 1097
		AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
1098
	}
S
Sathya Perla 已提交
1099 1100 1101 1102 1103

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

1104
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1105
	if (!status) {
1106
		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
1107 1108 1109
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
1110

1111
	mutex_unlock(&adapter->mbox_lock);
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

J
Jingoo Han 已提交
1124
static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
1125 1126
				  struct be_queue_info *mccq,
				  struct be_queue_info *cq)
1127
{
1128
	struct be_mcc_wrb *wrb;
1129
	struct be_cmd_req_mcc_ext_create *req;
1130
	struct be_dma_mem *q_mem = &mccq->dma_mem;
1131
	void *ctxt;
1132 1133
	int status;

1134 1135
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1136 1137 1138 1139

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
1140

S
Somnath Kotur 已提交
1141
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1142 1143
			       OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
			       NULL);
1144

1145
	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1146
	if (BEx_chip(adapter)) {
1147 1148
		AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1149
			      be_encoded_q_len(mccq->len));
1150
		AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
	} else {
		req->hdr.version = 1;
		req->cq_id = cpu_to_le16(cq->id);

		AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
			      be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
			      ctxt, cq->id);
		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
			      ctxt, 1);
1162
	}
1163

1164
	/* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
1165
	req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
1166
	req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
1167 1168 1169 1170
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

1171
	status = be_mbox_notify_wait(adapter);
1172 1173 1174 1175 1176
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
1177
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1178 1179 1180 1181

	return status;
}

J
Jingoo Han 已提交
1182
static int be_cmd_mccq_org_create(struct be_adapter *adapter,
1183 1184
				  struct be_queue_info *mccq,
				  struct be_queue_info *cq)
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcc_create *req;
	struct be_dma_mem *q_mem = &mccq->dma_mem;
	void *ctxt;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;

S
Somnath Kotur 已提交
1199
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1200 1201
			       OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
			       NULL);
1202 1203 1204 1205 1206

	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1207
		      be_encoded_q_len(mccq->len));
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
	AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}

	mutex_unlock(&adapter->mbox_lock);
	return status;
}

int be_cmd_mccq_create(struct be_adapter *adapter,
1226
		       struct be_queue_info *mccq, struct be_queue_info *cq)
1227 1228 1229 1230
{
	int status;

	status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1231
	if (status && BEx_chip(adapter)) {
1232 1233 1234 1235 1236 1237 1238 1239
		dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
			"or newer to avoid conflicting priorities between NIC "
			"and FCoE traffic");
		status = be_cmd_mccq_org_create(adapter, mccq, cq);
	}
	return status;
}

V
Vasundhara Volam 已提交
1240
int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
S
Sathya Perla 已提交
1241
{
1242
	struct be_mcc_wrb wrb = {0};
1243
	struct be_cmd_req_eth_tx_create *req;
V
Vasundhara Volam 已提交
1244 1245
	struct be_queue_info *txq = &txo->q;
	struct be_queue_info *cq = &txo->cq;
S
Sathya Perla 已提交
1246
	struct be_dma_mem *q_mem = &txq->dma_mem;
V
Vasundhara Volam 已提交
1247
	int status, ver = 0;
S
Sathya Perla 已提交
1248

1249
	req = embedded_payload(&wrb);
S
Somnath Kotur 已提交
1250
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1251
			       OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
S
Sathya Perla 已提交
1252

1253 1254
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
V
Vasundhara Volam 已提交
1255 1256 1257 1258 1259
	} else if (BEx_chip(adapter)) {
		if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
			req->hdr.version = 2;
	} else { /* For SH */
		req->hdr.version = 2;
1260 1261
	}

1262 1263
	if (req->hdr.version > 0)
		req->if_id = cpu_to_le16(adapter->if_handle);
S
Sathya Perla 已提交
1264 1265 1266
	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;
V
Vasundhara Volam 已提交
1267 1268
	req->cq_id = cpu_to_le16(cq->id);
	req->queue_size = be_encoded_q_len(txq->len);
S
Sathya Perla 已提交
1269
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
V
Vasundhara Volam 已提交
1270 1271
	ver = req->hdr.version;

1272
	status = be_cmd_notify_wait(adapter, &wrb);
S
Sathya Perla 已提交
1273
	if (!status) {
1274
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
S
Sathya Perla 已提交
1275
		txq->id = le16_to_cpu(resp->cid);
V
Vasundhara Volam 已提交
1276 1277 1278 1279
		if (ver == 2)
			txo->db_offset = le32_to_cpu(resp->db_offset);
		else
			txo->db_offset = DB_TXULP1_OFFSET;
S
Sathya Perla 已提交
1280 1281
		txq->created = true;
	}
1282

S
Sathya Perla 已提交
1283 1284 1285
	return status;
}

1286
/* Uses MCC */
1287
int be_cmd_rxq_create(struct be_adapter *adapter,
1288 1289
		      struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
		      u32 if_id, u32 rss, u8 *rss_id)
S
Sathya Perla 已提交
1290
{
1291 1292
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_rx_create *req;
S
Sathya Perla 已提交
1293 1294 1295
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

1296
	spin_lock_bh(&adapter->mcc_lock);
1297

1298 1299 1300 1301 1302
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1303
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1304

S
Somnath Kotur 已提交
1305
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1306
			       OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
S
Sathya Perla 已提交
1307 1308 1309 1310 1311 1312

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
S
Sathya Perla 已提交
1313
	req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
S
Sathya Perla 已提交
1314 1315
	req->rss_queue = cpu_to_le32(rss);

1316
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1317 1318 1319 1320
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
1321
		*rss_id = resp->rss_id;
S
Sathya Perla 已提交
1322
	}
1323

1324 1325
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1326 1327 1328
	return status;
}

1329 1330 1331
/* Generic destroyer function for all types of queues
 * Uses Mbox
 */
1332
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
1333
		     int queue_type)
S
Sathya Perla 已提交
1334
{
1335 1336
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
S
Sathya Perla 已提交
1337 1338 1339
	u8 subsys = 0, opcode = 0;
	int status;

1340 1341
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
1342

1343 1344 1345
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

S
Sathya Perla 已提交
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
1363 1364 1365 1366
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
1367
	default:
1368
		BUG();
S
Sathya Perla 已提交
1369
	}
1370

S
Somnath Kotur 已提交
1371
	be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1372
			       NULL);
S
Sathya Perla 已提交
1373 1374
	req->id = cpu_to_le16(q->id);

1375
	status = be_mbox_notify_wait(adapter);
1376
	q->created = false;
1377

1378
	mutex_unlock(&adapter->mbox_lock);
1379 1380
	return status;
}
S
Sathya Perla 已提交
1381

1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
/* Uses MCC */
int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1398
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1399
			       OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
1400 1401 1402
	req->id = cpu_to_le16(q->id);

	status = be_mcc_notify_wait(adapter);
1403
	q->created = false;
1404 1405 1406

err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1407 1408 1409
	return status;
}

1410
/* Create an rx filtering policy configuration on an i/f
1411
 * Will use MBOX only if MCCQ has not been created.
1412
 */
1413
int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
1414
		     u32 *if_handle, u32 domain)
S
Sathya Perla 已提交
1415
{
1416
	struct be_mcc_wrb wrb = {0};
1417
	struct be_cmd_req_if_create *req;
S
Sathya Perla 已提交
1418 1419
	int status;

1420
	req = embedded_payload(&wrb);
S
Somnath Kotur 已提交
1421
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1422 1423
			       OPCODE_COMMON_NTWK_INTERFACE_CREATE,
			       sizeof(*req), &wrb, NULL);
1424
	req->hdr.domain = domain;
1425 1426
	req->capability_flags = cpu_to_le32(cap_flags);
	req->enable_flags = cpu_to_le32(en_flags);
1427
	req->pmac_invalid = true;
S
Sathya Perla 已提交
1428

1429
	status = be_cmd_notify_wait(adapter, &wrb);
S
Sathya Perla 已提交
1430
	if (!status) {
1431
		struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
S
Sathya Perla 已提交
1432
		*if_handle = le32_to_cpu(resp->interface_id);
S
Sathya Perla 已提交
1433 1434 1435 1436

		/* Hack to retrieve VF's pmac-id on BE3 */
		if (BE3_chip(adapter) && !be_physfn(adapter))
			adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
S
Sathya Perla 已提交
1437 1438 1439 1440
	}
	return status;
}

1441
/* Uses MCCQ */
1442
int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
S
Sathya Perla 已提交
1443
{
1444 1445
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_destroy *req;
S
Sathya Perla 已提交
1446 1447
	int status;

1448
	if (interface_id == -1)
1449
		return 0;
1450

1451 1452 1453 1454 1455 1456 1457
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1458
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1459

S
Somnath Kotur 已提交
1460
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1461 1462
			       OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
			       sizeof(*req), wrb, NULL);
1463
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1464
	req->interface_id = cpu_to_le32(interface_id);
1465

1466 1467 1468
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1469 1470 1471 1472 1473
	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
1474
 * Uses asynchronous MCC
S
Sathya Perla 已提交
1475
 */
1476
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
1477
{
1478
	struct be_mcc_wrb *wrb;
1479
	struct be_cmd_req_hdr *hdr;
1480
	int status = 0;
S
Sathya Perla 已提交
1481

1482
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1483

1484
	wrb = wrb_from_mccq(adapter);
1485 1486 1487 1488
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1489
	hdr = nonemb_cmd->va;
S
Sathya Perla 已提交
1490

S
Somnath Kotur 已提交
1491
	be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1492 1493
			       OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
			       nonemb_cmd);
1494

1495
	/* version 1 of the cmd is not supported only by BE2 */
1496 1497 1498
	if (BE2_chip(adapter))
		hdr->version = 0;
	if (BE3_chip(adapter) || lancer_chip(adapter))
1499
		hdr->version = 1;
1500 1501
	else
		hdr->version = 2;
1502

1503
	be_mcc_notify(adapter);
A
Ajit Khaparde 已提交
1504
	adapter->stats_cmd_sent = true;
S
Sathya Perla 已提交
1505

1506
err:
1507
	spin_unlock_bh(&adapter->mcc_lock);
1508
	return status;
S
Sathya Perla 已提交
1509 1510
}

S
Selvin Xavier 已提交
1511 1512
/* Lancer Stats */
int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1513
			       struct be_dma_mem *nonemb_cmd)
S
Selvin Xavier 已提交
1514 1515 1516 1517 1518 1519
{

	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_pport_stats *req;
	int status = 0;

1520 1521 1522 1523
	if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
			    CMD_SUBSYSTEM_ETH))
		return -EPERM;

S
Selvin Xavier 已提交
1524 1525 1526 1527 1528 1529 1530 1531 1532
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
1533
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1534 1535
			       OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
			       wrb, nonemb_cmd);
S
Selvin Xavier 已提交
1536

1537
	req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
S
Selvin Xavier 已提交
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
	req->cmd_params.params.reset_stats = 0;

	be_mcc_notify(adapter);
	adapter->stats_cmd_sent = true;

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
static int be_mac_to_link_speed(int mac_speed)
{
	switch (mac_speed) {
	case PHY_LINK_SPEED_ZERO:
		return 0;
	case PHY_LINK_SPEED_10MBPS:
		return 10;
	case PHY_LINK_SPEED_100MBPS:
		return 100;
	case PHY_LINK_SPEED_1GBPS:
		return 1000;
	case PHY_LINK_SPEED_10GBPS:
		return 10000;
1561 1562 1563 1564 1565 1566
	case PHY_LINK_SPEED_20GBPS:
		return 20000;
	case PHY_LINK_SPEED_25GBPS:
		return 25000;
	case PHY_LINK_SPEED_40GBPS:
		return 40000;
1567 1568 1569 1570 1571 1572 1573 1574 1575
	}
	return 0;
}

/* Uses synchronous mcc
 * Returns link_speed in Mbps
 */
int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
			     u8 *link_status, u32 dom)
S
Sathya Perla 已提交
1576
{
1577 1578
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_link_status *req;
S
Sathya Perla 已提交
1579 1580
	int status;

1581 1582
	spin_lock_bh(&adapter->mcc_lock);

1583 1584 1585
	if (link_status)
		*link_status = LINK_DOWN;

1586
	wrb = wrb_from_mccq(adapter);
1587 1588 1589 1590
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1591
	req = embedded_payload(wrb);
1592

1593
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1594 1595
			       OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
			       sizeof(*req), wrb, NULL);
1596

1597 1598
	/* version 1 of the cmd is not supported only by BE2 */
	if (!BE2_chip(adapter))
1599 1600
		req->hdr.version = 1;

1601
	req->hdr.domain = dom;
S
Sathya Perla 已提交
1602

1603
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1604 1605
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
1606 1607 1608 1609 1610 1611 1612
		if (link_speed) {
			*link_speed = resp->link_speed ?
				      le16_to_cpu(resp->link_speed) * 10 :
				      be_mac_to_link_speed(resp->mac_speed);

			if (!resp->logical_link_status)
				*link_speed = 0;
1613
		}
1614 1615
		if (link_status)
			*link_status = resp->logical_link_status;
S
Sathya Perla 已提交
1616 1617
	}

1618
err:
1619
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1620 1621 1622
	return status;
}

1623 1624 1625 1626 1627
/* Uses synchronous mcc */
int be_cmd_get_die_temperature(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_cntl_addnl_attribs *req;
1628
	int status = 0;
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1639
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1640 1641
			       OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
			       sizeof(*req), wrb, NULL);
1642

1643
	be_mcc_notify(adapter);
1644 1645 1646 1647 1648 1649

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
/* Uses synchronous mcc */
int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1666
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1667 1668
			       OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
			       NULL);
1669 1670 1671 1672 1673
	req->fat_operation = cpu_to_le32(QUERY_FAT);
	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
		if (log_size && resp->log_size)
1674 1675
			*log_size = le32_to_cpu(resp->log_size) -
					sizeof(u32);
1676 1677 1678 1679 1680 1681
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1682
int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1683 1684 1685 1686
{
	struct be_dma_mem get_fat_cmd;
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
1687 1688
	u32 offset = 0, total_size, buf_size,
				log_offset = sizeof(u32), payload_len;
1689
	int status = 0;
1690 1691

	if (buf_len == 0)
1692
		return -EIO;
1693 1694 1695

	total_size = buf_len;

1696 1697
	get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
	get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1698 1699
					      get_fat_cmd.size,
					      &get_fat_cmd.dma);
1700 1701 1702
	if (!get_fat_cmd.va) {
		dev_err(&adapter->pdev->dev,
		"Memory allocation failure while retrieving FAT data\n");
1703
		return -ENOMEM;
1704 1705
	}

1706 1707 1708 1709 1710 1711
	spin_lock_bh(&adapter->mcc_lock);

	while (total_size) {
		buf_size = min(total_size, (u32)60*1024);
		total_size -= buf_size;

1712 1713 1714
		wrb = wrb_from_mccq(adapter);
		if (!wrb) {
			status = -EBUSY;
1715 1716 1717 1718
			goto err;
		}
		req = get_fat_cmd.va;

1719
		payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
S
Somnath Kotur 已提交
1720
		be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1721 1722
				       OPCODE_COMMON_MANAGE_FAT, payload_len,
				       wrb, &get_fat_cmd);
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732

		req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
		req->read_log_offset = cpu_to_le32(log_offset);
		req->read_log_length = cpu_to_le32(buf_size);
		req->data_buffer_size = cpu_to_le32(buf_size);

		status = be_mcc_notify_wait(adapter);
		if (!status) {
			struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
			memcpy(buf + offset,
1733 1734
			       resp->data_buffer,
			       le32_to_cpu(resp->read_log_length));
1735
		} else {
1736
			dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
1737 1738
			goto err;
		}
1739 1740 1741 1742
		offset += buf_size;
		log_offset += buf_size;
	}
err:
1743
	pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1744
			    get_fat_cmd.va, get_fat_cmd.dma);
1745
	spin_unlock_bh(&adapter->mcc_lock);
1746
	return status;
1747 1748
}

1749
/* Uses synchronous mcc */
1750
int be_cmd_get_fw_ver(struct be_adapter *adapter)
S
Sathya Perla 已提交
1751
{
1752 1753
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fw_version *req;
S
Sathya Perla 已提交
1754 1755
	int status;

1756
	spin_lock_bh(&adapter->mcc_lock);
1757

1758 1759 1760 1761 1762
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
S
Sathya Perla 已提交
1763

1764
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1765

S
Somnath Kotur 已提交
1766
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1767 1768
			       OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
			       NULL);
1769
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1770 1771
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
1772

1773 1774 1775 1776
		strlcpy(adapter->fw_ver, resp->firmware_version_string,
			sizeof(adapter->fw_ver));
		strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
			sizeof(adapter->fw_on_flash));
S
Sathya Perla 已提交
1777
	}
1778 1779
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1780 1781 1782
	return status;
}

1783 1784 1785
/* set the EQ delay interval of an EQ to specified value
 * Uses async mcc
 */
1786 1787
int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
		      int num)
S
Sathya Perla 已提交
1788
{
1789 1790
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_modify_eq_delay *req;
1791
	int status = 0, i;
S
Sathya Perla 已提交
1792

1793 1794 1795
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1796 1797 1798 1799
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1800
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1801

S
Somnath Kotur 已提交
1802
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1803 1804
			       OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
1805

1806 1807 1808 1809 1810 1811 1812
	req->num_eq = cpu_to_le32(num);
	for (i = 0; i < num; i++) {
		req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
		req->set_eqd[i].phase = 0;
		req->set_eqd[i].delay_multiplier =
				cpu_to_le32(set_eqd[i].delay_multiplier);
	}
S
Sathya Perla 已提交
1813

1814
	be_mcc_notify(adapter);
1815
err:
1816
	spin_unlock_bh(&adapter->mcc_lock);
1817
	return status;
S
Sathya Perla 已提交
1818 1819
}

1820
/* Uses sycnhronous mcc */
1821
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
1822
		       u32 num)
S
Sathya Perla 已提交
1823
{
1824 1825
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_vlan_config *req;
S
Sathya Perla 已提交
1826 1827
	int status;

1828 1829 1830
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1831 1832 1833 1834
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1835
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1836

S
Somnath Kotur 已提交
1837
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1838 1839
			       OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
1840 1841

	req->interface_id = if_id;
1842
	req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
S
Sathya Perla 已提交
1843
	req->num_vlan = num;
1844 1845
	memcpy(req->normal_vlan, vtag_array,
	       req->num_vlan * sizeof(vtag_array[0]));
S
Sathya Perla 已提交
1846

1847
	status = be_mcc_notify_wait(adapter);
1848
err:
1849
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1850 1851 1852
	return status;
}

1853
int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
S
Sathya Perla 已提交
1854
{
1855
	struct be_mcc_wrb *wrb;
1856 1857
	struct be_dma_mem *mem = &adapter->rx_filter;
	struct be_cmd_req_rx_filter *req = mem->va;
1858
	int status;
S
Sathya Perla 已提交
1859

1860
	spin_lock_bh(&adapter->mcc_lock);
1861

1862
	wrb = wrb_from_mccq(adapter);
1863 1864 1865 1866
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1867
	memset(req, 0, sizeof(*req));
S
Somnath Kotur 已提交
1868
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1869 1870
			       OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
			       wrb, mem);
S
Sathya Perla 已提交
1871

1872 1873 1874
	req->if_id = cpu_to_le32(adapter->if_handle);
	if (flags & IFF_PROMISC) {
		req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1875 1876
						 BE_IF_FLAGS_VLAN_PROMISCUOUS |
						 BE_IF_FLAGS_MCAST_PROMISCUOUS);
1877
		if (value == ON)
1878 1879 1880 1881
			req->if_flags =
				cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
					    BE_IF_FLAGS_VLAN_PROMISCUOUS |
					    BE_IF_FLAGS_MCAST_PROMISCUOUS);
1882 1883
	} else if (flags & IFF_ALLMULTI) {
		req->if_flags_mask = req->if_flags =
1884
				cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
1885 1886 1887 1888 1889 1890
	} else if (flags & BE_FLAGS_VLAN_PROMISC) {
		req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);

		if (value == ON)
			req->if_flags =
				cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
1891
	} else {
1892
		struct netdev_hw_addr *ha;
1893
		int i = 0;
1894

1895 1896
		req->if_flags_mask = req->if_flags =
				cpu_to_le32(BE_IF_FLAGS_MULTICAST);
1897 1898 1899 1900

		/* Reset mcast promisc mode if already set by setting mask
		 * and not setting flags field
		 */
1901 1902
		req->if_flags_mask |=
			cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
1903
				    be_if_cap_flags(adapter));
1904
		req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
1905 1906
		netdev_for_each_mc_addr(ha, adapter->netdev)
			memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
S
Sathya Perla 已提交
1907 1908
	}

1909
	if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
1910
	    req->if_flags_mask) {
1911 1912 1913 1914 1915 1916 1917 1918 1919
		dev_warn(&adapter->pdev->dev,
			 "Cannot set rx filter flags 0x%x\n",
			 req->if_flags_mask);
		dev_warn(&adapter->pdev->dev,
			 "Interface is capable of 0x%x flags only\n",
			 be_if_cap_flags(adapter));
	}
	req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));

1920
	status = be_mcc_notify_wait(adapter);
1921

1922
err:
1923
	spin_unlock_bh(&adapter->mcc_lock);
1924
	return status;
S
Sathya Perla 已提交
1925 1926
}

1927
/* Uses synchrounous mcc */
1928
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
1929
{
1930 1931
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_flow_control *req;
S
Sathya Perla 已提交
1932 1933
	int status;

1934 1935 1936 1937
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

1938
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1939

1940
	wrb = wrb_from_mccq(adapter);
1941 1942 1943 1944
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1945
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1946

S
Somnath Kotur 已提交
1947
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1948 1949
			       OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
1950

1951
	req->hdr.version = 1;
S
Sathya Perla 已提交
1952 1953 1954
	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

1955
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1956

1957
err:
1958
	spin_unlock_bh(&adapter->mcc_lock);
1959 1960 1961 1962

	if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
		return  -EOPNOTSUPP;

S
Sathya Perla 已提交
1963 1964 1965
	return status;
}

1966
/* Uses sycn mcc */
1967
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
1968
{
1969 1970
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_flow_control *req;
S
Sathya Perla 已提交
1971 1972
	int status;

1973 1974 1975 1976
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

1977
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1978

1979
	wrb = wrb_from_mccq(adapter);
1980 1981 1982 1983
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1984
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1985

S
Somnath Kotur 已提交
1986
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1987 1988
			       OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
1989

1990
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1991 1992 1993 1994 1995 1996 1997
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

1998
err:
1999
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
2000 2001 2002
	return status;
}

2003
/* Uses mbox */
2004
int be_cmd_query_fw_cfg(struct be_adapter *adapter)
S
Sathya Perla 已提交
2005
{
2006 2007
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_query_fw_cfg *req;
S
Sathya Perla 已提交
2008 2009
	int status;

2010 2011
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
2012

2013 2014
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
2015

S
Somnath Kotur 已提交
2016
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2017 2018
			       OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
			       sizeof(*req), wrb, NULL);
S
Sathya Perla 已提交
2019

2020
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
2021 2022
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
2023 2024 2025 2026
		adapter->port_num = le32_to_cpu(resp->phys_port);
		adapter->function_mode = le32_to_cpu(resp->function_mode);
		adapter->function_caps = le32_to_cpu(resp->function_caps);
		adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
S
Sathya Perla 已提交
2027 2028 2029
		dev_info(&adapter->pdev->dev,
			 "FW config: function_mode=0x%x, function_caps=0x%x\n",
			 adapter->function_mode, adapter->function_caps);
S
Sathya Perla 已提交
2030 2031
	}

2032
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
2033 2034
	return status;
}
2035

2036
/* Uses mbox */
2037 2038
int be_cmd_reset_function(struct be_adapter *adapter)
{
2039 2040
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *req;
2041 2042
	int status;

2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
	if (lancer_chip(adapter)) {
		status = lancer_wait_ready(adapter);
		if (!status) {
			iowrite32(SLI_PORT_CONTROL_IP_MASK,
				  adapter->db + SLIPORT_CONTROL_OFFSET);
			status = lancer_test_and_set_rdy_state(adapter);
		}
		if (status) {
			dev_err(&adapter->pdev->dev,
				"Adapter in non recoverable error\n");
		}
		return status;
	}

2057 2058
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
2059

2060 2061
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
2062

S
Somnath Kotur 已提交
2063
	be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
2064 2065
			       OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
			       NULL);
2066

2067
	status = be_mbox_notify_wait(adapter);
2068

2069
	mutex_unlock(&adapter->mbox_lock);
2070 2071
	return status;
}
2072

2073
int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
2074
		      u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
2075 2076 2077 2078 2079
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_rss_config *req;
	int status;

2080 2081 2082
	if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
		return 0;

2083
	spin_lock_bh(&adapter->mcc_lock);
2084

2085 2086 2087 2088 2089
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2090 2091
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2092
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2093
			       OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
2094 2095

	req->if_id = cpu_to_le32(adapter->if_handle);
2096 2097
	req->enable_rss = cpu_to_le16(rss_hash_opts);
	req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
2098

2099
	if (!BEx_chip(adapter))
2100 2101
		req->hdr.version = 1;

2102
	memcpy(req->cpu_table, rsstable, table_size);
2103
	memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
2104 2105
	be_dws_cpu_to_le(req->hash, sizeof(req->hash));

2106 2107 2108
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
2109 2110 2111
	return status;
}

2112 2113
/* Uses sync mcc */
int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
2114
			    u8 bcn, u8 sts, u8 state)
2115 2116 2117 2118 2119 2120 2121 2122
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_enable_disable_beacon *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2123 2124 2125 2126
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2127 2128
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2129
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2130 2131
			       OPCODE_COMMON_ENABLE_DISABLE_BEACON,
			       sizeof(*req), wrb, NULL);
2132 2133 2134 2135 2136 2137 2138 2139

	req->port_num = port_num;
	req->beacon_state = state;
	req->beacon_duration = bcn;
	req->status_duration = sts;

	status = be_mcc_notify_wait(adapter);

2140
err:
2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc */
int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_beacon_state *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2155 2156 2157 2158
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2159 2160
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2161
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2162 2163
			       OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
			       wrb, NULL);
2164 2165 2166 2167 2168 2169 2170 2171 2172 2173

	req->port_num = port_num;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_beacon_state *resp =
						embedded_payload(wrb);
		*state = resp->beacon_state;
	}

2174
err:
2175 2176 2177 2178
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2179
int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2180 2181 2182
			    u32 data_size, u32 data_offset,
			    const char *obj_name, u32 *data_written,
			    u8 *change_status, u8 *addn_status)
2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_write_object *req;
	struct lancer_cmd_resp_write_object *resp;
	void *ctxt = NULL;
	int status;

	spin_lock_bh(&adapter->mcc_lock);
	adapter->flash_status = 0;

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err_unlock;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2201
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2202 2203 2204
			       OPCODE_COMMON_WRITE_OBJECT,
			       sizeof(struct lancer_cmd_req_write_object), wrb,
			       NULL);
2205 2206 2207

	ctxt = &req->context;
	AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2208
		      write_length, ctxt, data_size);
2209 2210 2211

	if (data_size == 0)
		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2212
			      eof, ctxt, 1);
2213 2214
	else
		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2215
			      eof, ctxt, 0);
2216 2217 2218

	be_dws_cpu_to_le(ctxt, sizeof(req->context));
	req->write_offset = cpu_to_le32(data_offset);
2219
	strlcpy(req->object_name, obj_name, sizeof(req->object_name));
2220 2221 2222
	req->descriptor_count = cpu_to_le32(1);
	req->buf_len = cpu_to_le32(data_size);
	req->addr_low = cpu_to_le32((cmd->dma +
2223 2224
				     sizeof(struct lancer_cmd_req_write_object))
				    & 0xFFFFFFFF);
2225 2226 2227 2228 2229 2230
	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
				sizeof(struct lancer_cmd_req_write_object)));

	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

2231
	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2232
					 msecs_to_jiffies(60000)))
2233
		status = -ETIMEDOUT;
2234 2235 2236 2237
	else
		status = adapter->flash_status;

	resp = embedded_payload(wrb);
2238
	if (!status) {
2239
		*data_written = le32_to_cpu(resp->actual_write_len);
2240 2241
		*change_status = resp->change_status;
	} else {
2242
		*addn_status = resp->additional_status;
2243
	}
2244 2245 2246 2247 2248 2249 2250 2251

	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
{
	struct lancer_cmd_req_delete_object *req;
	struct be_mcc_wrb *wrb;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_DELETE_OBJECT,
			       sizeof(*req), wrb, NULL);

2272
	strlcpy(req->object_name, obj_name, sizeof(req->object_name));
2273 2274 2275 2276 2277 2278 2279

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2280
int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2281 2282
			   u32 data_size, u32 data_offset, const char *obj_name,
			   u32 *data_read, u32 *eof, u8 *addn_status)
2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_read_object *req;
	struct lancer_cmd_resp_read_object *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err_unlock;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2300 2301 2302
			       OPCODE_COMMON_READ_OBJECT,
			       sizeof(struct lancer_cmd_req_read_object), wrb,
			       NULL);
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326

	req->desired_read_len = cpu_to_le32(data_size);
	req->read_offset = cpu_to_le32(data_offset);
	strcpy(req->object_name, obj_name);
	req->descriptor_count = cpu_to_le32(1);
	req->buf_len = cpu_to_le32(data_size);
	req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));

	status = be_mcc_notify_wait(adapter);

	resp = embedded_payload(wrb);
	if (!status) {
		*data_read = le32_to_cpu(resp->actual_read_len);
		*eof = le32_to_cpu(resp->eof);
	} else {
		*addn_status = resp->additional_status;
	}

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2327
int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2328
			  u32 flash_type, u32 flash_opcode, u32 buf_size)
2329
{
2330
	struct be_mcc_wrb *wrb;
2331
	struct be_cmd_write_flashrom *req;
2332 2333
	int status;

2334
	spin_lock_bh(&adapter->mcc_lock);
2335
	adapter->flash_status = 0;
2336 2337

	wrb = wrb_from_mccq(adapter);
2338 2339
	if (!wrb) {
		status = -EBUSY;
D
Dan Carpenter 已提交
2340
		goto err_unlock;
2341 2342
	}
	req = cmd->va;
2343

S
Somnath Kotur 已提交
2344
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2345 2346
			       OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
			       cmd);
2347 2348 2349 2350 2351

	req->params.op_type = cpu_to_le32(flash_type);
	req->params.op_code = cpu_to_le32(flash_opcode);
	req->params.data_buf_size = cpu_to_le32(buf_size);

2352 2353 2354
	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

2355 2356
	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
					 msecs_to_jiffies(40000)))
2357
		status = -ETIMEDOUT;
2358 2359
	else
		status = adapter->flash_status;
2360

D
Dan Carpenter 已提交
2361 2362 2363 2364
	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
2365 2366
	return status;
}
2367

2368
int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2369
			  u16 optype, int offset)
2370 2371
{
	struct be_mcc_wrb *wrb;
2372
	struct be_cmd_read_flash_crc *req;
2373 2374 2375 2376 2377
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2378 2379 2380 2381
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2382 2383
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2384
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2385 2386
			       OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
			       wrb, NULL);
2387

2388
	req->params.op_type = cpu_to_le32(optype);
2389
	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
2390 2391
	req->params.offset = cpu_to_le32(offset);
	req->params.data_buf_size = cpu_to_le32(0x4);
2392 2393 2394

	status = be_mcc_notify_wait(adapter);
	if (!status)
2395
		memcpy(flashed_crc, req->crc, 4);
2396

2397
err:
2398 2399 2400
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2401

2402
int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
2403
			    struct be_dma_mem *nonemb_cmd)
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
2418
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2419 2420
			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
			       wrb, nonemb_cmd);
2421 2422 2423 2424 2425 2426 2427 2428
	memcpy(req->magic_mac, mac, ETH_ALEN);

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2429

2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446
int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
			u8 loopback_type, u8 enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_lmode *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2447
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2448 2449
			       OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
			       wrb, NULL);
2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461

	req->src_port = port_num;
	req->dest_port = port_num;
	req->loopback_type = loopback_type;
	req->loopback_state = enable;

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2462
int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2463 2464
			 u32 loopback_type, u32 pkt_size, u32 num_pkts,
			 u64 pattern)
2465 2466 2467
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_loopback_test *req;
2468
	struct be_cmd_resp_loopback_test *resp;
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2481
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2482 2483
			       OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
			       NULL);
2484

2485
	req->hdr.timeout = cpu_to_le32(15);
2486 2487 2488 2489 2490 2491 2492
	req->pattern = cpu_to_le64(pattern);
	req->src_port = cpu_to_le32(port_num);
	req->dest_port = cpu_to_le32(port_num);
	req->pkt_size = cpu_to_le32(pkt_size);
	req->num_pkts = cpu_to_le32(num_pkts);
	req->loopback_type = cpu_to_le32(loopback_type);

2493 2494 2495
	be_mcc_notify(adapter);

	spin_unlock_bh(&adapter->mcc_lock);
2496

2497 2498 2499 2500 2501
	wait_for_completion(&adapter->et_cmd_compl);
	resp = embedded_payload(wrb);
	status = le32_to_cpu(resp->status);

	return status;
2502 2503 2504 2505 2506 2507
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2508
			u32 byte_cnt, struct be_dma_mem *cmd)
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_ddrdma_test *req;
	int status;
	int i, j = 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd->va;
S
Somnath Kotur 已提交
2523
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2524 2525
			       OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
			       cmd);
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550

	req->pattern = cpu_to_le64(pattern);
	req->byte_count = cpu_to_le32(byte_cnt);
	for (i = 0; i < byte_cnt; i++) {
		req->snd_buff[i] = (u8)(pattern >> (j*8));
		j++;
		if (j > 7)
			j = 0;
	}

	status = be_mcc_notify_wait(adapter);

	if (!status) {
		struct be_cmd_resp_ddrdma_test *resp;
		resp = cmd->va;
		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
				resp->snd_err) {
			status = -1;
		}
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2551

2552
int be_cmd_get_seeprom_data(struct be_adapter *adapter,
2553
			    struct be_dma_mem *nonemb_cmd)
2554 2555 2556 2557 2558 2559 2560 2561
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_seeprom_read *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2562 2563 2564 2565
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2566 2567
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
2568
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2569 2570
			       OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
			       nonemb_cmd);
2571 2572 2573

	status = be_mcc_notify_wait(adapter);

2574
err:
2575 2576 2577
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2578

A
Ajit Khaparde 已提交
2579
int be_cmd_get_phy_info(struct be_adapter *adapter)
2580 2581 2582
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_phy_info *req;
2583
	struct be_dma_mem cmd;
2584 2585
	int status;

2586 2587 2588 2589
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

2590 2591 2592 2593 2594 2595 2596
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2597
	cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2598
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
2599 2600 2601 2602 2603
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
		status = -ENOMEM;
		goto err;
	}
2604

2605
	req = cmd.va;
2606

S
Somnath Kotur 已提交
2607
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2608 2609
			       OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
			       wrb, &cmd);
2610 2611

	status = be_mcc_notify_wait(adapter);
2612 2613 2614
	if (!status) {
		struct be_phy_info *resp_phy_info =
				cmd.va + sizeof(struct be_cmd_req_hdr);
A
Ajit Khaparde 已提交
2615 2616
		adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
		adapter->phy.interface_type =
2617
			le16_to_cpu(resp_phy_info->interface_type);
A
Ajit Khaparde 已提交
2618 2619 2620 2621 2622 2623
		adapter->phy.auto_speeds_supported =
			le16_to_cpu(resp_phy_info->auto_speeds_supported);
		adapter->phy.fixed_speeds_supported =
			le16_to_cpu(resp_phy_info->fixed_speeds_supported);
		adapter->phy.misc_params =
			le32_to_cpu(resp_phy_info->misc_params);
2624 2625 2626 2627 2628 2629

		if (BE2_chip(adapter)) {
			adapter->phy.fixed_speeds_supported =
				BE_SUPPORTED_SPEED_10GBPS |
				BE_SUPPORTED_SPEED_1GBPS;
		}
2630
	}
2631
	pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2632 2633 2634 2635
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652

int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_qos *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2653
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2654
			       OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
2655 2656

	req->hdr.domain = domain;
2657 2658
	req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
	req->max_bps_nic = cpu_to_le32(bps);
2659 2660 2661 2662 2663 2664 2665

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676

int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cntl_attribs *req;
	struct be_cmd_resp_cntl_attribs *resp;
	int status;
	int payload_len = max(sizeof(*req), sizeof(*resp));
	struct mgmt_controller_attrib *attribs;
	struct be_dma_mem attribs_cmd;

S
Suresh Reddy 已提交
2677 2678 2679
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

2680 2681 2682
	memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
	attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
	attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2683
					      &attribs_cmd.dma);
2684
	if (!attribs_cmd.va) {
2685
		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
S
Suresh Reddy 已提交
2686 2687
		status = -ENOMEM;
		goto err;
2688 2689 2690 2691 2692 2693 2694 2695 2696
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = attribs_cmd.va;

S
Somnath Kotur 已提交
2697
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2698 2699
			       OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
			       wrb, &attribs_cmd);
2700 2701 2702

	status = be_mbox_notify_wait(adapter);
	if (!status) {
2703
		attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
2704 2705 2706 2707 2708
		adapter->hba_port_num = attribs->hba_attribs.phy_port;
	}

err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
2709 2710 2711
	if (attribs_cmd.va)
		pci_free_consistent(adapter->pdev, attribs_cmd.size,
				    attribs_cmd.va, attribs_cmd.dma);
2712 2713
	return status;
}
2714 2715

/* Uses mbox */
2716
int be_cmd_req_native_mode(struct be_adapter *adapter)
2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_func_cap *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2733
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2734 2735
			       OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
			       sizeof(*req), wrb, NULL);
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745

	req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
				CAPABILITY_BE3_NATIVE_ERX_API);
	req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
		adapter->be3_native = le32_to_cpu(resp->cap_flags) &
					CAPABILITY_BE3_NATIVE_ERX_API;
S
Sathya Perla 已提交
2746 2747 2748
		if (!adapter->be3_native)
			dev_warn(&adapter->pdev->dev,
				 "adapter not in advanced mode\n");
2749 2750 2751 2752 2753
	}
err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}
2754

2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
/* Get privilege(s) for a function */
int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
			     u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fn_privileges *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
			       wrb, NULL);

	req->hdr.domain = domain;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_fn_privileges *resp =
						embedded_payload(wrb);
		*privilege = le32_to_cpu(resp->privilege_mask);
2784 2785 2786 2787 2788 2789 2790

		/* In UMC mode FW does not return right privileges.
		 * Override with correct privilege equivalent to PF.
		 */
		if (BEx_chip(adapter) && be_is_mc(adapter) &&
		    be_physfn(adapter))
			*privilege = MAX_PRIVILEGES;
2791 2792 2793 2794 2795 2796 2797
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829
/* Set privilege(s) for a function */
int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
			     u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_fn_privileges *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
			       wrb, NULL);
	req->hdr.domain = domain;
	if (lancer_chip(adapter))
		req->privileges_lancer = cpu_to_le32(privileges);
	else
		req->privileges = cpu_to_le32(privileges);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2830 2831 2832 2833
/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
 * pmac_id_valid: false => pmac_id or MAC address is requested.
 *		  If pmac_id is returned, pmac_id_valid is returned as true
 */
2834
int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
2835 2836
			     bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
			     u8 domain)
2837 2838 2839 2840 2841
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_mac_list *req;
	int status;
	int mac_count;
2842 2843 2844 2845 2846 2847
	struct be_dma_mem get_mac_list_cmd;
	int i;

	memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
	get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
	get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2848 2849
						   get_mac_list_cmd.size,
						   &get_mac_list_cmd.dma);
2850 2851 2852

	if (!get_mac_list_cmd.va) {
		dev_err(&adapter->pdev->dev,
2853
			"Memory allocation failure during GET_MAC_LIST\n");
2854 2855
		return -ENOMEM;
	}
2856 2857 2858 2859 2860 2861

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
2862
		goto out;
2863
	}
2864 2865

	req = get_mac_list_cmd.va;
2866 2867

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2868 2869
			       OPCODE_COMMON_GET_MAC_LIST,
			       get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
2870
	req->hdr.domain = domain;
2871
	req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
2872 2873
	if (*pmac_id_valid) {
		req->mac_id = cpu_to_le32(*pmac_id);
2874
		req->iface_id = cpu_to_le16(if_handle);
2875 2876 2877 2878
		req->perm_override = 0;
	} else {
		req->perm_override = 1;
	}
2879 2880 2881 2882

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_mac_list *resp =
2883
						get_mac_list_cmd.va;
2884 2885 2886 2887 2888 2889 2890

		if (*pmac_id_valid) {
			memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
			       ETH_ALEN);
			goto out;
		}

2891 2892
		mac_count = resp->true_mac_count + resp->pseudo_mac_count;
		/* Mac list returned could contain one or more active mac_ids
2893 2894 2895
		 * or one or more true or pseudo permanant mac addresses.
		 * If an active mac_id is present, return first active mac_id
		 * found.
2896
		 */
2897
		for (i = 0; i < mac_count; i++) {
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
			struct get_list_macaddr *mac_entry;
			u16 mac_addr_size;
			u32 mac_id;

			mac_entry = &resp->macaddr_list[i];
			mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
			/* mac_id is a 32 bit value and mac_addr size
			 * is 6 bytes
			 */
			if (mac_addr_size == sizeof(u32)) {
2908
				*pmac_id_valid = true;
2909 2910 2911
				mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
				*pmac_id = le32_to_cpu(mac_id);
				goto out;
2912 2913
			}
		}
2914
		/* If no active mac_id found, return first mac addr */
2915
		*pmac_id_valid = false;
2916
		memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2917
		       ETH_ALEN);
2918 2919
	}

2920
out:
2921
	spin_unlock_bh(&adapter->mcc_lock);
2922
	pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2923
			    get_mac_list_cmd.va, get_mac_list_cmd.dma);
2924 2925 2926
	return status;
}

2927 2928
int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
			  u8 *mac, u32 if_handle, bool active, u32 domain)
2929 2930
{

2931 2932 2933
	if (!active)
		be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
					 if_handle, domain);
2934
	if (BEx_chip(adapter))
2935
		return be_cmd_mac_addr_query(adapter, mac, false,
2936
					     if_handle, curr_pmac_id);
2937 2938 2939
	else
		/* Fetch the MAC address using pmac_id */
		return be_cmd_get_mac_from_list(adapter, mac, &active,
2940 2941
						&curr_pmac_id,
						if_handle, domain);
2942 2943
}

2944 2945 2946 2947 2948 2949 2950
int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
{
	int status;
	bool pmac_valid = false;

	memset(mac, 0, ETH_ALEN);

2951 2952 2953 2954 2955 2956 2957 2958
	if (BEx_chip(adapter)) {
		if (be_physfn(adapter))
			status = be_cmd_mac_addr_query(adapter, mac, true, 0,
						       0);
		else
			status = be_cmd_mac_addr_query(adapter, mac, false,
						       adapter->if_handle, 0);
	} else {
2959
		status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
2960
						  NULL, adapter->if_handle, 0);
2961 2962
	}

2963 2964 2965
	return status;
}

2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
/* Uses synchronous MCCQ */
int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
			u8 mac_count, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_mac_list *req;
	int status;
	struct be_dma_mem cmd;

	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_req_set_mac_list);
	cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2978
				    &cmd.dma, GFP_KERNEL);
2979
	if (!cmd.va)
2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
		return -ENOMEM;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2992 2993
			       OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
			       wrb, &cmd);
2994 2995 2996 2997 2998 2999 3000 3001 3002

	req->hdr.domain = domain;
	req->mac_count = mac_count;
	if (mac_count)
		memcpy(req->mac, mac_array, ETH_ALEN*mac_count);

	status = be_mcc_notify_wait(adapter);

err:
3003
	dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
3004 3005 3006
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3007

3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019
/* Wrapper to delete any active MACs and provision the new mac.
 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
 * current list are active.
 */
int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
{
	bool active_mac = false;
	u8 old_mac[ETH_ALEN];
	u32 pmac_id;
	int status;

	status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
3020 3021
					  &pmac_id, if_id, dom);

3022 3023 3024 3025 3026 3027
	if (!status && active_mac)
		be_cmd_pmac_del(adapter, if_id, pmac_id, dom);

	return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
}

3028
int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
3029
			  u32 domain, u16 intf_id, u16 hsw_mode)
3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_hsw_config *req;
	void *ctxt;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	ctxt = &req->context;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3048 3049
			       OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
			       NULL);
3050 3051 3052 3053 3054 3055 3056

	req->hdr.domain = domain;
	AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
	if (pvid) {
		AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
	}
3057 3058 3059 3060 3061 3062 3063
	if (!BEx_chip(adapter) && hsw_mode) {
		AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
			      ctxt, adapter->hba_port_num);
		AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
		AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
			      ctxt, hsw_mode);
	}
3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074

	be_dws_cpu_to_le(req->context, sizeof(req->context));
	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Get Hyper switch config */
int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
3075
			  u32 domain, u16 intf_id, u8 *mode)
3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_hsw_config *req;
	void *ctxt;
	int status;
	u16 vid;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	ctxt = &req->context;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3095 3096
			       OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
			       NULL);
3097 3098

	req->hdr.domain = domain;
3099 3100
	AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
		      ctxt, intf_id);
3101
	AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
3102

3103
	if (!BEx_chip(adapter) && mode) {
3104 3105 3106 3107
		AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
			      ctxt, adapter->hba_port_num);
		AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
	}
3108 3109 3110 3111 3112 3113
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_hsw_config *resp =
						embedded_payload(wrb);
3114
		be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
3115
		vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3116
				    pvid, &resp->context);
3117 3118 3119 3120 3121
		if (pvid)
			*pvid = le16_to_cpu(vid);
		if (mode)
			*mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
					      port_fwd_type, &resp->context);
3122 3123 3124 3125 3126 3127 3128
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3129 3130 3131 3132
int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config_v1 *req;
S
Suresh Reddy 已提交
3133
	int status = 0;
3134 3135
	struct be_dma_mem cmd;

3136 3137 3138 3139
	if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
			    CMD_SUBSYSTEM_ETH))
		return -EPERM;

S
Suresh Reddy 已提交
3140 3141 3142
	if (be_is_wol_excluded(adapter))
		return status;

S
Suresh Reddy 已提交
3143 3144 3145
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

3146 3147
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
3148
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3149
	if (!cmd.va) {
3150
		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
S
Suresh Reddy 已提交
3151 3152
		status = -ENOMEM;
		goto err;
3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
S
Suresh Reddy 已提交
3165
			       sizeof(*req), wrb, &cmd);
3166 3167 3168 3169 3170 3171 3172 3173 3174 3175

	req->hdr.version = 1;
	req->query_options = BE_GET_WOL_CAP;

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
		resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;

		adapter->wol_cap = resp->wol_settings;
S
Suresh Reddy 已提交
3176 3177
		if (adapter->wol_cap & BE_WOL_CAP)
			adapter->wol_en = true;
3178 3179 3180
	}
err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
3181 3182
	if (cmd.va)
		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3183
	return status;
3184 3185

}
3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255

int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
{
	struct be_dma_mem extfat_cmd;
	struct be_fat_conf_params *cfgs;
	int status;
	int i, j;

	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
	extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
					     &extfat_cmd.dma);
	if (!extfat_cmd.va)
		return -ENOMEM;

	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
	if (status)
		goto err;

	cfgs = (struct be_fat_conf_params *)
			(extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
	for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
		u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
		for (j = 0; j < num_modes; j++) {
			if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
				cfgs->module[i].trace_lvl[j].dbg_lvl =
							cpu_to_le32(level);
		}
	}

	status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
err:
	pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
			    extfat_cmd.dma);
	return status;
}

int be_cmd_get_fw_log_level(struct be_adapter *adapter)
{
	struct be_dma_mem extfat_cmd;
	struct be_fat_conf_params *cfgs;
	int status, j;
	int level = 0;

	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
	extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
					     &extfat_cmd.dma);

	if (!extfat_cmd.va) {
		dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
			__func__);
		goto err;
	}

	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
	if (!status) {
		cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
						sizeof(struct be_cmd_resp_hdr));
		for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
			if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
				level = cfgs->module[0].trace_lvl[j].dbg_lvl;
		}
	}
	pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
			    extfat_cmd.dma);
err:
	return level;
}

3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309
int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
				   struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_ext_fat_caps *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
			       cmd->size, wrb, cmd);
	req->parameter_type = cpu_to_le32(1);

	status = be_mbox_notify_wait(adapter);
err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}

int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
				   struct be_dma_mem *cmd,
				   struct be_fat_conf_params *configs)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_ext_fat_caps *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
			       cmd->size, wrb, cmd);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
3310
}
3311

3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349
int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_port_name *req;
	int status;

	if (!lancer_chip(adapter)) {
		*port_name = adapter->hba_port_num + '0';
		return 0;
	}

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
			       NULL);
	req->hdr.version = 1;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
		*port_name = resp->port_name[adapter->hba_port_num];
	} else {
		*port_name = adapter->hba_port_num + '0';
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3350 3351 3352 3353 3354 3355 3356 3357
/* Descriptor type */
enum {
	FUNC_DESC = 1,
	VFT_DESC = 2
};

static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
					       int desc_type)
3358
{
3359
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3360
	struct be_nic_res_desc *nic;
3361 3362 3363
	int i;

	for (i = 0; i < desc_count; i++) {
3364
		if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
3365 3366 3367 3368 3369 3370 3371
		    hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
			nic = (struct be_nic_res_desc *)hdr;
			if (desc_type == FUNC_DESC ||
			    (desc_type == VFT_DESC &&
			     nic->flags & (1 << VFT_SHIFT)))
				return nic;
		}
3372

3373 3374
		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
3375
	}
3376 3377 3378
	return NULL;
}

3379 3380 3381 3382 3383 3384 3385 3386 3387 3388
static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
{
	return be_get_nic_desc(buf, desc_count, VFT_DESC);
}

static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
{
	return be_get_nic_desc(buf, desc_count, FUNC_DESC);
}

3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402
static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
						 u32 desc_count)
{
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
	struct be_pcie_res_desc *pcie;
	int i;

	for (i = 0; i < desc_count; i++) {
		if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
		     hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
			pcie = (struct be_pcie_res_desc	*)hdr;
			if (pcie->pf_num == devfn)
				return pcie;
		}
3403

3404 3405 3406
		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
	}
3407
	return NULL;
3408 3409
}

3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424
static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
{
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
	int i;

	for (i = 0; i < desc_count; i++) {
		if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
			return (struct be_port_res_desc *)hdr;

		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
	}
	return NULL;
}

3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442
static void be_copy_nic_desc(struct be_resources *res,
			     struct be_nic_res_desc *desc)
{
	res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
	res->max_vlans = le16_to_cpu(desc->vlan_count);
	res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
	res->max_tx_qs = le16_to_cpu(desc->txq_count);
	res->max_rss_qs = le16_to_cpu(desc->rssq_count);
	res->max_rx_qs = le16_to_cpu(desc->rq_count);
	res->max_evt_qs = le16_to_cpu(desc->eq_count);
	/* Clear flags that driver is not interested in */
	res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
				BE_IF_CAP_FLAGS_WANT;
	/* Need 1 RXQ as the default RXQ */
	if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
		res->max_rss_qs -= 1;
}

3443
/* Uses Mbox */
3444
int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
3445 3446 3447 3448 3449 3450
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_func_config *req;
	int status;
	struct be_dma_mem cmd;

S
Suresh Reddy 已提交
3451 3452 3453
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

3454 3455
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_resp_get_func_config);
3456
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3457 3458
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
S
Suresh Reddy 已提交
3459 3460
		status = -ENOMEM;
		goto err;
3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_FUNC_CONFIG,
			       cmd.size, wrb, &cmd);

3475 3476 3477
	if (skyhawk_chip(adapter))
		req->hdr.version = 1;

3478 3479 3480 3481
	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_func_config *resp = cmd.va;
		u32 desc_count = le32_to_cpu(resp->desc_count);
3482
		struct be_nic_res_desc *desc;
3483

3484
		desc = be_get_func_nic_desc(resp->func_param, desc_count);
3485 3486 3487 3488 3489
		if (!desc) {
			status = -EINVAL;
			goto err;
		}

3490
		adapter->pf_number = desc->pf_num;
3491
		be_copy_nic_desc(res, desc);
3492 3493 3494
	}
err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
3495 3496
	if (cmd.va)
		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3497 3498 3499
	return status;
}

3500
/* Will use MBOX only if MCCQ has not been created */
3501 3502
int be_cmd_get_profile_config(struct be_adapter *adapter,
			      struct be_resources *res, u8 domain)
3503
{
3504
	struct be_cmd_resp_get_profile_config *resp;
3505
	struct be_cmd_req_get_profile_config *req;
3506
	struct be_nic_res_desc *vf_res;
3507
	struct be_pcie_res_desc *pcie;
3508
	struct be_port_res_desc *port;
3509
	struct be_nic_res_desc *nic;
3510
	struct be_mcc_wrb wrb = {0};
3511
	struct be_dma_mem cmd;
3512
	u32 desc_count;
3513 3514 3515
	int status;

	memset(&cmd, 0, sizeof(struct be_dma_mem));
3516 3517 3518
	cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
	if (!cmd.va)
3519 3520
		return -ENOMEM;

3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531
	req = cmd.va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_PROFILE_CONFIG,
			       cmd.size, &wrb, &cmd);

	req->hdr.domain = domain;
	if (!lancer_chip(adapter))
		req->hdr.version = 1;
	req->type = ACTIVE_PROFILE_TYPE;

	status = be_cmd_notify_wait(adapter, &wrb);
3532 3533
	if (status)
		goto err;
3534

3535 3536
	resp = cmd.va;
	desc_count = le32_to_cpu(resp->desc_count);
3537

3538 3539
	pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
				desc_count);
3540
	if (pcie)
3541
		res->max_vfs = le16_to_cpu(pcie->num_vfs);
3542

3543 3544 3545 3546
	port = be_get_port_desc(resp->func_param, desc_count);
	if (port)
		adapter->mc_type = port->mc_type;

3547
	nic = be_get_func_nic_desc(resp->func_param, desc_count);
3548 3549 3550
	if (nic)
		be_copy_nic_desc(res, nic);

3551 3552 3553
	vf_res = be_get_vft_desc(resp->func_param, desc_count);
	if (vf_res)
		res->vf_if_cap_flags = vf_res->cap_flags;
3554
err:
3555
	if (cmd.va)
3556
		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3557 3558 3559
	return status;
}

3560 3561 3562
/* Will use MBOX only if MCCQ has not been created */
static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
				     int size, int count, u8 version, u8 domain)
3563 3564
{
	struct be_cmd_req_set_profile_config *req;
3565 3566
	struct be_mcc_wrb wrb = {0};
	struct be_dma_mem cmd;
3567 3568
	int status;

3569 3570 3571 3572 3573
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_req_set_profile_config);
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
	if (!cmd.va)
		return -ENOMEM;
3574

3575
	req = cmd.va;
3576
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3577 3578
			       OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
			       &wrb, &cmd);
3579
	req->hdr.version = version;
3580
	req->hdr.domain = domain;
3581
	req->desc_count = cpu_to_le32(count);
3582 3583
	memcpy(req->desc, desc, size);

3584 3585 3586 3587
	status = be_cmd_notify_wait(adapter, &wrb);

	if (cmd.va)
		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3588 3589 3590
	return status;
}

3591
/* Mark all fields invalid */
3592
static void be_reset_nic_desc(struct be_nic_res_desc *nic)
3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605
{
	memset(nic, 0, sizeof(*nic));
	nic->unicast_mac_count = 0xFFFF;
	nic->mcc_count = 0xFFFF;
	nic->vlan_count = 0xFFFF;
	nic->mcast_mac_count = 0xFFFF;
	nic->txq_count = 0xFFFF;
	nic->rq_count = 0xFFFF;
	nic->rssq_count = 0xFFFF;
	nic->lro_count = 0xFFFF;
	nic->cq_count = 0xFFFF;
	nic->toe_conn_count = 0xFFFF;
	nic->eq_count = 0xFFFF;
3606
	nic->iface_count = 0xFFFF;
3607
	nic->link_param = 0xFF;
3608
	nic->channel_id_param = cpu_to_le16(0xF000);
3609 3610
	nic->acpi_params = 0xFF;
	nic->wol_param = 0x0F;
3611 3612
	nic->tunnel_iface_count = 0xFFFF;
	nic->direct_tenant_iface_count = 0xFFFF;
3613
	nic->bw_min = 0xFFFFFFFF;
3614 3615 3616
	nic->bw_max = 0xFFFFFFFF;
}

3617 3618 3619 3620 3621 3622 3623 3624 3625 3626
/* Mark all fields invalid */
static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
{
	memset(pcie, 0, sizeof(*pcie));
	pcie->sriov_state = 0xFF;
	pcie->pf_state = 0xFF;
	pcie->pf_type = 0xFF;
	pcie->num_vfs = 0xFFFF;
}

3627 3628
int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
		      u8 domain)
3629
{
3630 3631 3632 3633 3634 3635
	struct be_nic_res_desc nic_desc;
	u32 bw_percent;
	u16 version = 0;

	if (BE3_chip(adapter))
		return be_cmd_set_qos(adapter, max_rate / 10, domain);
3636

3637 3638 3639 3640
	be_reset_nic_desc(&nic_desc);
	nic_desc.pf_num = adapter->pf_number;
	nic_desc.vf_num = domain;
	if (lancer_chip(adapter)) {
3641 3642 3643 3644
		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
		nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
					(1 << NOSV_SHIFT);
3645
		nic_desc.bw_max = cpu_to_le32(max_rate / 10);
3646
	} else {
3647 3648 3649 3650 3651 3652
		version = 1;
		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
		nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
		bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
		nic_desc.bw_max = cpu_to_le32(bw_percent);
3653
	}
3654 3655 3656

	return be_cmd_set_profile_config(adapter, &nic_desc,
					 nic_desc.hdr.desc_len,
3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713
					 1, version, domain);
}

int be_cmd_set_sriov_config(struct be_adapter *adapter,
			    struct be_resources res, u16 num_vfs)
{
	struct {
		struct be_pcie_res_desc pcie;
		struct be_nic_res_desc nic_vft;
	} __packed desc;
	u16 vf_q_count;

	if (BEx_chip(adapter) || lancer_chip(adapter))
		return 0;

	/* PF PCIE descriptor */
	be_reset_pcie_desc(&desc.pcie);
	desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
	desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
	desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
	desc.pcie.pf_num = adapter->pdev->devfn;
	desc.pcie.sriov_state = num_vfs ? 1 : 0;
	desc.pcie.num_vfs = cpu_to_le16(num_vfs);

	/* VF NIC Template descriptor */
	be_reset_nic_desc(&desc.nic_vft);
	desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
	desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
	desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
				(1 << NOSV_SHIFT);
	desc.nic_vft.pf_num = adapter->pdev->devfn;
	desc.nic_vft.vf_num = 0;

	if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
		/* If number of VFs requested is 8 less than max supported,
		 * assign 8 queue pairs to the PF and divide the remaining
		 * resources evenly among the VFs
		 */
		if (num_vfs < (be_max_vfs(adapter) - 8))
			vf_q_count = (res.max_rss_qs - 8) / num_vfs;
		else
			vf_q_count = res.max_rss_qs / num_vfs;

		desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
		desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
		desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
		desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
	} else {
		desc.nic_vft.txq_count = cpu_to_le16(1);
		desc.nic_vft.rq_count = cpu_to_le16(1);
		desc.nic_vft.rssq_count = cpu_to_le16(0);
		/* One CQ for each TX, RX and MCCQ */
		desc.nic_vft.cq_count = cpu_to_le16(3);
	}

	return be_cmd_set_profile_config(adapter, &desc,
					 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764
}

int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_manage_iface_filters *req;
	int status;

	if (iface == 0xFFFFFFFF)
		return -1;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
			       wrb, NULL);
	req->op = op;
	req->target_iface_id = cpu_to_le32(iface);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
{
	struct be_port_res_desc port_desc;

	memset(&port_desc, 0, sizeof(port_desc));
	port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
	port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
	port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
	port_desc.link_num = adapter->hba_port_num;
	if (port) {
		port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
					(1 << RCVID_SHIFT);
		port_desc.nv_port = swab16(port);
	} else {
		port_desc.nv_flags = NV_TYPE_DISABLED;
		port_desc.nv_port = 0;
	}

	return be_cmd_set_profile_config(adapter, &port_desc,
3765
					 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
3766 3767
}

3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800
int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
		     int vf_num)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_iface_list *req;
	struct be_cmd_resp_get_iface_list *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
			       wrb, NULL);
	req->hdr.domain = vf_num + 1;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		resp = (struct be_cmd_resp_get_iface_list *)req;
		vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844
static int lancer_wait_idle(struct be_adapter *adapter)
{
#define SLIPORT_IDLE_TIMEOUT 30
	u32 reg_val;
	int status = 0, i;

	for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
		reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
		if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
			break;

		ssleep(1);
	}

	if (i == SLIPORT_IDLE_TIMEOUT)
		status = -1;

	return status;
}

int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
{
	int status = 0;

	status = lancer_wait_idle(adapter);
	if (status)
		return status;

	iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);

	return status;
}

/* Routine to check whether dump image is present or not */
bool dump_present(struct be_adapter *adapter)
{
	u32 sliport_status = 0;

	sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
	return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
}

int lancer_initiate_dump(struct be_adapter *adapter)
{
3845
	struct device *dev = &adapter->pdev->dev;
3846 3847
	int status;

3848 3849 3850 3851 3852
	if (dump_present(adapter)) {
		dev_info(dev, "Previous dump not cleared, not forcing dump\n");
		return -EEXIST;
	}

3853 3854 3855 3856
	/* give firmware reset and diagnostic dump */
	status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
				     PHYSDEV_CONTROL_DD_MASK);
	if (status < 0) {
3857
		dev_err(dev, "FW reset failed\n");
3858 3859 3860 3861 3862 3863 3864 3865
		return status;
	}

	status = lancer_wait_idle(adapter);
	if (status)
		return status;

	if (!dump_present(adapter)) {
3866 3867
		dev_err(dev, "FW dump not generated\n");
		return -EIO;
3868 3869 3870 3871 3872
	}

	return 0;
}

3873 3874 3875 3876 3877 3878 3879 3880
int lancer_delete_dump(struct be_adapter *adapter)
{
	int status;

	status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
	return be_cmd_status(status);
}

3881 3882 3883 3884 3885 3886 3887
/* Uses sync mcc */
int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_enable_disable_vf *req;
	int status;

3888
	if (BEx_chip(adapter))
3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912
		return 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
			       wrb, NULL);

	req->hdr.domain = domain;
	req->enable = 1;
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937
int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_intr_set *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
			       wrb, NULL);

	req->intr_enabled = intr_enable;

	status = be_mbox_notify_wait(adapter);

	mutex_unlock(&adapter->mbox_lock);
	return status;
}

3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971
/* Uses MBOX */
int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
{
	struct be_cmd_req_get_active_profile *req;
	struct be_mcc_wrb *wrb;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
			       wrb, NULL);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_active_profile *resp =
							embedded_payload(wrb);
		*profile_id = le16_to_cpu(resp->active_profile_id);
	}

err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}

3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010
int be_cmd_set_logical_link_config(struct be_adapter *adapter,
				   int link_state, u8 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_ll_link *req;
	int status;

	if (BEx_chip(adapter) || lancer_chip(adapter))
		return 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
			       sizeof(*req), wrb, NULL);

	req->hdr.version = 1;
	req->hdr.domain = domain;

	if (link_state == IFLA_VF_LINK_STATE_ENABLE)
		req->link_config |= 1;

	if (link_state == IFLA_VF_LINK_STATE_AUTO)
		req->link_config |= 1 << PLINK_TRACK_SHIFT;

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

4011
int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
4012
		    int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047
{
	struct be_adapter *adapter = netdev_priv(netdev_handle);
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
	struct be_cmd_req_hdr *req;
	struct be_cmd_resp_hdr *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);
	resp = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
			       hdr->opcode, wrb_payload_size, wrb, NULL);
	memcpy(req, wrb_payload, wrb_payload_size);
	be_dws_cpu_to_le(req, wrb_payload_size);

	status = be_mcc_notify_wait(adapter);
	if (cmd_status)
		*cmd_status = (status & 0xffff);
	if (ext_status)
		*ext_status = 0;
	memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
	be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
EXPORT_SYMBOL(be_roce_mcc_cmd);