be_cmds.c 101.1 KB
Newer Older
S
Sathya Perla 已提交
1
/*
V
Vasundhara Volam 已提交
2
 * Copyright (C) 2005 - 2014 Emulex
S
Sathya Perla 已提交
3 4 5 6 7 8 9 10
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
11
 * linux-drivers@emulex.com
S
Sathya Perla 已提交
12
 *
13 14 15
 * Emulex
 * 3333 Susan Street
 * Costa Mesa, CA 92626
S
Sathya Perla 已提交
16 17
 */

18
#include <linux/module.h>
S
Sathya Perla 已提交
19
#include "be.h"
20
#include "be_cmds.h"
S
Sathya Perla 已提交
21

22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
static struct be_cmd_priv_map cmd_priv_map[] = {
	{
		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
		CMD_SUBSYSTEM_ETH,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_GET_FLOW_CONTROL,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_SET_FLOW_CONTROL,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_ETH_GET_PPORT_STATS,
		CMD_SUBSYSTEM_ETH,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_GET_PHY_DETAILS,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	}
};

55
static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
56 57 58 59 60 61 62 63 64 65 66 67 68 69
{
	int i;
	int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
	u32 cmd_privileges = adapter->cmd_privileges;

	for (i = 0; i < num_entries; i++)
		if (opcode == cmd_priv_map[i].opcode &&
		    subsystem == cmd_priv_map[i].subsystem)
			if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
				return false;

	return true;
}

70 71 72 73
static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}
74

75
static void be_mcc_notify(struct be_adapter *adapter)
76
{
77
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
78 79
	u32 val = 0;

80
	if (be_error(adapter))
81 82
		return;

83 84
	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
85 86

	wmb();
87
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
88 89 90 91 92
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
93
static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
94
{
95 96
	u32 flags;

97
	if (compl->flags != 0) {
98 99 100 101 102
		flags = le32_to_cpu(compl->flags);
		if (flags & CQE_FLAGS_VALID_MASK) {
			compl->flags = flags;
			return true;
		}
103
	}
104
	return false;
105 106 107
}

/* Need to reset the entire word that houses the valid bit */
108
static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
109 110 111 112
{
	compl->flags = 0;
}

113 114 115 116 117 118 119 120 121
static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
{
	unsigned long addr;

	addr = tag1;
	addr = ((addr << 16) << 16) | tag0;
	return (void *)addr;
}

122 123 124 125 126 127 128 129 130 131 132 133 134
static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
{
	if (base_status == MCC_STATUS_NOT_SUPPORTED ||
	    base_status == MCC_STATUS_ILLEGAL_REQUEST ||
	    addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
	    (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
	    (base_status == MCC_STATUS_ILLEGAL_FIELD ||
	     addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
		return true;
	else
		return false;
}

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
/* Place holder for all the async MCC cmds wherein the caller is not in a busy
 * loop (has not issued be_mcc_notify_wait())
 */
static void be_async_cmd_process(struct be_adapter *adapter,
				 struct be_mcc_compl *compl,
				 struct be_cmd_resp_hdr *resp_hdr)
{
	enum mcc_base_status base_status = base_status(compl->status);
	u8 opcode = 0, subsystem = 0;

	if (resp_hdr) {
		opcode = resp_hdr->opcode;
		subsystem = resp_hdr->subsystem;
	}

	if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
	    subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
		complete(&adapter->et_cmd_compl);
		return;
	}

	if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
	     opcode == OPCODE_COMMON_WRITE_OBJECT) &&
	    subsystem == CMD_SUBSYSTEM_COMMON) {
		adapter->flash_status = compl->status;
		complete(&adapter->et_cmd_compl);
		return;
	}

	if ((opcode == OPCODE_ETH_GET_STATISTICS ||
	     opcode == OPCODE_ETH_GET_PPORT_STATS) &&
	    subsystem == CMD_SUBSYSTEM_ETH &&
	    base_status == MCC_STATUS_SUCCESS) {
		be_parse_stats(adapter);
		adapter->stats_cmd_sent = false;
		return;
	}

	if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
	    subsystem == CMD_SUBSYSTEM_COMMON) {
		if (base_status == MCC_STATUS_SUCCESS) {
			struct be_cmd_resp_get_cntl_addnl_attribs *resp =
							(void *)resp_hdr;
			adapter->drv_stats.be_on_die_temperature =
						resp->on_die_temperature;
		} else {
			adapter->be_get_temp_freq = 0;
		}
		return;
	}
}

187
static int be_mcc_compl_process(struct be_adapter *adapter,
188
				struct be_mcc_compl *compl)
189
{
190 191
	enum mcc_base_status base_status;
	enum mcc_addl_status addl_status;
192 193
	struct be_cmd_resp_hdr *resp_hdr;
	u8 opcode = 0, subsystem = 0;
194 195 196 197 198

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

199 200
	base_status = base_status(compl->status);
	addl_status = addl_status(compl->status);
201

202 203 204 205 206 207
	resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
	if (resp_hdr) {
		opcode = resp_hdr->opcode;
		subsystem = resp_hdr->subsystem;
	}

208
	be_async_cmd_process(adapter, compl, resp_hdr);
209

210 211
	if (base_status != MCC_STATUS_SUCCESS &&
	    !be_skip_err_log(opcode, base_status, addl_status)) {
212
		if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
213
			dev_warn(&adapter->pdev->dev,
214
				 "VF is not privileged to issue opcode %d-%d\n",
215
				 opcode, subsystem);
216
		} else {
217 218
			dev_err(&adapter->pdev->dev,
				"opcode %d-%d failed:status %d-%d\n",
219
				opcode, subsystem, base_status, addl_status);
220
		}
221
	}
222
	return compl->status;
223 224
}

225
/* Link state evt is a string of bytes; no need for endian swapping */
226
static void be_async_link_state_process(struct be_adapter *adapter,
227
					struct be_mcc_compl *compl)
228
{
229 230 231
	struct be_async_event_link_state *evt =
			(struct be_async_event_link_state *)compl;

232
	/* When link status changes, link speed must be re-queried from FW */
A
Ajit Khaparde 已提交
233
	adapter->phy.link_speed = -1;
234

235 236 237 238 239 240
	/* On BEx the FW does not send a separate link status
	 * notification for physical and logical link.
	 * On other chips just process the logical link
	 * status notification
	 */
	if (!BEx_chip(adapter) &&
241 242 243
	    !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
		return;

244 245 246 247
	/* For the initial link status do not rely on the ASYNC event as
	 * it may not be received in some cases.
	 */
	if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
248 249
		be_link_status_update(adapter,
				      evt->port_link_status & LINK_STATUS_MASK);
250 251
}

252 253
/* Grp5 CoS Priority evt */
static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
254
					       struct be_mcc_compl *compl)
255
{
256 257 258
	struct be_async_event_grp5_cos_priority *evt =
			(struct be_async_event_grp5_cos_priority *)compl;

259 260
	if (evt->valid) {
		adapter->vlan_prio_bmap = evt->available_priority_bmap;
261
		adapter->recommended_prio &= ~VLAN_PRIO_MASK;
262 263 264 265 266
		adapter->recommended_prio =
			evt->reco_default_priority << VLAN_PRIO_SHIFT;
	}
}

267
/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
268
static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
269
					    struct be_mcc_compl *compl)
270
{
271 272 273
	struct be_async_event_grp5_qos_link_speed *evt =
			(struct be_async_event_grp5_qos_link_speed *)compl;

274 275 276
	if (adapter->phy.link_speed >= 0 &&
	    evt->physical_port == adapter->port_num)
		adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
277 278
}

279 280
/*Grp5 PVID evt*/
static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
281
					     struct be_mcc_compl *compl)
282
{
283 284 285
	struct be_async_event_grp5_pvid_state *evt =
			(struct be_async_event_grp5_pvid_state *)compl;

286
	if (evt->enabled) {
287
		adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
288 289
		dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
	} else {
290
		adapter->pvid = 0;
291
	}
292 293
}

294
static void be_async_grp5_evt_process(struct be_adapter *adapter,
295
				      struct be_mcc_compl *compl)
296
{
297 298
	u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
				ASYNC_EVENT_TYPE_MASK;
299 300 301

	switch (event_type) {
	case ASYNC_EVENT_COS_PRIORITY:
302 303
		be_async_grp5_cos_priority_process(adapter, compl);
		break;
304
	case ASYNC_EVENT_QOS_SPEED:
305 306
		be_async_grp5_qos_speed_process(adapter, compl);
		break;
307
	case ASYNC_EVENT_PVID_STATE:
308 309
		be_async_grp5_pvid_state_process(adapter, compl);
		break;
310 311 312 313 314
	default:
		break;
	}
}

315
static void be_async_dbg_evt_process(struct be_adapter *adapter,
316
				     struct be_mcc_compl *cmp)
317 318 319 320
{
	u8 event_type = 0;
	struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;

321 322
	event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
			ASYNC_EVENT_TYPE_MASK;
323 324 325 326 327 328 329 330

	switch (event_type) {
	case ASYNC_DEBUG_EVENT_TYPE_QNQ:
		if (evt->valid)
			adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
		adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
	break;
	default:
331 332
		dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
			 event_type);
333 334 335 336
	break;
	}
}

337
static inline bool is_link_state_evt(u32 flags)
338
{
339 340
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
			ASYNC_EVENT_CODE_LINK_STATE;
341
}
342

343
static inline bool is_grp5_evt(u32 flags)
344
{
345 346
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
			ASYNC_EVENT_CODE_GRP_5;
347 348
}

349
static inline bool is_dbg_evt(u32 flags)
350
{
351 352 353 354 355 356 357 358 359 360 361 362 363
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
			ASYNC_EVENT_CODE_QNQ;
}

static void be_mcc_event_process(struct be_adapter *adapter,
				 struct be_mcc_compl *compl)
{
	if (is_link_state_evt(compl->flags))
		be_async_link_state_process(adapter, compl);
	else if (is_grp5_evt(compl->flags))
		be_async_grp5_evt_process(adapter, compl);
	else if (is_dbg_evt(compl->flags))
		be_async_dbg_evt_process(adapter, compl);
364 365
}

366
static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
367
{
368
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
369
	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
370 371 372 373 374 375 376 377

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

378 379 380 381 382 383 384 385 386 387 388 389
void be_async_mcc_enable(struct be_adapter *adapter)
{
	spin_lock_bh(&adapter->mcc_cq_lock);

	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
	adapter->mcc_obj.rearm_cq = true;

	spin_unlock_bh(&adapter->mcc_cq_lock);
}

void be_async_mcc_disable(struct be_adapter *adapter)
{
390 391
	spin_lock_bh(&adapter->mcc_cq_lock);

392
	adapter->mcc_obj.rearm_cq = false;
393 394 395
	be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);

	spin_unlock_bh(&adapter->mcc_cq_lock);
396 397
}

S
Sathya Perla 已提交
398
int be_process_mcc(struct be_adapter *adapter)
399
{
400
	struct be_mcc_compl *compl;
S
Sathya Perla 已提交
401
	int num = 0, status = 0;
402
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
403

404
	spin_lock(&adapter->mcc_cq_lock);
405

406
	while ((compl = be_mcc_compl_get(adapter))) {
407
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
408
			be_mcc_event_process(adapter, compl);
409
		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
410 411
			status = be_mcc_compl_process(adapter, compl);
			atomic_dec(&mcc_obj->q.used);
412 413 414 415
		}
		be_mcc_compl_use(compl);
		num++;
	}
416

S
Sathya Perla 已提交
417 418 419
	if (num)
		be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);

420
	spin_unlock(&adapter->mcc_cq_lock);
S
Sathya Perla 已提交
421
	return status;
422 423
}

424
/* Wait till no more pending mcc requests are present */
425
static int be_mcc_wait_compl(struct be_adapter *adapter)
426
{
427
#define mcc_timeout		120000 /* 12s timeout */
S
Sathya Perla 已提交
428
	int i, status = 0;
S
Sathya Perla 已提交
429 430
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;

431
	for (i = 0; i < mcc_timeout; i++) {
432 433 434
		if (be_error(adapter))
			return -EIO;

435
		local_bh_disable();
S
Sathya Perla 已提交
436
		status = be_process_mcc(adapter);
437
		local_bh_enable();
438

S
Sathya Perla 已提交
439
		if (atomic_read(&mcc_obj->q.used) == 0)
440 441 442
			break;
		udelay(100);
	}
443
	if (i == mcc_timeout) {
444 445
		dev_err(&adapter->pdev->dev, "FW not responding\n");
		adapter->fw_timeout = true;
446
		return -EIO;
447
	}
S
Sathya Perla 已提交
448
	return status;
449 450 451
}

/* Notify MCC requests and wait for completion */
452
static int be_mcc_notify_wait(struct be_adapter *adapter)
453
{
454 455 456 457 458 459 460 461 462 463 464
	int status;
	struct be_mcc_wrb *wrb;
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
	u16 index = mcc_obj->q.head;
	struct be_cmd_resp_hdr *resp;

	index_dec(&index, mcc_obj->q.len);
	wrb = queue_index_node(&mcc_obj->q, index);

	resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);

465
	be_mcc_notify(adapter);
466 467 468 469 470

	status = be_mcc_wait_compl(adapter);
	if (status == -EIO)
		goto out;

471 472 473
	status = (resp->base_status |
		  ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
		   CQE_ADDL_STATUS_SHIFT));
474 475
out:
	return status;
476 477
}

478
static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
S
Sathya Perla 已提交
479
{
480
	int msecs = 0;
S
Sathya Perla 已提交
481 482 483
	u32 ready;

	do {
484 485 486
		if (be_error(adapter))
			return -EIO;

487
		ready = ioread32(db);
488
		if (ready == 0xffffffff)
489 490 491
			return -1;

		ready &= MPU_MAILBOX_DB_RDY_MASK;
S
Sathya Perla 已提交
492 493 494
		if (ready)
			break;

495
		if (msecs > 4000) {
496 497
			dev_err(&adapter->pdev->dev, "FW not responding\n");
			adapter->fw_timeout = true;
498
			be_detect_error(adapter);
S
Sathya Perla 已提交
499 500 501
			return -1;
		}

502
		msleep(1);
503
		msecs++;
S
Sathya Perla 已提交
504 505 506 507 508 509 510
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
511
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
512
 */
513
static int be_mbox_notify_wait(struct be_adapter *adapter)
S
Sathya Perla 已提交
514 515 516
{
	int status;
	u32 val = 0;
517 518
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
519
	struct be_mcc_mailbox *mbox = mbox_mem->va;
520
	struct be_mcc_compl *compl = &mbox->compl;
S
Sathya Perla 已提交
521

522 523 524 525 526
	/* wait for ready to be set */
	status = be_mbox_db_ready_wait(adapter, db);
	if (status != 0)
		return status;

S
Sathya Perla 已提交
527 528 529 530 531 532
	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
533
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
534 535 536 537 538 539 540 541
	if (status != 0)
		return status;

	val = 0;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

542
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
543 544 545
	if (status != 0)
		return status;

546
	/* A cq entry has been made now */
547 548 549
	if (be_mcc_compl_is_new(compl)) {
		status = be_mcc_compl_process(adapter, &mbox->compl);
		be_mcc_compl_use(compl);
550 551 552
		if (status)
			return status;
	} else {
553
		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
S
Sathya Perla 已提交
554 555
		return -1;
	}
556
	return 0;
S
Sathya Perla 已提交
557 558
}

559
static u16 be_POST_stage_get(struct be_adapter *adapter)
S
Sathya Perla 已提交
560
{
561 562
	u32 sem;

563 564
	if (BEx_chip(adapter))
		sem  = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
S
Sathya Perla 已提交
565
	else
566 567 568 569
		pci_read_config_dword(adapter->pdev,
				      SLIPORT_SEMAPHORE_OFFSET_SH, &sem);

	return sem & POST_STAGE_MASK;
S
Sathya Perla 已提交
570 571
}

572
static int lancer_wait_ready(struct be_adapter *adapter)
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591
{
#define SLIPORT_READY_TIMEOUT 30
	u32 sliport_status;
	int status = 0, i;

	for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
		sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
		if (sliport_status & SLIPORT_STATUS_RDY_MASK)
			break;

		msleep(1000);
	}

	if (i == SLIPORT_READY_TIMEOUT)
		status = -1;

	return status;
}

592 593 594
static bool lancer_provisioning_error(struct be_adapter *adapter)
{
	u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
595

596 597
	sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
	if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
598 599
		sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
		sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
600 601 602 603 604 605 606 607

		if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
		    sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
			return true;
	}
	return false;
}

608 609 610 611
int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
{
	int status;
	u32 sliport_status, err, reset_needed;
612 613 614 615
	bool resource_error;

	resource_error = lancer_provisioning_error(adapter);
	if (resource_error)
616
		return -EAGAIN;
617

618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
	status = lancer_wait_ready(adapter);
	if (!status) {
		sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
		err = sliport_status & SLIPORT_STATUS_ERR_MASK;
		reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
		if (err && reset_needed) {
			iowrite32(SLI_PORT_CONTROL_IP_MASK,
				  adapter->db + SLIPORT_CONTROL_OFFSET);

			/* check adapter has corrected the error */
			status = lancer_wait_ready(adapter);
			sliport_status = ioread32(adapter->db +
						  SLIPORT_STATUS_OFFSET);
			sliport_status &= (SLIPORT_STATUS_ERR_MASK |
						SLIPORT_STATUS_RN_MASK);
			if (status || sliport_status)
				status = -1;
		} else if (err || reset_needed) {
			status = -1;
		}
	}
639 640 641 642 643
	/* Stop error recovery if error is not recoverable.
	 * No resource error is temporary errors and will go away
	 * when PF provisions resources.
	 */
	resource_error = lancer_provisioning_error(adapter);
644 645
	if (resource_error)
		status = -EAGAIN;
646

647 648 649 650
	return status;
}

int be_fw_wait_ready(struct be_adapter *adapter)
S
Sathya Perla 已提交
651
{
652 653
	u16 stage;
	int status, timeout = 0;
654
	struct device *dev = &adapter->pdev->dev;
S
Sathya Perla 已提交
655

656 657 658 659 660
	if (lancer_chip(adapter)) {
		status = lancer_wait_ready(adapter);
		return status;
	}

661
	do {
662
		stage = be_POST_stage_get(adapter);
G
Gavin Shan 已提交
663
		if (stage == POST_STAGE_ARMFW_RDY)
664
			return 0;
G
Gavin Shan 已提交
665

666
		dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
G
Gavin Shan 已提交
667 668 669
		if (msleep_interruptible(2000)) {
			dev_err(dev, "Waiting for POST aborted\n");
			return -EINTR;
670
		}
G
Gavin Shan 已提交
671
		timeout += 2;
672
	} while (timeout < 60);
S
Sathya Perla 已提交
673

674
	dev_err(dev, "POST timeout; stage=0x%x\n", stage);
675
	return -1;
S
Sathya Perla 已提交
676 677 678 679 680 681 682
}

static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

683
static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
684 685 686 687
{
	wrb->tag0 = addr & 0xFFFFFFFF;
	wrb->tag1 = upper_32_bits(addr);
}
S
Sathya Perla 已提交
688 689

/* Don't touch the hdr after it's prepared */
S
Somnath Kotur 已提交
690 691
/* mem will be NULL for embedded commands */
static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
692 693 694
				   u8 subsystem, u8 opcode, int cmd_len,
				   struct be_mcc_wrb *wrb,
				   struct be_dma_mem *mem)
S
Sathya Perla 已提交
695
{
S
Somnath Kotur 已提交
696 697
	struct be_sge *sge;

S
Sathya Perla 已提交
698 699 700
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
701
	req_hdr->version = 0;
702
	fill_wrb_tags(wrb, (ulong) req_hdr);
S
Somnath Kotur 已提交
703 704 705 706 707 708 709 710 711 712 713
	wrb->payload_length = cmd_len;
	if (mem) {
		wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
			MCC_WRB_SGE_CNT_SHIFT;
		sge = nonembedded_sgl(wrb);
		sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
		sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
		sge->len = cpu_to_le32(mem->size);
	} else
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	be_dws_cpu_to_le(wrb, 8);
S
Sathya Perla 已提交
714 715 716
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
717
				      struct be_dma_mem *mem)
S
Sathya Perla 已提交
718 719 720 721 722 723 724 725 726 727 728
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

729
static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
S
Sathya Perla 已提交
730
{
731 732 733 734 735
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
	struct be_mcc_wrb *wrb
		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
	memset(wrb, 0, sizeof(*wrb));
	return wrb;
S
Sathya Perla 已提交
736 737
}

738
static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
739
{
740 741 742
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_mcc_wrb *wrb;

743 744 745
	if (!mccq->created)
		return NULL;

746
	if (atomic_read(&mccq->used) >= mccq->len)
747 748
		return NULL;

749 750 751 752
	wrb = queue_head_node(mccq);
	queue_head_inc(mccq);
	atomic_inc(&mccq->used);
	memset(wrb, 0, sizeof(*wrb));
753 754 755
	return wrb;
}

756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
static bool use_mcc(struct be_adapter *adapter)
{
	return adapter->mcc_obj.q.created;
}

/* Must be used only in process context */
static int be_cmd_lock(struct be_adapter *adapter)
{
	if (use_mcc(adapter)) {
		spin_lock_bh(&adapter->mcc_lock);
		return 0;
	} else {
		return mutex_lock_interruptible(&adapter->mbox_lock);
	}
}

/* Must be used only in process context */
static void be_cmd_unlock(struct be_adapter *adapter)
{
	if (use_mcc(adapter))
		spin_unlock_bh(&adapter->mcc_lock);
	else
		return mutex_unlock(&adapter->mbox_lock);
}

static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
				      struct be_mcc_wrb *wrb)
{
	struct be_mcc_wrb *dest_wrb;

	if (use_mcc(adapter)) {
		dest_wrb = wrb_from_mccq(adapter);
		if (!dest_wrb)
			return NULL;
	} else {
		dest_wrb = wrb_from_mbox(adapter);
	}

	memcpy(dest_wrb, wrb, sizeof(*wrb));
	if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
		fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));

	return dest_wrb;
}

/* Must be used only in process context */
static int be_cmd_notify_wait(struct be_adapter *adapter,
			      struct be_mcc_wrb *wrb)
{
	struct be_mcc_wrb *dest_wrb;
	int status;

	status = be_cmd_lock(adapter);
	if (status)
		return status;

	dest_wrb = be_cmd_copy(adapter, wrb);
	if (!dest_wrb)
		return -EBUSY;

	if (use_mcc(adapter))
		status = be_mcc_notify_wait(adapter);
	else
		status = be_mbox_notify_wait(adapter);

	if (!status)
		memcpy(wrb, dest_wrb, sizeof(*wrb));

	be_cmd_unlock(adapter);
	return status;
}

828 829 830 831 832 833 834 835
/* Tell fw we're about to start firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_init(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

836 837 838
	if (lancer_chip(adapter))
		return 0;

839 840
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
841 842

	wrb = (u8 *)wrb_from_mbox(adapter);
S
Sathya Perla 已提交
843 844 845 846 847 848 849 850
	*wrb++ = 0xFF;
	*wrb++ = 0x12;
	*wrb++ = 0x34;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0x56;
	*wrb++ = 0x78;
	*wrb = 0xFF;
851 852 853

	status = be_mbox_notify_wait(adapter);

854
	mutex_unlock(&adapter->mbox_lock);
855 856 857 858 859 860 861 862 863 864 865
	return status;
}

/* Tell fw we're done with firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_clean(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

866 867 868
	if (lancer_chip(adapter))
		return 0;

869 870
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
871 872 873 874 875 876 877 878 879 880 881 882 883

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0xAA;
	*wrb++ = 0xBB;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0xCC;
	*wrb++ = 0xDD;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

884
	mutex_unlock(&adapter->mbox_lock);
885 886
	return status;
}
887

S
Sathya Perla 已提交
888
int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
S
Sathya Perla 已提交
889
{
890 891
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eq_create *req;
S
Sathya Perla 已提交
892 893
	struct be_dma_mem *q_mem = &eqo->q.dma_mem;
	int status, ver = 0;
S
Sathya Perla 已提交
894

895 896
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
897 898 899

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
900

S
Somnath Kotur 已提交
901
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
902 903
			       OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
904

S
Sathya Perla 已提交
905 906 907 908 909
	/* Support for EQ_CREATEv2 available only SH-R onwards */
	if (!(BEx_chip(adapter) || lancer_chip(adapter)))
		ver = 2;

	req->hdr.version = ver;
S
Sathya Perla 已提交
910 911 912 913 914 915
	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
S
Sathya Perla 已提交
916
		      __ilog2_u32(eqo->q.len / 256));
S
Sathya Perla 已提交
917 918 919 920
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

921
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
922
	if (!status) {
923
		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
924

S
Sathya Perla 已提交
925 926 927 928
		eqo->q.id = le16_to_cpu(resp->eq_id);
		eqo->msix_idx =
			(ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
		eqo->q.created = true;
S
Sathya Perla 已提交
929
	}
930

931
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
932 933 934
	return status;
}

935
/* Use MCC */
936
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
937
			  bool permanent, u32 if_handle, u32 pmac_id)
S
Sathya Perla 已提交
938
{
939 940
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mac_query *req;
S
Sathya Perla 已提交
941 942
	int status;

943
	spin_lock_bh(&adapter->mcc_lock);
944

945 946 947 948 949
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
950
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
951

S
Somnath Kotur 已提交
952
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
953 954
			       OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
			       NULL);
955
	req->type = MAC_ADDRESS_TYPE_NETWORK;
S
Sathya Perla 已提交
956 957 958
	if (permanent) {
		req->permanent = 1;
	} else {
959
		req->if_id = cpu_to_le16((u16) if_handle);
960
		req->pmac_id = cpu_to_le32(pmac_id);
S
Sathya Perla 已提交
961 962 963
		req->permanent = 0;
	}

964
	status = be_mcc_notify_wait(adapter);
965 966
	if (!status) {
		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
967

S
Sathya Perla 已提交
968
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
969
	}
S
Sathya Perla 已提交
970

971 972
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
973 974 975
	return status;
}

976
/* Uses synchronous MCCQ */
977
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
978
		    u32 if_id, u32 *pmac_id, u32 domain)
S
Sathya Perla 已提交
979
{
980 981
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_add *req;
S
Sathya Perla 已提交
982 983
	int status;

984 985 986
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
987 988 989 990
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
991
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
992

S
Somnath Kotur 已提交
993
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
994 995
			       OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
996

997
	req->hdr.domain = domain;
S
Sathya Perla 已提交
998 999 1000
	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

1001
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1002 1003
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
1004

S
Sathya Perla 已提交
1005 1006 1007
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

1008
err:
1009
	spin_unlock_bh(&adapter->mcc_lock);
1010 1011 1012 1013

	 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
		status = -EPERM;

S
Sathya Perla 已提交
1014 1015 1016
	return status;
}

1017
/* Uses synchronous MCCQ */
1018
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
S
Sathya Perla 已提交
1019
{
1020 1021
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_del *req;
S
Sathya Perla 已提交
1022 1023
	int status;

1024 1025 1026
	if (pmac_id == -1)
		return 0;

1027 1028 1029
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1030 1031 1032 1033
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1034
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1035

S
Somnath Kotur 已提交
1036 1037
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
S
Sathya Perla 已提交
1038

1039
	req->hdr.domain = dom;
S
Sathya Perla 已提交
1040 1041 1042
	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

1043 1044
	status = be_mcc_notify_wait(adapter);

1045
err:
1046
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1047 1048 1049
	return status;
}

1050
/* Uses Mbox */
S
Sathya Perla 已提交
1051
int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
1052
		     struct be_queue_info *eq, bool no_delay, int coalesce_wm)
S
Sathya Perla 已提交
1053
{
1054 1055
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cq_create *req;
S
Sathya Perla 已提交
1056
	struct be_dma_mem *q_mem = &cq->dma_mem;
1057
	void *ctxt;
S
Sathya Perla 已提交
1058 1059
	int status;

1060 1061
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1062 1063 1064 1065

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
1066

S
Somnath Kotur 已提交
1067
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1068 1069
			       OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
1070 1071

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1072 1073

	if (BEx_chip(adapter)) {
1074
		AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
1075
			      coalesce_wm);
1076
		AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
1077
			      ctxt, no_delay);
1078
		AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
1079
			      __ilog2_u32(cq->len / 256));
1080 1081 1082
		AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
1083 1084 1085
	} else {
		req->hdr.version = 2;
		req->page_size = 1; /* 1 for 4K */
1086 1087 1088 1089 1090 1091 1092

		/* coalesce-wm field in this cmd is not relevant to Lancer.
		 * Lancer uses COMMON_MODIFY_CQ to set this field
		 */
		if (!lancer_chip(adapter))
			AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
				      ctxt, coalesce_wm);
1093
		AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
1094
			      no_delay);
1095
		AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
1096
			      __ilog2_u32(cq->len / 256));
1097
		AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
1098 1099
		AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
1100
	}
S
Sathya Perla 已提交
1101 1102 1103 1104 1105

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

1106
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1107
	if (!status) {
1108
		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
1109

S
Sathya Perla 已提交
1110 1111 1112
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
1113

1114
	mutex_unlock(&adapter->mbox_lock);
1115 1116 1117 1118 1119 1120 1121

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
1122

1123 1124 1125 1126 1127
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

J
Jingoo Han 已提交
1128
static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
1129 1130
				  struct be_queue_info *mccq,
				  struct be_queue_info *cq)
1131
{
1132
	struct be_mcc_wrb *wrb;
1133
	struct be_cmd_req_mcc_ext_create *req;
1134
	struct be_dma_mem *q_mem = &mccq->dma_mem;
1135
	void *ctxt;
1136 1137
	int status;

1138 1139
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1140 1141 1142 1143

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
1144

S
Somnath Kotur 已提交
1145
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1146 1147
			       OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
			       NULL);
1148

1149
	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1150
	if (BEx_chip(adapter)) {
1151 1152
		AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1153
			      be_encoded_q_len(mccq->len));
1154
		AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
	} else {
		req->hdr.version = 1;
		req->cq_id = cpu_to_le16(cq->id);

		AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
			      be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
			      ctxt, cq->id);
		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
			      ctxt, 1);
1166
	}
1167

1168
	/* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
1169
	req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
1170
	req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
1171 1172 1173 1174
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

1175
	status = be_mbox_notify_wait(adapter);
1176 1177
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1178

1179 1180 1181
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
1182
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1183 1184 1185 1186

	return status;
}

J
Jingoo Han 已提交
1187
static int be_cmd_mccq_org_create(struct be_adapter *adapter,
1188 1189
				  struct be_queue_info *mccq,
				  struct be_queue_info *cq)
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcc_create *req;
	struct be_dma_mem *q_mem = &mccq->dma_mem;
	void *ctxt;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;

S
Somnath Kotur 已提交
1204
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1205 1206
			       OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
			       NULL);
1207 1208 1209 1210 1211

	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1212
		      be_encoded_q_len(mccq->len));
1213 1214 1215 1216 1217 1218 1219 1220 1221
	AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1222

1223 1224 1225 1226 1227 1228 1229 1230 1231
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}

	mutex_unlock(&adapter->mbox_lock);
	return status;
}

int be_cmd_mccq_create(struct be_adapter *adapter,
1232
		       struct be_queue_info *mccq, struct be_queue_info *cq)
1233 1234 1235 1236
{
	int status;

	status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1237
	if (status && BEx_chip(adapter)) {
1238 1239 1240 1241 1242 1243 1244 1245
		dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
			"or newer to avoid conflicting priorities between NIC "
			"and FCoE traffic");
		status = be_cmd_mccq_org_create(adapter, mccq, cq);
	}
	return status;
}

V
Vasundhara Volam 已提交
1246
int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
S
Sathya Perla 已提交
1247
{
1248
	struct be_mcc_wrb wrb = {0};
1249
	struct be_cmd_req_eth_tx_create *req;
V
Vasundhara Volam 已提交
1250 1251
	struct be_queue_info *txq = &txo->q;
	struct be_queue_info *cq = &txo->cq;
S
Sathya Perla 已提交
1252
	struct be_dma_mem *q_mem = &txq->dma_mem;
V
Vasundhara Volam 已提交
1253
	int status, ver = 0;
S
Sathya Perla 已提交
1254

1255
	req = embedded_payload(&wrb);
S
Somnath Kotur 已提交
1256
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1257
			       OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
S
Sathya Perla 已提交
1258

1259 1260
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
V
Vasundhara Volam 已提交
1261 1262 1263 1264 1265
	} else if (BEx_chip(adapter)) {
		if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
			req->hdr.version = 2;
	} else { /* For SH */
		req->hdr.version = 2;
1266 1267
	}

1268 1269
	if (req->hdr.version > 0)
		req->if_id = cpu_to_le16(adapter->if_handle);
S
Sathya Perla 已提交
1270 1271 1272
	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;
V
Vasundhara Volam 已提交
1273 1274
	req->cq_id = cpu_to_le16(cq->id);
	req->queue_size = be_encoded_q_len(txq->len);
S
Sathya Perla 已提交
1275
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
V
Vasundhara Volam 已提交
1276 1277
	ver = req->hdr.version;

1278
	status = be_cmd_notify_wait(adapter, &wrb);
S
Sathya Perla 已提交
1279
	if (!status) {
1280
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
1281

S
Sathya Perla 已提交
1282
		txq->id = le16_to_cpu(resp->cid);
V
Vasundhara Volam 已提交
1283 1284 1285 1286
		if (ver == 2)
			txo->db_offset = le32_to_cpu(resp->db_offset);
		else
			txo->db_offset = DB_TXULP1_OFFSET;
S
Sathya Perla 已提交
1287 1288
		txq->created = true;
	}
1289

S
Sathya Perla 已提交
1290 1291 1292
	return status;
}

1293
/* Uses MCC */
1294
int be_cmd_rxq_create(struct be_adapter *adapter,
1295 1296
		      struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
		      u32 if_id, u32 rss, u8 *rss_id)
S
Sathya Perla 已提交
1297
{
1298 1299
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_rx_create *req;
S
Sathya Perla 已提交
1300 1301 1302
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

1303
	spin_lock_bh(&adapter->mcc_lock);
1304

1305 1306 1307 1308 1309
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1310
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1311

S
Somnath Kotur 已提交
1312
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1313
			       OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
S
Sathya Perla 已提交
1314 1315 1316 1317 1318 1319

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
S
Sathya Perla 已提交
1320
	req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
S
Sathya Perla 已提交
1321 1322
	req->rss_queue = cpu_to_le32(rss);

1323
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1324 1325
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1326

S
Sathya Perla 已提交
1327 1328
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
1329
		*rss_id = resp->rss_id;
S
Sathya Perla 已提交
1330
	}
1331

1332 1333
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1334 1335 1336
	return status;
}

1337 1338 1339
/* Generic destroyer function for all types of queues
 * Uses Mbox
 */
1340
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
1341
		     int queue_type)
S
Sathya Perla 已提交
1342
{
1343 1344
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
S
Sathya Perla 已提交
1345 1346 1347
	u8 subsys = 0, opcode = 0;
	int status;

1348 1349
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
1350

1351 1352 1353
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

S
Sathya Perla 已提交
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
1371 1372 1373 1374
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
1375
	default:
1376
		BUG();
S
Sathya Perla 已提交
1377
	}
1378

S
Somnath Kotur 已提交
1379
	be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1380
			       NULL);
S
Sathya Perla 已提交
1381 1382
	req->id = cpu_to_le16(q->id);

1383
	status = be_mbox_notify_wait(adapter);
1384
	q->created = false;
1385

1386
	mutex_unlock(&adapter->mbox_lock);
1387 1388
	return status;
}
S
Sathya Perla 已提交
1389

1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
/* Uses MCC */
int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1406
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1407
			       OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
1408 1409 1410
	req->id = cpu_to_le16(q->id);

	status = be_mcc_notify_wait(adapter);
1411
	q->created = false;
1412 1413 1414

err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1415 1416 1417
	return status;
}

1418
/* Create an rx filtering policy configuration on an i/f
1419
 * Will use MBOX only if MCCQ has not been created.
1420
 */
1421
int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
1422
		     u32 *if_handle, u32 domain)
S
Sathya Perla 已提交
1423
{
1424
	struct be_mcc_wrb wrb = {0};
1425
	struct be_cmd_req_if_create *req;
S
Sathya Perla 已提交
1426 1427
	int status;

1428
	req = embedded_payload(&wrb);
S
Somnath Kotur 已提交
1429
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1430 1431
			       OPCODE_COMMON_NTWK_INTERFACE_CREATE,
			       sizeof(*req), &wrb, NULL);
1432
	req->hdr.domain = domain;
1433 1434
	req->capability_flags = cpu_to_le32(cap_flags);
	req->enable_flags = cpu_to_le32(en_flags);
1435
	req->pmac_invalid = true;
S
Sathya Perla 已提交
1436

1437
	status = be_cmd_notify_wait(adapter, &wrb);
S
Sathya Perla 已提交
1438
	if (!status) {
1439
		struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
1440

S
Sathya Perla 已提交
1441
		*if_handle = le32_to_cpu(resp->interface_id);
S
Sathya Perla 已提交
1442 1443 1444 1445

		/* Hack to retrieve VF's pmac-id on BE3 */
		if (BE3_chip(adapter) && !be_physfn(adapter))
			adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
S
Sathya Perla 已提交
1446 1447 1448 1449
	}
	return status;
}

1450
/* Uses MCCQ */
1451
int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
S
Sathya Perla 已提交
1452
{
1453 1454
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_destroy *req;
S
Sathya Perla 已提交
1455 1456
	int status;

1457
	if (interface_id == -1)
1458
		return 0;
1459

1460 1461 1462 1463 1464 1465 1466
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1467
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1468

S
Somnath Kotur 已提交
1469
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1470 1471
			       OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
			       sizeof(*req), wrb, NULL);
1472
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1473
	req->interface_id = cpu_to_le32(interface_id);
1474

1475 1476 1477
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1478 1479 1480 1481 1482
	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
1483
 * Uses asynchronous MCC
S
Sathya Perla 已提交
1484
 */
1485
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
1486
{
1487
	struct be_mcc_wrb *wrb;
1488
	struct be_cmd_req_hdr *hdr;
1489
	int status = 0;
S
Sathya Perla 已提交
1490

1491
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1492

1493
	wrb = wrb_from_mccq(adapter);
1494 1495 1496 1497
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1498
	hdr = nonemb_cmd->va;
S
Sathya Perla 已提交
1499

S
Somnath Kotur 已提交
1500
	be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1501 1502
			       OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
			       nonemb_cmd);
1503

1504
	/* version 1 of the cmd is not supported only by BE2 */
1505 1506 1507
	if (BE2_chip(adapter))
		hdr->version = 0;
	if (BE3_chip(adapter) || lancer_chip(adapter))
1508
		hdr->version = 1;
1509 1510
	else
		hdr->version = 2;
1511

1512
	be_mcc_notify(adapter);
A
Ajit Khaparde 已提交
1513
	adapter->stats_cmd_sent = true;
S
Sathya Perla 已提交
1514

1515
err:
1516
	spin_unlock_bh(&adapter->mcc_lock);
1517
	return status;
S
Sathya Perla 已提交
1518 1519
}

S
Selvin Xavier 已提交
1520 1521
/* Lancer Stats */
int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1522
			       struct be_dma_mem *nonemb_cmd)
S
Selvin Xavier 已提交
1523 1524 1525 1526 1527
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_pport_stats *req;
	int status = 0;

1528 1529 1530 1531
	if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
			    CMD_SUBSYSTEM_ETH))
		return -EPERM;

S
Selvin Xavier 已提交
1532 1533 1534 1535 1536 1537 1538 1539 1540
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
1541
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1542 1543
			       OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
			       wrb, nonemb_cmd);
S
Selvin Xavier 已提交
1544

1545
	req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
S
Selvin Xavier 已提交
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
	req->cmd_params.params.reset_stats = 0;

	be_mcc_notify(adapter);
	adapter->stats_cmd_sent = true;

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
static int be_mac_to_link_speed(int mac_speed)
{
	switch (mac_speed) {
	case PHY_LINK_SPEED_ZERO:
		return 0;
	case PHY_LINK_SPEED_10MBPS:
		return 10;
	case PHY_LINK_SPEED_100MBPS:
		return 100;
	case PHY_LINK_SPEED_1GBPS:
		return 1000;
	case PHY_LINK_SPEED_10GBPS:
		return 10000;
1569 1570 1571 1572 1573 1574
	case PHY_LINK_SPEED_20GBPS:
		return 20000;
	case PHY_LINK_SPEED_25GBPS:
		return 25000;
	case PHY_LINK_SPEED_40GBPS:
		return 40000;
1575 1576 1577 1578 1579 1580 1581 1582 1583
	}
	return 0;
}

/* Uses synchronous mcc
 * Returns link_speed in Mbps
 */
int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
			     u8 *link_status, u32 dom)
S
Sathya Perla 已提交
1584
{
1585 1586
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_link_status *req;
S
Sathya Perla 已提交
1587 1588
	int status;

1589 1590
	spin_lock_bh(&adapter->mcc_lock);

1591 1592 1593
	if (link_status)
		*link_status = LINK_DOWN;

1594
	wrb = wrb_from_mccq(adapter);
1595 1596 1597 1598
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1599
	req = embedded_payload(wrb);
1600

1601
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1602 1603
			       OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
			       sizeof(*req), wrb, NULL);
1604

1605 1606
	/* version 1 of the cmd is not supported only by BE2 */
	if (!BE2_chip(adapter))
1607 1608
		req->hdr.version = 1;

1609
	req->hdr.domain = dom;
S
Sathya Perla 已提交
1610

1611
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1612 1613
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
1614

1615 1616 1617 1618 1619 1620 1621
		if (link_speed) {
			*link_speed = resp->link_speed ?
				      le16_to_cpu(resp->link_speed) * 10 :
				      be_mac_to_link_speed(resp->mac_speed);

			if (!resp->logical_link_status)
				*link_speed = 0;
1622
		}
1623 1624
		if (link_status)
			*link_status = resp->logical_link_status;
S
Sathya Perla 已提交
1625 1626
	}

1627
err:
1628
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1629 1630 1631
	return status;
}

1632 1633 1634 1635 1636
/* Uses synchronous mcc */
int be_cmd_get_die_temperature(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_cntl_addnl_attribs *req;
1637
	int status = 0;
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1648
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1649 1650
			       OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
			       sizeof(*req), wrb, NULL);
1651

1652
	be_mcc_notify(adapter);
1653 1654 1655 1656 1657 1658

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
/* Uses synchronous mcc */
int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1675
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1676 1677
			       OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
			       NULL);
1678 1679 1680 1681
	req->fat_operation = cpu_to_le32(QUERY_FAT);
	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1682

1683
		if (log_size && resp->log_size)
1684 1685
			*log_size = le32_to_cpu(resp->log_size) -
					sizeof(u32);
1686 1687 1688 1689 1690 1691
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1692
int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1693 1694 1695 1696
{
	struct be_dma_mem get_fat_cmd;
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
1697 1698
	u32 offset = 0, total_size, buf_size,
				log_offset = sizeof(u32), payload_len;
1699
	int status = 0;
1700 1701

	if (buf_len == 0)
1702
		return -EIO;
1703 1704 1705

	total_size = buf_len;

1706 1707
	get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
	get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1708 1709
					      get_fat_cmd.size,
					      &get_fat_cmd.dma);
1710 1711 1712
	if (!get_fat_cmd.va) {
		dev_err(&adapter->pdev->dev,
		"Memory allocation failure while retrieving FAT data\n");
1713
		return -ENOMEM;
1714 1715
	}

1716 1717 1718 1719 1720 1721
	spin_lock_bh(&adapter->mcc_lock);

	while (total_size) {
		buf_size = min(total_size, (u32)60*1024);
		total_size -= buf_size;

1722 1723 1724
		wrb = wrb_from_mccq(adapter);
		if (!wrb) {
			status = -EBUSY;
1725 1726 1727 1728
			goto err;
		}
		req = get_fat_cmd.va;

1729
		payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
S
Somnath Kotur 已提交
1730
		be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1731 1732
				       OPCODE_COMMON_MANAGE_FAT, payload_len,
				       wrb, &get_fat_cmd);
1733 1734 1735 1736 1737 1738 1739 1740 1741

		req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
		req->read_log_offset = cpu_to_le32(log_offset);
		req->read_log_length = cpu_to_le32(buf_size);
		req->data_buffer_size = cpu_to_le32(buf_size);

		status = be_mcc_notify_wait(adapter);
		if (!status) {
			struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1742

1743
			memcpy(buf + offset,
1744 1745
			       resp->data_buffer,
			       le32_to_cpu(resp->read_log_length));
1746
		} else {
1747
			dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
1748 1749
			goto err;
		}
1750 1751 1752 1753
		offset += buf_size;
		log_offset += buf_size;
	}
err:
1754
	pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1755
			    get_fat_cmd.va, get_fat_cmd.dma);
1756
	spin_unlock_bh(&adapter->mcc_lock);
1757
	return status;
1758 1759
}

1760
/* Uses synchronous mcc */
1761
int be_cmd_get_fw_ver(struct be_adapter *adapter)
S
Sathya Perla 已提交
1762
{
1763 1764
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fw_version *req;
S
Sathya Perla 已提交
1765 1766
	int status;

1767
	spin_lock_bh(&adapter->mcc_lock);
1768

1769 1770 1771 1772 1773
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
S
Sathya Perla 已提交
1774

1775
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1776

S
Somnath Kotur 已提交
1777
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1778 1779
			       OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
			       NULL);
1780
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1781 1782
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
1783

1784 1785 1786 1787
		strlcpy(adapter->fw_ver, resp->firmware_version_string,
			sizeof(adapter->fw_ver));
		strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
			sizeof(adapter->fw_on_flash));
S
Sathya Perla 已提交
1788
	}
1789 1790
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1791 1792 1793
	return status;
}

1794 1795 1796
/* set the EQ delay interval of an EQ to specified value
 * Uses async mcc
 */
1797 1798
static int __be_cmd_modify_eqd(struct be_adapter *adapter,
			       struct be_set_eqd *set_eqd, int num)
S
Sathya Perla 已提交
1799
{
1800 1801
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_modify_eq_delay *req;
1802
	int status = 0, i;
S
Sathya Perla 已提交
1803

1804 1805 1806
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1807 1808 1809 1810
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1811
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1812

S
Somnath Kotur 已提交
1813
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1814 1815
			       OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
1816

1817 1818 1819 1820 1821 1822 1823
	req->num_eq = cpu_to_le32(num);
	for (i = 0; i < num; i++) {
		req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
		req->set_eqd[i].phase = 0;
		req->set_eqd[i].delay_multiplier =
				cpu_to_le32(set_eqd[i].delay_multiplier);
	}
S
Sathya Perla 已提交
1824

1825
	be_mcc_notify(adapter);
1826
err:
1827
	spin_unlock_bh(&adapter->mcc_lock);
1828
	return status;
S
Sathya Perla 已提交
1829 1830
}

1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
		      int num)
{
	int num_eqs, i = 0;

	if (lancer_chip(adapter) && num > 8) {
		while (num) {
			num_eqs = min(num, 8);
			__be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
			i += num_eqs;
			num -= num_eqs;
		}
	} else {
		__be_cmd_modify_eqd(adapter, set_eqd, num);
	}

	return 0;
}

1850
/* Uses sycnhronous mcc */
1851
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
1852
		       u32 num)
S
Sathya Perla 已提交
1853
{
1854 1855
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_vlan_config *req;
S
Sathya Perla 已提交
1856 1857
	int status;

1858 1859 1860
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1861 1862 1863 1864
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1865
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1866

S
Somnath Kotur 已提交
1867
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1868 1869
			       OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
1870 1871

	req->interface_id = if_id;
1872
	req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
S
Sathya Perla 已提交
1873
	req->num_vlan = num;
1874 1875
	memcpy(req->normal_vlan, vtag_array,
	       req->num_vlan * sizeof(vtag_array[0]));
S
Sathya Perla 已提交
1876

1877
	status = be_mcc_notify_wait(adapter);
1878
err:
1879
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1880 1881 1882
	return status;
}

1883
int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
S
Sathya Perla 已提交
1884
{
1885
	struct be_mcc_wrb *wrb;
1886 1887
	struct be_dma_mem *mem = &adapter->rx_filter;
	struct be_cmd_req_rx_filter *req = mem->va;
1888
	int status;
S
Sathya Perla 已提交
1889

1890
	spin_lock_bh(&adapter->mcc_lock);
1891

1892
	wrb = wrb_from_mccq(adapter);
1893 1894 1895 1896
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1897
	memset(req, 0, sizeof(*req));
S
Somnath Kotur 已提交
1898
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1899 1900
			       OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
			       wrb, mem);
S
Sathya Perla 已提交
1901

1902 1903 1904
	req->if_id = cpu_to_le32(adapter->if_handle);
	if (flags & IFF_PROMISC) {
		req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1905 1906
						 BE_IF_FLAGS_VLAN_PROMISCUOUS |
						 BE_IF_FLAGS_MCAST_PROMISCUOUS);
1907
		if (value == ON)
1908 1909 1910 1911
			req->if_flags =
				cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
					    BE_IF_FLAGS_VLAN_PROMISCUOUS |
					    BE_IF_FLAGS_MCAST_PROMISCUOUS);
1912 1913
	} else if (flags & IFF_ALLMULTI) {
		req->if_flags_mask = req->if_flags =
1914
				cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
1915 1916 1917 1918 1919 1920
	} else if (flags & BE_FLAGS_VLAN_PROMISC) {
		req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);

		if (value == ON)
			req->if_flags =
				cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
1921
	} else {
1922
		struct netdev_hw_addr *ha;
1923
		int i = 0;
1924

1925 1926
		req->if_flags_mask = req->if_flags =
				cpu_to_le32(BE_IF_FLAGS_MULTICAST);
1927 1928 1929 1930

		/* Reset mcast promisc mode if already set by setting mask
		 * and not setting flags field
		 */
1931 1932
		req->if_flags_mask |=
			cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
1933
				    be_if_cap_flags(adapter));
1934
		req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
1935 1936
		netdev_for_each_mc_addr(ha, adapter->netdev)
			memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
S
Sathya Perla 已提交
1937 1938
	}

1939
	if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
1940
	    req->if_flags_mask) {
1941 1942 1943 1944 1945 1946 1947 1948 1949
		dev_warn(&adapter->pdev->dev,
			 "Cannot set rx filter flags 0x%x\n",
			 req->if_flags_mask);
		dev_warn(&adapter->pdev->dev,
			 "Interface is capable of 0x%x flags only\n",
			 be_if_cap_flags(adapter));
	}
	req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));

1950
	status = be_mcc_notify_wait(adapter);
1951

1952
err:
1953
	spin_unlock_bh(&adapter->mcc_lock);
1954
	return status;
S
Sathya Perla 已提交
1955 1956
}

1957
/* Uses synchrounous mcc */
1958
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
1959
{
1960 1961
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_flow_control *req;
S
Sathya Perla 已提交
1962 1963
	int status;

1964 1965 1966 1967
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

1968
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1969

1970
	wrb = wrb_from_mccq(adapter);
1971 1972 1973 1974
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1975
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1976

S
Somnath Kotur 已提交
1977
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1978 1979
			       OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
1980

1981
	req->hdr.version = 1;
S
Sathya Perla 已提交
1982 1983 1984
	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

1985
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1986

1987
err:
1988
	spin_unlock_bh(&adapter->mcc_lock);
1989 1990 1991 1992

	if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
		return  -EOPNOTSUPP;

S
Sathya Perla 已提交
1993 1994 1995
	return status;
}

1996
/* Uses sycn mcc */
1997
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
1998
{
1999 2000
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_flow_control *req;
S
Sathya Perla 已提交
2001 2002
	int status;

2003 2004 2005 2006
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

2007
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
2008

2009
	wrb = wrb_from_mccq(adapter);
2010 2011 2012 2013
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2014
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
2015

S
Somnath Kotur 已提交
2016
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2017 2018
			       OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
2019

2020
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
2021 2022 2023
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
2024

S
Sathya Perla 已提交
2025 2026 2027 2028
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

2029
err:
2030
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
2031 2032 2033
	return status;
}

2034
/* Uses mbox */
2035
int be_cmd_query_fw_cfg(struct be_adapter *adapter)
S
Sathya Perla 已提交
2036
{
2037 2038
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_query_fw_cfg *req;
S
Sathya Perla 已提交
2039 2040
	int status;

2041 2042
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
2043

2044 2045
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
2046

S
Somnath Kotur 已提交
2047
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2048 2049
			       OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
			       sizeof(*req), wrb, NULL);
S
Sathya Perla 已提交
2050

2051
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
2052 2053
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
2054

2055 2056 2057 2058
		adapter->port_num = le32_to_cpu(resp->phys_port);
		adapter->function_mode = le32_to_cpu(resp->function_mode);
		adapter->function_caps = le32_to_cpu(resp->function_caps);
		adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
S
Sathya Perla 已提交
2059 2060 2061
		dev_info(&adapter->pdev->dev,
			 "FW config: function_mode=0x%x, function_caps=0x%x\n",
			 adapter->function_mode, adapter->function_caps);
S
Sathya Perla 已提交
2062 2063
	}

2064
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
2065 2066
	return status;
}
2067

2068
/* Uses mbox */
2069 2070
int be_cmd_reset_function(struct be_adapter *adapter)
{
2071 2072
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *req;
2073 2074
	int status;

2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088
	if (lancer_chip(adapter)) {
		status = lancer_wait_ready(adapter);
		if (!status) {
			iowrite32(SLI_PORT_CONTROL_IP_MASK,
				  adapter->db + SLIPORT_CONTROL_OFFSET);
			status = lancer_test_and_set_rdy_state(adapter);
		}
		if (status) {
			dev_err(&adapter->pdev->dev,
				"Adapter in non recoverable error\n");
		}
		return status;
	}

2089 2090
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
2091

2092 2093
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
2094

S
Somnath Kotur 已提交
2095
	be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
2096 2097
			       OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
			       NULL);
2098

2099
	status = be_mbox_notify_wait(adapter);
2100

2101
	mutex_unlock(&adapter->mbox_lock);
2102 2103
	return status;
}
2104

2105
int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
2106
		      u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
2107 2108 2109 2110 2111
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_rss_config *req;
	int status;

2112 2113 2114
	if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
		return 0;

2115
	spin_lock_bh(&adapter->mcc_lock);
2116

2117 2118 2119 2120 2121
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2122 2123
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2124
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2125
			       OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
2126 2127

	req->if_id = cpu_to_le32(adapter->if_handle);
2128 2129
	req->enable_rss = cpu_to_le16(rss_hash_opts);
	req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
2130

2131
	if (!BEx_chip(adapter))
2132 2133
		req->hdr.version = 1;

2134
	memcpy(req->cpu_table, rsstable, table_size);
2135
	memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
2136 2137
	be_dws_cpu_to_le(req->hash, sizeof(req->hash));

2138 2139 2140
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
2141 2142 2143
	return status;
}

2144 2145
/* Uses sync mcc */
int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
2146
			    u8 bcn, u8 sts, u8 state)
2147 2148 2149 2150 2151 2152 2153 2154
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_enable_disable_beacon *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2155 2156 2157 2158
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2159 2160
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2161
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2162 2163
			       OPCODE_COMMON_ENABLE_DISABLE_BEACON,
			       sizeof(*req), wrb, NULL);
2164 2165 2166 2167 2168 2169 2170 2171

	req->port_num = port_num;
	req->beacon_state = state;
	req->beacon_duration = bcn;
	req->status_duration = sts;

	status = be_mcc_notify_wait(adapter);

2172
err:
2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc */
int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_beacon_state *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2187 2188 2189 2190
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2191 2192
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2193
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2194 2195
			       OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
			       wrb, NULL);
2196 2197 2198 2199 2200 2201 2202

	req->port_num = port_num;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_beacon_state *resp =
						embedded_payload(wrb);
2203

2204 2205 2206
		*state = resp->beacon_state;
	}

2207
err:
2208 2209 2210 2211
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258
/* Uses sync mcc */
int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
				      u8 page_num, u8 *data)
{
	struct be_dma_mem cmd;
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_port_type *req;
	int status;

	if (page_num > TR_PAGE_A2)
		return -EINVAL;

	cmd.size = sizeof(struct be_cmd_resp_port_type);
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
		return -ENOMEM;
	}
	memset(cmd.va, 0, cmd.size);

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd.va;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_READ_TRANSRECV_DATA,
			       cmd.size, wrb, &cmd);

	req->port = cpu_to_le32(adapter->hba_port_num);
	req->page_num = cpu_to_le32(page_num);
	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_port_type *resp = cmd.va;

		memcpy(data, resp->page_data, PAGE_DATA_LEN);
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
	pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
	return status;
}

2259
int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2260 2261 2262
			    u32 data_size, u32 data_offset,
			    const char *obj_name, u32 *data_written,
			    u8 *change_status, u8 *addn_status)
2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_write_object *req;
	struct lancer_cmd_resp_write_object *resp;
	void *ctxt = NULL;
	int status;

	spin_lock_bh(&adapter->mcc_lock);
	adapter->flash_status = 0;

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err_unlock;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2281
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2282 2283 2284
			       OPCODE_COMMON_WRITE_OBJECT,
			       sizeof(struct lancer_cmd_req_write_object), wrb,
			       NULL);
2285 2286 2287

	ctxt = &req->context;
	AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2288
		      write_length, ctxt, data_size);
2289 2290 2291

	if (data_size == 0)
		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2292
			      eof, ctxt, 1);
2293 2294
	else
		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2295
			      eof, ctxt, 0);
2296 2297 2298

	be_dws_cpu_to_le(ctxt, sizeof(req->context));
	req->write_offset = cpu_to_le32(data_offset);
2299
	strlcpy(req->object_name, obj_name, sizeof(req->object_name));
2300 2301 2302
	req->descriptor_count = cpu_to_le32(1);
	req->buf_len = cpu_to_le32(data_size);
	req->addr_low = cpu_to_le32((cmd->dma +
2303 2304
				     sizeof(struct lancer_cmd_req_write_object))
				    & 0xFFFFFFFF);
2305 2306 2307 2308 2309 2310
	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
				sizeof(struct lancer_cmd_req_write_object)));

	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

2311
	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2312
					 msecs_to_jiffies(60000)))
2313
		status = -ETIMEDOUT;
2314 2315 2316 2317
	else
		status = adapter->flash_status;

	resp = embedded_payload(wrb);
2318
	if (!status) {
2319
		*data_written = le32_to_cpu(resp->actual_write_len);
2320 2321
		*change_status = resp->change_status;
	} else {
2322
		*addn_status = resp->additional_status;
2323
	}
2324 2325 2326 2327 2328 2329 2330 2331

	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
int be_cmd_query_cable_type(struct be_adapter *adapter)
{
	u8 page_data[PAGE_DATA_LEN];
	int status;

	status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
						   page_data);
	if (!status) {
		switch (adapter->phy.interface_type) {
		case PHY_TYPE_QSFP:
			adapter->phy.cable_type =
				page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
			break;
		case PHY_TYPE_SFP_PLUS_10GB:
			adapter->phy.cable_type =
				page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
			break;
		default:
			adapter->phy.cable_type = 0;
			break;
		}
	}
	return status;
}

2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
{
	struct lancer_cmd_req_delete_object *req;
	struct be_mcc_wrb *wrb;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_DELETE_OBJECT,
			       sizeof(*req), wrb, NULL);

2377
	strlcpy(req->object_name, obj_name, sizeof(req->object_name));
2378 2379 2380 2381 2382 2383 2384

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2385
int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2386 2387
			   u32 data_size, u32 data_offset, const char *obj_name,
			   u32 *data_read, u32 *eof, u8 *addn_status)
2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_read_object *req;
	struct lancer_cmd_resp_read_object *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err_unlock;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2405 2406 2407
			       OPCODE_COMMON_READ_OBJECT,
			       sizeof(struct lancer_cmd_req_read_object), wrb,
			       NULL);
2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431

	req->desired_read_len = cpu_to_le32(data_size);
	req->read_offset = cpu_to_le32(data_offset);
	strcpy(req->object_name, obj_name);
	req->descriptor_count = cpu_to_le32(1);
	req->buf_len = cpu_to_le32(data_size);
	req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));

	status = be_mcc_notify_wait(adapter);

	resp = embedded_payload(wrb);
	if (!status) {
		*data_read = le32_to_cpu(resp->actual_read_len);
		*eof = le32_to_cpu(resp->eof);
	} else {
		*addn_status = resp->additional_status;
	}

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2432
int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2433
			  u32 flash_type, u32 flash_opcode, u32 buf_size)
2434
{
2435
	struct be_mcc_wrb *wrb;
2436
	struct be_cmd_write_flashrom *req;
2437 2438
	int status;

2439
	spin_lock_bh(&adapter->mcc_lock);
2440
	adapter->flash_status = 0;
2441 2442

	wrb = wrb_from_mccq(adapter);
2443 2444
	if (!wrb) {
		status = -EBUSY;
D
Dan Carpenter 已提交
2445
		goto err_unlock;
2446 2447
	}
	req = cmd->va;
2448

S
Somnath Kotur 已提交
2449
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2450 2451
			       OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
			       cmd);
2452 2453 2454 2455 2456

	req->params.op_type = cpu_to_le32(flash_type);
	req->params.op_code = cpu_to_le32(flash_opcode);
	req->params.data_buf_size = cpu_to_le32(buf_size);

2457 2458 2459
	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

2460 2461
	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
					 msecs_to_jiffies(40000)))
2462
		status = -ETIMEDOUT;
2463 2464
	else
		status = adapter->flash_status;
2465

D
Dan Carpenter 已提交
2466 2467 2468 2469
	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
2470 2471
	return status;
}
2472

2473
int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2474
			  u16 optype, int offset)
2475 2476
{
	struct be_mcc_wrb *wrb;
2477
	struct be_cmd_read_flash_crc *req;
2478 2479 2480 2481 2482
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2483 2484 2485 2486
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2487 2488
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2489
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2490 2491
			       OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
			       wrb, NULL);
2492

2493
	req->params.op_type = cpu_to_le32(optype);
2494
	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
2495 2496
	req->params.offset = cpu_to_le32(offset);
	req->params.data_buf_size = cpu_to_le32(0x4);
2497 2498 2499

	status = be_mcc_notify_wait(adapter);
	if (!status)
2500
		memcpy(flashed_crc, req->crc, 4);
2501

2502
err:
2503 2504 2505
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2506

2507
int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
2508
			    struct be_dma_mem *nonemb_cmd)
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
2523
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2524 2525
			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
			       wrb, nonemb_cmd);
2526 2527 2528 2529 2530 2531 2532 2533
	memcpy(req->magic_mac, mac, ETH_ALEN);

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2534

2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551
int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
			u8 loopback_type, u8 enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_lmode *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2552
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2553 2554
			       OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
			       wrb, NULL);
2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566

	req->src_port = port_num;
	req->dest_port = port_num;
	req->loopback_type = loopback_type;
	req->loopback_state = enable;

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2567
int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2568 2569
			 u32 loopback_type, u32 pkt_size, u32 num_pkts,
			 u64 pattern)
2570 2571 2572
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_loopback_test *req;
2573
	struct be_cmd_resp_loopback_test *resp;
2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2586
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2587 2588
			       OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
			       NULL);
2589

2590
	req->hdr.timeout = cpu_to_le32(15);
2591 2592 2593 2594 2595 2596 2597
	req->pattern = cpu_to_le64(pattern);
	req->src_port = cpu_to_le32(port_num);
	req->dest_port = cpu_to_le32(port_num);
	req->pkt_size = cpu_to_le32(pkt_size);
	req->num_pkts = cpu_to_le32(num_pkts);
	req->loopback_type = cpu_to_le32(loopback_type);

2598 2599 2600
	be_mcc_notify(adapter);

	spin_unlock_bh(&adapter->mcc_lock);
2601

2602 2603 2604 2605 2606
	wait_for_completion(&adapter->et_cmd_compl);
	resp = embedded_payload(wrb);
	status = le32_to_cpu(resp->status);

	return status;
2607 2608 2609 2610 2611 2612
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2613
			u32 byte_cnt, struct be_dma_mem *cmd)
2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_ddrdma_test *req;
	int status;
	int i, j = 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd->va;
S
Somnath Kotur 已提交
2628
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2629 2630
			       OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
			       cmd);
2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644

	req->pattern = cpu_to_le64(pattern);
	req->byte_count = cpu_to_le32(byte_cnt);
	for (i = 0; i < byte_cnt; i++) {
		req->snd_buff[i] = (u8)(pattern >> (j*8));
		j++;
		if (j > 7)
			j = 0;
	}

	status = be_mcc_notify_wait(adapter);

	if (!status) {
		struct be_cmd_resp_ddrdma_test *resp;
2645

2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
		resp = cmd->va;
		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
				resp->snd_err) {
			status = -1;
		}
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2657

2658
int be_cmd_get_seeprom_data(struct be_adapter *adapter,
2659
			    struct be_dma_mem *nonemb_cmd)
2660 2661 2662 2663 2664 2665 2666 2667
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_seeprom_read *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2668 2669 2670 2671
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2672 2673
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
2674
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2675 2676
			       OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
			       nonemb_cmd);
2677 2678 2679

	status = be_mcc_notify_wait(adapter);

2680
err:
2681 2682 2683
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2684

A
Ajit Khaparde 已提交
2685
int be_cmd_get_phy_info(struct be_adapter *adapter)
2686 2687 2688
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_phy_info *req;
2689
	struct be_dma_mem cmd;
2690 2691
	int status;

2692 2693 2694 2695
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

2696 2697 2698 2699 2700 2701 2702
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2703
	cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2704
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
2705 2706 2707 2708 2709
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
		status = -ENOMEM;
		goto err;
	}
2710

2711
	req = cmd.va;
2712

S
Somnath Kotur 已提交
2713
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2714 2715
			       OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
			       wrb, &cmd);
2716 2717

	status = be_mcc_notify_wait(adapter);
2718 2719 2720
	if (!status) {
		struct be_phy_info *resp_phy_info =
				cmd.va + sizeof(struct be_cmd_req_hdr);
2721

A
Ajit Khaparde 已提交
2722 2723
		adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
		adapter->phy.interface_type =
2724
			le16_to_cpu(resp_phy_info->interface_type);
A
Ajit Khaparde 已提交
2725 2726 2727 2728 2729 2730
		adapter->phy.auto_speeds_supported =
			le16_to_cpu(resp_phy_info->auto_speeds_supported);
		adapter->phy.fixed_speeds_supported =
			le16_to_cpu(resp_phy_info->fixed_speeds_supported);
		adapter->phy.misc_params =
			le32_to_cpu(resp_phy_info->misc_params);
2731 2732 2733 2734 2735 2736

		if (BE2_chip(adapter)) {
			adapter->phy.fixed_speeds_supported =
				BE_SUPPORTED_SPEED_10GBPS |
				BE_SUPPORTED_SPEED_1GBPS;
		}
2737
	}
2738
	pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2739 2740 2741 2742
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759

int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_qos *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2760
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2761
			       OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
2762 2763

	req->hdr.domain = domain;
2764 2765
	req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
	req->max_bps_nic = cpu_to_le32(bps);
2766 2767 2768 2769 2770 2771 2772

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783

int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cntl_attribs *req;
	struct be_cmd_resp_cntl_attribs *resp;
	int status;
	int payload_len = max(sizeof(*req), sizeof(*resp));
	struct mgmt_controller_attrib *attribs;
	struct be_dma_mem attribs_cmd;

S
Suresh Reddy 已提交
2784 2785 2786
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

2787 2788 2789
	memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
	attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
	attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2790
					      &attribs_cmd.dma);
2791
	if (!attribs_cmd.va) {
2792
		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
S
Suresh Reddy 已提交
2793 2794
		status = -ENOMEM;
		goto err;
2795 2796 2797 2798 2799 2800 2801 2802 2803
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = attribs_cmd.va;

S
Somnath Kotur 已提交
2804
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2805 2806
			       OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
			       wrb, &attribs_cmd);
2807 2808 2809

	status = be_mbox_notify_wait(adapter);
	if (!status) {
2810
		attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
2811 2812 2813 2814 2815
		adapter->hba_port_num = attribs->hba_attribs.phy_port;
	}

err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
2816 2817 2818
	if (attribs_cmd.va)
		pci_free_consistent(adapter->pdev, attribs_cmd.size,
				    attribs_cmd.va, attribs_cmd.dma);
2819 2820
	return status;
}
2821 2822

/* Uses mbox */
2823
int be_cmd_req_native_mode(struct be_adapter *adapter)
2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_func_cap *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2840
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2841 2842
			       OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
			       sizeof(*req), wrb, NULL);
2843 2844 2845 2846 2847 2848 2849 2850

	req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
				CAPABILITY_BE3_NATIVE_ERX_API);
	req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2851

2852 2853
		adapter->be3_native = le32_to_cpu(resp->cap_flags) &
					CAPABILITY_BE3_NATIVE_ERX_API;
S
Sathya Perla 已提交
2854 2855 2856
		if (!adapter->be3_native)
			dev_warn(&adapter->pdev->dev,
				 "adapter not in advanced mode\n");
2857 2858 2859 2860 2861
	}
err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}
2862

2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890
/* Get privilege(s) for a function */
int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
			     u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fn_privileges *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
			       wrb, NULL);

	req->hdr.domain = domain;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_fn_privileges *resp =
						embedded_payload(wrb);
2891

2892
		*privilege = le32_to_cpu(resp->privilege_mask);
2893 2894 2895 2896 2897 2898 2899

		/* In UMC mode FW does not return right privileges.
		 * Override with correct privilege equivalent to PF.
		 */
		if (BEx_chip(adapter) && be_is_mc(adapter) &&
		    be_physfn(adapter))
			*privilege = MAX_PRIVILEGES;
2900 2901 2902 2903 2904 2905 2906
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938
/* Set privilege(s) for a function */
int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
			     u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_fn_privileges *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
			       wrb, NULL);
	req->hdr.domain = domain;
	if (lancer_chip(adapter))
		req->privileges_lancer = cpu_to_le32(privileges);
	else
		req->privileges = cpu_to_le32(privileges);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2939 2940 2941 2942
/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
 * pmac_id_valid: false => pmac_id or MAC address is requested.
 *		  If pmac_id is returned, pmac_id_valid is returned as true
 */
2943
int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
2944 2945
			     bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
			     u8 domain)
2946 2947 2948 2949 2950
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_mac_list *req;
	int status;
	int mac_count;
2951 2952 2953 2954 2955 2956
	struct be_dma_mem get_mac_list_cmd;
	int i;

	memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
	get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
	get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2957 2958
						   get_mac_list_cmd.size,
						   &get_mac_list_cmd.dma);
2959 2960 2961

	if (!get_mac_list_cmd.va) {
		dev_err(&adapter->pdev->dev,
2962
			"Memory allocation failure during GET_MAC_LIST\n");
2963 2964
		return -ENOMEM;
	}
2965 2966 2967 2968 2969 2970

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
2971
		goto out;
2972
	}
2973 2974

	req = get_mac_list_cmd.va;
2975 2976

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2977 2978
			       OPCODE_COMMON_GET_MAC_LIST,
			       get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
2979
	req->hdr.domain = domain;
2980
	req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
2981 2982
	if (*pmac_id_valid) {
		req->mac_id = cpu_to_le32(*pmac_id);
2983
		req->iface_id = cpu_to_le16(if_handle);
2984 2985 2986 2987
		req->perm_override = 0;
	} else {
		req->perm_override = 1;
	}
2988 2989 2990 2991

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_mac_list *resp =
2992
						get_mac_list_cmd.va;
2993 2994 2995 2996 2997 2998 2999

		if (*pmac_id_valid) {
			memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
			       ETH_ALEN);
			goto out;
		}

3000 3001
		mac_count = resp->true_mac_count + resp->pseudo_mac_count;
		/* Mac list returned could contain one or more active mac_ids
3002 3003 3004
		 * or one or more true or pseudo permanant mac addresses.
		 * If an active mac_id is present, return first active mac_id
		 * found.
3005
		 */
3006
		for (i = 0; i < mac_count; i++) {
3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
			struct get_list_macaddr *mac_entry;
			u16 mac_addr_size;
			u32 mac_id;

			mac_entry = &resp->macaddr_list[i];
			mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
			/* mac_id is a 32 bit value and mac_addr size
			 * is 6 bytes
			 */
			if (mac_addr_size == sizeof(u32)) {
3017
				*pmac_id_valid = true;
3018 3019 3020
				mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
				*pmac_id = le32_to_cpu(mac_id);
				goto out;
3021 3022
			}
		}
3023
		/* If no active mac_id found, return first mac addr */
3024
		*pmac_id_valid = false;
3025
		memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
3026
		       ETH_ALEN);
3027 3028
	}

3029
out:
3030
	spin_unlock_bh(&adapter->mcc_lock);
3031
	pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
3032
			    get_mac_list_cmd.va, get_mac_list_cmd.dma);
3033 3034 3035
	return status;
}

3036 3037
int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
			  u8 *mac, u32 if_handle, bool active, u32 domain)
3038
{
3039 3040 3041
	if (!active)
		be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
					 if_handle, domain);
3042
	if (BEx_chip(adapter))
3043
		return be_cmd_mac_addr_query(adapter, mac, false,
3044
					     if_handle, curr_pmac_id);
3045 3046 3047
	else
		/* Fetch the MAC address using pmac_id */
		return be_cmd_get_mac_from_list(adapter, mac, &active,
3048 3049
						&curr_pmac_id,
						if_handle, domain);
3050 3051
}

3052 3053 3054 3055 3056 3057 3058
int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
{
	int status;
	bool pmac_valid = false;

	memset(mac, 0, ETH_ALEN);

3059 3060 3061 3062 3063 3064 3065 3066
	if (BEx_chip(adapter)) {
		if (be_physfn(adapter))
			status = be_cmd_mac_addr_query(adapter, mac, true, 0,
						       0);
		else
			status = be_cmd_mac_addr_query(adapter, mac, false,
						       adapter->if_handle, 0);
	} else {
3067
		status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
3068
						  NULL, adapter->if_handle, 0);
3069 3070
	}

3071 3072 3073
	return status;
}

3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085
/* Uses synchronous MCCQ */
int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
			u8 mac_count, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_mac_list *req;
	int status;
	struct be_dma_mem cmd;

	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_req_set_mac_list);
	cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
3086
				    &cmd.dma, GFP_KERNEL);
3087
	if (!cmd.va)
3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099
		return -ENOMEM;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3100 3101
			       OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
			       wrb, &cmd);
3102 3103 3104 3105 3106 3107 3108 3109 3110

	req->hdr.domain = domain;
	req->mac_count = mac_count;
	if (mac_count)
		memcpy(req->mac, mac_array, ETH_ALEN*mac_count);

	status = be_mcc_notify_wait(adapter);

err:
3111
	dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
3112 3113 3114
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3115

3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127
/* Wrapper to delete any active MACs and provision the new mac.
 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
 * current list are active.
 */
int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
{
	bool active_mac = false;
	u8 old_mac[ETH_ALEN];
	u32 pmac_id;
	int status;

	status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
3128 3129
					  &pmac_id, if_id, dom);

3130 3131 3132 3133 3134 3135
	if (!status && active_mac)
		be_cmd_pmac_del(adapter, if_id, pmac_id, dom);

	return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
}

3136
int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
3137
			  u32 domain, u16 intf_id, u16 hsw_mode)
3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_hsw_config *req;
	void *ctxt;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	ctxt = &req->context;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3156 3157
			       OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
			       NULL);
3158 3159 3160 3161 3162 3163 3164

	req->hdr.domain = domain;
	AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
	if (pvid) {
		AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
	}
3165 3166 3167 3168 3169 3170 3171
	if (!BEx_chip(adapter) && hsw_mode) {
		AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
			      ctxt, adapter->hba_port_num);
		AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
		AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
			      ctxt, hsw_mode);
	}
3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182

	be_dws_cpu_to_le(req->context, sizeof(req->context));
	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Get Hyper switch config */
int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
3183
			  u32 domain, u16 intf_id, u8 *mode)
3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_hsw_config *req;
	void *ctxt;
	int status;
	u16 vid;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	ctxt = &req->context;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3203 3204
			       OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
			       NULL);
3205 3206

	req->hdr.domain = domain;
3207 3208
	AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
		      ctxt, intf_id);
3209
	AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
3210

3211
	if (!BEx_chip(adapter) && mode) {
3212 3213 3214 3215
		AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
			      ctxt, adapter->hba_port_num);
		AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
	}
3216 3217 3218 3219 3220 3221
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_hsw_config *resp =
						embedded_payload(wrb);
3222

3223
		be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
3224
		vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3225
				    pvid, &resp->context);
3226 3227 3228 3229 3230
		if (pvid)
			*pvid = le16_to_cpu(vid);
		if (mode)
			*mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
					      port_fwd_type, &resp->context);
3231 3232 3233 3234 3235 3236 3237
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3238 3239 3240 3241
int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config_v1 *req;
S
Suresh Reddy 已提交
3242
	int status = 0;
3243 3244
	struct be_dma_mem cmd;

3245 3246 3247 3248
	if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
			    CMD_SUBSYSTEM_ETH))
		return -EPERM;

S
Suresh Reddy 已提交
3249 3250 3251
	if (be_is_wol_excluded(adapter))
		return status;

S
Suresh Reddy 已提交
3252 3253 3254
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

3255 3256
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
3257
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3258
	if (!cmd.va) {
3259
		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
S
Suresh Reddy 已提交
3260 3261
		status = -ENOMEM;
		goto err;
3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
S
Suresh Reddy 已提交
3274
			       sizeof(*req), wrb, &cmd);
3275 3276 3277 3278 3279 3280 3281

	req->hdr.version = 1;
	req->query_options = BE_GET_WOL_CAP;

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
3282

3283 3284 3285
		resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;

		adapter->wol_cap = resp->wol_settings;
S
Suresh Reddy 已提交
3286 3287
		if (adapter->wol_cap & BE_WOL_CAP)
			adapter->wol_en = true;
3288 3289 3290
	}
err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
3291 3292
	if (cmd.va)
		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3293
	return status;
3294 3295

}
3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318

int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
{
	struct be_dma_mem extfat_cmd;
	struct be_fat_conf_params *cfgs;
	int status;
	int i, j;

	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
	extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
					     &extfat_cmd.dma);
	if (!extfat_cmd.va)
		return -ENOMEM;

	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
	if (status)
		goto err;

	cfgs = (struct be_fat_conf_params *)
			(extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
	for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
		u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
3319

3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355
		for (j = 0; j < num_modes; j++) {
			if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
				cfgs->module[i].trace_lvl[j].dbg_lvl =
							cpu_to_le32(level);
		}
	}

	status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
err:
	pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
			    extfat_cmd.dma);
	return status;
}

int be_cmd_get_fw_log_level(struct be_adapter *adapter)
{
	struct be_dma_mem extfat_cmd;
	struct be_fat_conf_params *cfgs;
	int status, j;
	int level = 0;

	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
	extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
					     &extfat_cmd.dma);

	if (!extfat_cmd.va) {
		dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
			__func__);
		goto err;
	}

	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
	if (!status) {
		cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
						sizeof(struct be_cmd_resp_hdr));
3356

3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367
		for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
			if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
				level = cfgs->module[0].trace_lvl[j].dbg_lvl;
		}
	}
	pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
			    extfat_cmd.dma);
err:
	return level;
}

3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421
int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
				   struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_ext_fat_caps *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
			       cmd->size, wrb, cmd);
	req->parameter_type = cpu_to_le32(1);

	status = be_mbox_notify_wait(adapter);
err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}

int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
				   struct be_dma_mem *cmd,
				   struct be_fat_conf_params *configs)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_ext_fat_caps *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
			       cmd->size, wrb, cmd);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
3422
}
3423

3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_port_name *req;
	int status;

	if (!lancer_chip(adapter)) {
		*port_name = adapter->hba_port_num + '0';
		return 0;
	}

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
			       NULL);
	req->hdr.version = 1;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
3453

3454 3455 3456 3457 3458 3459 3460 3461 3462
		*port_name = resp->port_name[adapter->hba_port_num];
	} else {
		*port_name = adapter->hba_port_num + '0';
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3463 3464 3465 3466 3467 3468 3469 3470
/* Descriptor type */
enum {
	FUNC_DESC = 1,
	VFT_DESC = 2
};

static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
					       int desc_type)
3471
{
3472
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3473
	struct be_nic_res_desc *nic;
3474 3475 3476
	int i;

	for (i = 0; i < desc_count; i++) {
3477
		if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
3478 3479 3480 3481 3482 3483 3484
		    hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
			nic = (struct be_nic_res_desc *)hdr;
			if (desc_type == FUNC_DESC ||
			    (desc_type == VFT_DESC &&
			     nic->flags & (1 << VFT_SHIFT)))
				return nic;
		}
3485

3486 3487
		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
3488
	}
3489 3490 3491
	return NULL;
}

3492 3493 3494 3495 3496 3497 3498 3499 3500 3501
static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
{
	return be_get_nic_desc(buf, desc_count, VFT_DESC);
}

static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
{
	return be_get_nic_desc(buf, desc_count, FUNC_DESC);
}

3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515
static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
						 u32 desc_count)
{
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
	struct be_pcie_res_desc *pcie;
	int i;

	for (i = 0; i < desc_count; i++) {
		if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
		     hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
			pcie = (struct be_pcie_res_desc	*)hdr;
			if (pcie->pf_num == devfn)
				return pcie;
		}
3516

3517 3518 3519
		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
	}
3520
	return NULL;
3521 3522
}

3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537
static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
{
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
	int i;

	for (i = 0; i < desc_count; i++) {
		if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
			return (struct be_port_res_desc *)hdr;

		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
	}
	return NULL;
}

3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555
static void be_copy_nic_desc(struct be_resources *res,
			     struct be_nic_res_desc *desc)
{
	res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
	res->max_vlans = le16_to_cpu(desc->vlan_count);
	res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
	res->max_tx_qs = le16_to_cpu(desc->txq_count);
	res->max_rss_qs = le16_to_cpu(desc->rssq_count);
	res->max_rx_qs = le16_to_cpu(desc->rq_count);
	res->max_evt_qs = le16_to_cpu(desc->eq_count);
	/* Clear flags that driver is not interested in */
	res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
				BE_IF_CAP_FLAGS_WANT;
	/* Need 1 RXQ as the default RXQ */
	if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
		res->max_rss_qs -= 1;
}

3556
/* Uses Mbox */
3557
int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
3558 3559 3560 3561 3562 3563
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_func_config *req;
	int status;
	struct be_dma_mem cmd;

S
Suresh Reddy 已提交
3564 3565 3566
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

3567 3568
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_resp_get_func_config);
3569
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3570 3571
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
S
Suresh Reddy 已提交
3572 3573
		status = -ENOMEM;
		goto err;
3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_FUNC_CONFIG,
			       cmd.size, wrb, &cmd);

3588 3589 3590
	if (skyhawk_chip(adapter))
		req->hdr.version = 1;

3591 3592 3593 3594
	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_func_config *resp = cmd.va;
		u32 desc_count = le32_to_cpu(resp->desc_count);
3595
		struct be_nic_res_desc *desc;
3596

3597
		desc = be_get_func_nic_desc(resp->func_param, desc_count);
3598 3599 3600 3601 3602
		if (!desc) {
			status = -EINVAL;
			goto err;
		}

3603
		adapter->pf_number = desc->pf_num;
3604
		be_copy_nic_desc(res, desc);
3605 3606 3607
	}
err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
3608 3609
	if (cmd.va)
		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3610 3611 3612
	return status;
}

3613
/* Will use MBOX only if MCCQ has not been created */
3614 3615
int be_cmd_get_profile_config(struct be_adapter *adapter,
			      struct be_resources *res, u8 domain)
3616
{
3617
	struct be_cmd_resp_get_profile_config *resp;
3618
	struct be_cmd_req_get_profile_config *req;
3619
	struct be_nic_res_desc *vf_res;
3620
	struct be_pcie_res_desc *pcie;
3621
	struct be_port_res_desc *port;
3622
	struct be_nic_res_desc *nic;
3623
	struct be_mcc_wrb wrb = {0};
3624
	struct be_dma_mem cmd;
3625
	u32 desc_count;
3626 3627 3628
	int status;

	memset(&cmd, 0, sizeof(struct be_dma_mem));
3629 3630 3631
	cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
	if (!cmd.va)
3632 3633
		return -ENOMEM;

3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644
	req = cmd.va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_PROFILE_CONFIG,
			       cmd.size, &wrb, &cmd);

	req->hdr.domain = domain;
	if (!lancer_chip(adapter))
		req->hdr.version = 1;
	req->type = ACTIVE_PROFILE_TYPE;

	status = be_cmd_notify_wait(adapter, &wrb);
3645 3646
	if (status)
		goto err;
3647

3648 3649
	resp = cmd.va;
	desc_count = le32_to_cpu(resp->desc_count);
3650

3651 3652
	pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
				desc_count);
3653
	if (pcie)
3654
		res->max_vfs = le16_to_cpu(pcie->num_vfs);
3655

3656 3657 3658 3659
	port = be_get_port_desc(resp->func_param, desc_count);
	if (port)
		adapter->mc_type = port->mc_type;

3660
	nic = be_get_func_nic_desc(resp->func_param, desc_count);
3661 3662 3663
	if (nic)
		be_copy_nic_desc(res, nic);

3664 3665 3666
	vf_res = be_get_vft_desc(resp->func_param, desc_count);
	if (vf_res)
		res->vf_if_cap_flags = vf_res->cap_flags;
3667
err:
3668
	if (cmd.va)
3669
		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3670 3671 3672
	return status;
}

3673 3674 3675
/* Will use MBOX only if MCCQ has not been created */
static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
				     int size, int count, u8 version, u8 domain)
3676 3677
{
	struct be_cmd_req_set_profile_config *req;
3678 3679
	struct be_mcc_wrb wrb = {0};
	struct be_dma_mem cmd;
3680 3681
	int status;

3682 3683 3684 3685 3686
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_req_set_profile_config);
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
	if (!cmd.va)
		return -ENOMEM;
3687

3688
	req = cmd.va;
3689
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3690 3691
			       OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
			       &wrb, &cmd);
3692
	req->hdr.version = version;
3693
	req->hdr.domain = domain;
3694
	req->desc_count = cpu_to_le32(count);
3695 3696
	memcpy(req->desc, desc, size);

3697 3698 3699 3700
	status = be_cmd_notify_wait(adapter, &wrb);

	if (cmd.va)
		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3701 3702 3703
	return status;
}

3704
/* Mark all fields invalid */
3705
static void be_reset_nic_desc(struct be_nic_res_desc *nic)
3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718
{
	memset(nic, 0, sizeof(*nic));
	nic->unicast_mac_count = 0xFFFF;
	nic->mcc_count = 0xFFFF;
	nic->vlan_count = 0xFFFF;
	nic->mcast_mac_count = 0xFFFF;
	nic->txq_count = 0xFFFF;
	nic->rq_count = 0xFFFF;
	nic->rssq_count = 0xFFFF;
	nic->lro_count = 0xFFFF;
	nic->cq_count = 0xFFFF;
	nic->toe_conn_count = 0xFFFF;
	nic->eq_count = 0xFFFF;
3719
	nic->iface_count = 0xFFFF;
3720
	nic->link_param = 0xFF;
3721
	nic->channel_id_param = cpu_to_le16(0xF000);
3722 3723
	nic->acpi_params = 0xFF;
	nic->wol_param = 0x0F;
3724 3725
	nic->tunnel_iface_count = 0xFFFF;
	nic->direct_tenant_iface_count = 0xFFFF;
3726
	nic->bw_min = 0xFFFFFFFF;
3727 3728 3729
	nic->bw_max = 0xFFFFFFFF;
}

3730 3731 3732 3733 3734 3735 3736 3737 3738 3739
/* Mark all fields invalid */
static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
{
	memset(pcie, 0, sizeof(*pcie));
	pcie->sriov_state = 0xFF;
	pcie->pf_state = 0xFF;
	pcie->pf_type = 0xFF;
	pcie->num_vfs = 0xFFFF;
}

3740 3741
int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
		      u8 domain)
3742
{
3743 3744 3745 3746 3747 3748
	struct be_nic_res_desc nic_desc;
	u32 bw_percent;
	u16 version = 0;

	if (BE3_chip(adapter))
		return be_cmd_set_qos(adapter, max_rate / 10, domain);
3749

3750 3751 3752 3753
	be_reset_nic_desc(&nic_desc);
	nic_desc.pf_num = adapter->pf_number;
	nic_desc.vf_num = domain;
	if (lancer_chip(adapter)) {
3754 3755 3756 3757
		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
		nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
					(1 << NOSV_SHIFT);
3758
		nic_desc.bw_max = cpu_to_le32(max_rate / 10);
3759
	} else {
3760 3761 3762 3763 3764 3765
		version = 1;
		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
		nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
		bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
		nic_desc.bw_max = cpu_to_le32(bw_percent);
3766
	}
3767 3768 3769

	return be_cmd_set_profile_config(adapter, &nic_desc,
					 nic_desc.hdr.desc_len,
3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826
					 1, version, domain);
}

int be_cmd_set_sriov_config(struct be_adapter *adapter,
			    struct be_resources res, u16 num_vfs)
{
	struct {
		struct be_pcie_res_desc pcie;
		struct be_nic_res_desc nic_vft;
	} __packed desc;
	u16 vf_q_count;

	if (BEx_chip(adapter) || lancer_chip(adapter))
		return 0;

	/* PF PCIE descriptor */
	be_reset_pcie_desc(&desc.pcie);
	desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
	desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
	desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
	desc.pcie.pf_num = adapter->pdev->devfn;
	desc.pcie.sriov_state = num_vfs ? 1 : 0;
	desc.pcie.num_vfs = cpu_to_le16(num_vfs);

	/* VF NIC Template descriptor */
	be_reset_nic_desc(&desc.nic_vft);
	desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
	desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
	desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
				(1 << NOSV_SHIFT);
	desc.nic_vft.pf_num = adapter->pdev->devfn;
	desc.nic_vft.vf_num = 0;

	if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
		/* If number of VFs requested is 8 less than max supported,
		 * assign 8 queue pairs to the PF and divide the remaining
		 * resources evenly among the VFs
		 */
		if (num_vfs < (be_max_vfs(adapter) - 8))
			vf_q_count = (res.max_rss_qs - 8) / num_vfs;
		else
			vf_q_count = res.max_rss_qs / num_vfs;

		desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
		desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
		desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
		desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
	} else {
		desc.nic_vft.txq_count = cpu_to_le16(1);
		desc.nic_vft.rq_count = cpu_to_le16(1);
		desc.nic_vft.rssq_count = cpu_to_le16(0);
		/* One CQ for each TX, RX and MCCQ */
		desc.nic_vft.cq_count = cpu_to_le16(3);
	}

	return be_cmd_set_profile_config(adapter, &desc,
					 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877
}

int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_manage_iface_filters *req;
	int status;

	if (iface == 0xFFFFFFFF)
		return -1;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
			       wrb, NULL);
	req->op = op;
	req->target_iface_id = cpu_to_le32(iface);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
{
	struct be_port_res_desc port_desc;

	memset(&port_desc, 0, sizeof(port_desc));
	port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
	port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
	port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
	port_desc.link_num = adapter->hba_port_num;
	if (port) {
		port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
					(1 << RCVID_SHIFT);
		port_desc.nv_port = swab16(port);
	} else {
		port_desc.nv_flags = NV_TYPE_DISABLED;
		port_desc.nv_port = 0;
	}

	return be_cmd_set_profile_config(adapter, &port_desc,
3878
					 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
3879 3880
}

3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913
int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
		     int vf_num)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_iface_list *req;
	struct be_cmd_resp_get_iface_list *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
			       wrb, NULL);
	req->hdr.domain = vf_num + 1;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		resp = (struct be_cmd_resp_get_iface_list *)req;
		vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957
static int lancer_wait_idle(struct be_adapter *adapter)
{
#define SLIPORT_IDLE_TIMEOUT 30
	u32 reg_val;
	int status = 0, i;

	for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
		reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
		if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
			break;

		ssleep(1);
	}

	if (i == SLIPORT_IDLE_TIMEOUT)
		status = -1;

	return status;
}

int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
{
	int status = 0;

	status = lancer_wait_idle(adapter);
	if (status)
		return status;

	iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);

	return status;
}

/* Routine to check whether dump image is present or not */
bool dump_present(struct be_adapter *adapter)
{
	u32 sliport_status = 0;

	sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
	return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
}

int lancer_initiate_dump(struct be_adapter *adapter)
{
3958
	struct device *dev = &adapter->pdev->dev;
3959 3960
	int status;

3961 3962 3963 3964 3965
	if (dump_present(adapter)) {
		dev_info(dev, "Previous dump not cleared, not forcing dump\n");
		return -EEXIST;
	}

3966 3967 3968 3969
	/* give firmware reset and diagnostic dump */
	status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
				     PHYSDEV_CONTROL_DD_MASK);
	if (status < 0) {
3970
		dev_err(dev, "FW reset failed\n");
3971 3972 3973 3974 3975 3976 3977 3978
		return status;
	}

	status = lancer_wait_idle(adapter);
	if (status)
		return status;

	if (!dump_present(adapter)) {
3979 3980
		dev_err(dev, "FW dump not generated\n");
		return -EIO;
3981 3982 3983 3984 3985
	}

	return 0;
}

3986 3987 3988 3989 3990 3991 3992 3993
int lancer_delete_dump(struct be_adapter *adapter)
{
	int status;

	status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
	return be_cmd_status(status);
}

3994 3995 3996 3997 3998 3999 4000
/* Uses sync mcc */
int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_enable_disable_vf *req;
	int status;

4001
	if (BEx_chip(adapter))
4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025
		return 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
			       wrb, NULL);

	req->hdr.domain = domain;
	req->enable = 1;
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050
int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_intr_set *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
			       wrb, NULL);

	req->intr_enabled = intr_enable;

	status = be_mbox_notify_wait(adapter);

	mutex_unlock(&adapter->mbox_lock);
	return status;
}

4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076
/* Uses MBOX */
int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
{
	struct be_cmd_req_get_active_profile *req;
	struct be_mcc_wrb *wrb;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
			       wrb, NULL);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_active_profile *resp =
							embedded_payload(wrb);
4077

4078 4079 4080 4081 4082 4083 4084 4085
		*profile_id = le16_to_cpu(resp->active_profile_id);
	}

err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}

4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124
int be_cmd_set_logical_link_config(struct be_adapter *adapter,
				   int link_state, u8 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_ll_link *req;
	int status;

	if (BEx_chip(adapter) || lancer_chip(adapter))
		return 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
			       sizeof(*req), wrb, NULL);

	req->hdr.version = 1;
	req->hdr.domain = domain;

	if (link_state == IFLA_VF_LINK_STATE_ENABLE)
		req->link_config |= 1;

	if (link_state == IFLA_VF_LINK_STATE_AUTO)
		req->link_config |= 1 << PLINK_TRACK_SHIFT;

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

4125
int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
4126
		    int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161
{
	struct be_adapter *adapter = netdev_priv(netdev_handle);
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
	struct be_cmd_req_hdr *req;
	struct be_cmd_resp_hdr *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);
	resp = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
			       hdr->opcode, wrb_payload_size, wrb, NULL);
	memcpy(req, wrb_payload, wrb_payload_size);
	be_dws_cpu_to_le(req, wrb_payload_size);

	status = be_mcc_notify_wait(adapter);
	if (cmd_status)
		*cmd_status = (status & 0xffff);
	if (ext_status)
		*ext_status = 0;
	memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
	be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
EXPORT_SYMBOL(be_roce_mcc_cmd);