exynos4.dtsi 19.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Samsung's Exynos4 SoC series common device tree source
 *
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 * Copyright (c) 2010-2011 Linaro Ltd.
 *		www.linaro.org
 *
 * Samsung's Exynos4 SoC series device nodes are listed in this file.  Particular
 * SoCs from Exynos4 series can include this file and provide values for SoCs
 * specfic bindings.
 *
 * Note: This file does not include device nodes for all the controllers in
 * Exynos4 SoCs. As device tree coverage for Exynos4 increases, additional
 * nodes can be added to this file.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

22
#include <dt-bindings/clock/exynos4.h>
23
#include <dt-bindings/clock/exynos-audss-clk.h>
24
#include "skeleton.dtsi"
25 26 27 28 29 30 31 32

/ {
	interrupt-parent = <&gic>;

	aliases {
		spi0 = &spi_0;
		spi1 = &spi_1;
		spi2 = &spi_2;
33 34 35 36 37 38 39 40
		i2c0 = &i2c_0;
		i2c1 = &i2c_1;
		i2c2 = &i2c_2;
		i2c3 = &i2c_3;
		i2c4 = &i2c_4;
		i2c5 = &i2c_5;
		i2c6 = &i2c_6;
		i2c7 = &i2c_7;
41
		i2c8 = &i2c_8;
42 43 44 45 46 47
		csis0 = &csis_0;
		csis1 = &csis_1;
		fimc0 = &fimc_0;
		fimc1 = &fimc_1;
		fimc2 = &fimc_2;
		fimc3 = &fimc_3;
48 49 50 51
		serial0 = &serial_0;
		serial1 = &serial_1;
		serial2 = &serial_2;
		serial3 = &serial_3;
52 53
	};

54 55 56 57 58 59 60 61 62 63 64
	clock_audss: clock-controller@03810000 {
		compatible = "samsung,exynos4210-audss-clock";
		reg = <0x03810000 0x0C>;
		#clock-cells = <1>;
	};

	i2s0: i2s@03830000 {
		compatible = "samsung,s5pv210-i2s";
		reg = <0x03830000 0x100>;
		clocks = <&clock_audss EXYNOS_I2S_BUS>;
		clock-names = "iis";
65 66
		#clock-cells = <1>;
		clock-output-names = "i2s_cdclk0";
67 68 69
		dmas = <&pdma0 12>, <&pdma0 11>, <&pdma0 10>;
		dma-names = "tx", "rx", "tx-sec";
		samsung,idma-addr = <0x03000000>;
70
		#sound-dai-cells = <1>;
71 72 73
		status = "disabled";
	};

74 75 76 77 78
	chipid@10000000 {
		compatible = "samsung,exynos4210-chipid";
		reg = <0x10000000 0x100>;
	};

79 80 81 82
	mipi_phy: video-phy@10020710 {
		compatible = "samsung,s5pv210-mipi-video-phy";
		reg = <0x10020710 8>;
		#phy-cells = <1>;
83
		syscon = <&pmu_system_controller>;
84 85
	};

86 87 88
	pd_mfc: mfc-power-domain@10023C40 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C40 0x20>;
89
		#power-domain-cells = <0>;
90 91 92 93 94
	};

	pd_g3d: g3d-power-domain@10023C60 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C60 0x20>;
95
		#power-domain-cells = <0>;
96 97 98 99 100
	};

	pd_lcd0: lcd0-power-domain@10023C80 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C80 0x20>;
101
		#power-domain-cells = <0>;
102 103 104 105 106
	};

	pd_tv: tv-power-domain@10023C20 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C20 0x20>;
107
		#power-domain-cells = <0>;
108
		power-domains = <&pd_lcd0>;
109 110 111 112 113
	};

	pd_cam: cam-power-domain@10023C00 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C00 0x20>;
114
		#power-domain-cells = <0>;
115 116 117 118 119
	};

	pd_gps: gps-power-domain@10023CE0 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023CE0 0x20>;
120
		#power-domain-cells = <0>;
121 122
	};

123 124 125
	pd_gps_alive: gps-alive-power-domain@10023D00 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023D00 0x20>;
126
		#power-domain-cells = <0>;
127 128
	};

129
	gic: interrupt-controller@10490000 {
130 131 132
		compatible = "arm,cortex-a9-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
133
		reg = <0x10490000 0x10000>, <0x10480000 0x10000>;
134 135
	};

136
	combiner: interrupt-controller@10440000 {
137 138 139 140 141 142
		compatible = "samsung,exynos4210-combiner";
		#interrupt-cells = <2>;
		interrupt-controller;
		reg = <0x10440000 0x1000>;
	};

143 144 145 146 147 148
	pmu {
		compatible = "arm,cortex-a9-pmu";
		interrupt-parent = <&combiner>;
		interrupts = <2 2>, <3 2>;
	};

149
	sys_reg: syscon@10010000 {
150 151 152 153
		compatible = "samsung,exynos4-sysreg", "syscon";
		reg = <0x10010000 0x400>;
	};

154 155 156
	pmu_system_controller: system-controller@10020000 {
		compatible = "samsung,exynos4210-pmu", "syscon";
		reg = <0x10020000 0x4000>;
157 158 159
		interrupt-controller;
		#interrupt-cells = <3>;
		interrupt-parent = <&gic>;
160 161
	};

162 163 164 165
	dsi_0: dsi@11C80000 {
		compatible = "samsung,exynos4210-mipi-dsi";
		reg = <0x11C80000 0x10000>;
		interrupts = <0 79 0>;
166
		power-domains = <&pd_lcd0>;
167 168
		phys = <&mipi_phy 1>;
		phy-names = "dsim";
169
		clocks = <&clock CLK_DSIM0>, <&clock CLK_SCLK_MIPI0>;
170 171 172 173 174 175
		clock-names = "bus_clk", "pll_clk";
		status = "disabled";
		#address-cells = <1>;
		#size-cells = <0>;
	};

176 177 178 179 180
	camera {
		compatible = "samsung,fimc", "simple-bus";
		status = "disabled";
		#address-cells = <1>;
		#size-cells = <1>;
181 182
		#clock-cells = <1>;
		clock-output-names = "cam_a_clkout", "cam_b_clkout";
183 184 185 186 187 188
		ranges;

		fimc_0: fimc@11800000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11800000 0x1000>;
			interrupts = <0 84 0>;
189
			clocks = <&clock CLK_FIMC0>, <&clock CLK_SCLK_FIMC0>;
190
			clock-names = "fimc", "sclk_fimc";
191
			power-domains = <&pd_cam>;
192 193 194 195 196 197 198 199
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_1: fimc@11810000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11810000 0x1000>;
			interrupts = <0 85 0>;
200
			clocks = <&clock CLK_FIMC1>, <&clock CLK_SCLK_FIMC1>;
201
			clock-names = "fimc", "sclk_fimc";
202
			power-domains = <&pd_cam>;
203 204 205 206 207 208 209 210
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_2: fimc@11820000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11820000 0x1000>;
			interrupts = <0 86 0>;
211
			clocks = <&clock CLK_FIMC2>, <&clock CLK_SCLK_FIMC2>;
212
			clock-names = "fimc", "sclk_fimc";
213
			power-domains = <&pd_cam>;
214 215 216 217 218 219 220 221
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_3: fimc@11830000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11830000 0x1000>;
			interrupts = <0 87 0>;
222
			clocks = <&clock CLK_FIMC3>, <&clock CLK_SCLK_FIMC3>;
223
			clock-names = "fimc", "sclk_fimc";
224
			power-domains = <&pd_cam>;
225 226 227 228 229 230 231 232
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		csis_0: csis@11880000 {
			compatible = "samsung,exynos4210-csis";
			reg = <0x11880000 0x4000>;
			interrupts = <0 78 0>;
233
			clocks = <&clock CLK_CSIS0>, <&clock CLK_SCLK_CSIS0>;
234 235
			clock-names = "csis", "sclk_csis";
			bus-width = <4>;
236
			power-domains = <&pd_cam>;
237 238
			phys = <&mipi_phy 0>;
			phy-names = "csis";
239 240 241 242 243 244 245 246 247
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		csis_1: csis@11890000 {
			compatible = "samsung,exynos4210-csis";
			reg = <0x11890000 0x4000>;
			interrupts = <0 80 0>;
248
			clocks = <&clock CLK_CSIS1>, <&clock CLK_SCLK_CSIS1>;
249 250
			clock-names = "csis", "sclk_csis";
			bus-width = <2>;
251
			power-domains = <&pd_cam>;
252 253
			phys = <&mipi_phy 2>;
			phy-names = "csis";
254 255 256 257 258 259
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};
	};

260 261 262 263
	watchdog@10060000 {
		compatible = "samsung,s3c2410-wdt";
		reg = <0x10060000 0x100>;
		interrupts = <0 43 0>;
264
		clocks = <&clock CLK_WDT>;
265
		clock-names = "watchdog";
266
		status = "disabled";
267 268 269 270 271
	};

	rtc@10070000 {
		compatible = "samsung,s3c6410-rtc";
		reg = <0x10070000 0x100>;
272
		interrupt-parent = <&pmu_system_controller>;
273
		interrupts = <0 44 0>, <0 45 0>;
274
		clocks = <&clock CLK_RTC>;
275
		clock-names = "rtc";
276
		status = "disabled";
277 278 279 280 281 282
	};

	keypad@100A0000 {
		compatible = "samsung,s5pv210-keypad";
		reg = <0x100A0000 0x100>;
		interrupts = <0 109 0>;
283
		clocks = <&clock CLK_KEYIF>;
284
		clock-names = "keypad";
285
		status = "disabled";
286 287 288 289 290 291
	};

	sdhci@12510000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12510000 0x100>;
		interrupts = <0 73 0>;
292
		clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>;
293
		clock-names = "hsmmc", "mmc_busclk.2";
294
		status = "disabled";
295 296 297 298 299 300
	};

	sdhci@12520000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12520000 0x100>;
		interrupts = <0 74 0>;
301
		clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>;
302
		clock-names = "hsmmc", "mmc_busclk.2";
303
		status = "disabled";
304 305 306 307 308 309
	};

	sdhci@12530000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12530000 0x100>;
		interrupts = <0 75 0>;
310
		clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>;
311
		clock-names = "hsmmc", "mmc_busclk.2";
312
		status = "disabled";
313 314 315 316 317 318
	};

	sdhci@12540000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12540000 0x100>;
		interrupts = <0 76 0>;
319
		clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>;
320
		clock-names = "hsmmc", "mmc_busclk.2";
321
		status = "disabled";
322 323 324 325 326 327 328 329 330 331
	};

	exynos_usbphy: exynos-usbphy@125B0000 {
		compatible = "samsung,exynos4210-usb2-phy";
		reg = <0x125B0000 0x100>;
		samsung,pmureg-phandle = <&pmu_system_controller>;
		clocks = <&clock CLK_USB_DEVICE>, <&clock CLK_XUSBXTI>;
		clock-names = "phy", "ref";
		#phy-cells = <1>;
		status = "disabled";
332 333 334 335 336 337 338 339 340 341 342
	};

	hsotg@12480000 {
		compatible = "samsung,s3c6400-hsotg";
		reg = <0x12480000 0x20000>;
		interrupts = <0 71 0>;
		clocks = <&clock CLK_USB_DEVICE>;
		clock-names = "otg";
		phys = <&exynos_usbphy 0>;
		phy-names = "usb2-phy";
		status = "disabled";
343 344
	};

345 346 347 348
	ehci@12580000 {
		compatible = "samsung,exynos4210-ehci";
		reg = <0x12580000 0x100>;
		interrupts = <0 70 0>;
349
		clocks = <&clock CLK_USB_HOST>;
350 351
		clock-names = "usbhost";
		status = "disabled";
352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
		#address-cells = <1>;
		#size-cells = <0>;
		port@0 {
		    reg = <0>;
		    phys = <&exynos_usbphy 1>;
		    status = "disabled";
		};
		port@1 {
		    reg = <1>;
		    phys = <&exynos_usbphy 2>;
		    status = "disabled";
		};
		port@2 {
		    reg = <2>;
		    phys = <&exynos_usbphy 3>;
		    status = "disabled";
		};
369 370 371 372 373 374
	};

	ohci@12590000 {
		compatible = "samsung,exynos4210-ohci";
		reg = <0x12590000 0x100>;
		interrupts = <0 70 0>;
375
		clocks = <&clock CLK_USB_HOST>;
376 377
		clock-names = "usbhost";
		status = "disabled";
378 379 380 381 382 383 384
		#address-cells = <1>;
		#size-cells = <0>;
		port@0 {
		    reg = <0>;
		    phys = <&exynos_usbphy 1>;
		    status = "disabled";
		};
385 386
	};

387
	i2s1: i2s@13960000 {
388
		compatible = "samsung,s3c6410-i2s";
389 390 391
		reg = <0x13960000 0x100>;
		clocks = <&clock CLK_I2S1>;
		clock-names = "iis";
392 393
		#clock-cells = <1>;
		clock-output-names = "i2s_cdclk1";
394 395
		dmas = <&pdma1 12>, <&pdma1 11>;
		dma-names = "tx", "rx";
396
		#sound-dai-cells = <1>;
397 398 399 400
		status = "disabled";
	};

	i2s2: i2s@13970000 {
401
		compatible = "samsung,s3c6410-i2s";
402 403 404
		reg = <0x13970000 0x100>;
		clocks = <&clock CLK_I2S2>;
		clock-names = "iis";
405 406
		#clock-cells = <1>;
		clock-output-names = "i2s_cdclk2";
407 408
		dmas = <&pdma0 14>, <&pdma0 13>;
		dma-names = "tx", "rx";
409
		#sound-dai-cells = <1>;
410 411 412
		status = "disabled";
	};

413 414 415 416
	mfc: codec@13400000 {
		compatible = "samsung,mfc-v5";
		reg = <0x13400000 0x10000>;
		interrupts = <0 94 0>;
417
		power-domains = <&pd_mfc>;
418 419
		clocks = <&clock CLK_MFC>, <&clock CLK_SCLK_MFC>;
		clock-names = "mfc", "sclk_mfc";
420 421 422
		status = "disabled";
	};

423
	serial_0: serial@13800000 {
424 425 426
		compatible = "samsung,exynos4210-uart";
		reg = <0x13800000 0x100>;
		interrupts = <0 52 0>;
427
		clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
428
		clock-names = "uart", "clk_uart_baud0";
429
		status = "disabled";
430 431
	};

432
	serial_1: serial@13810000 {
433 434 435
		compatible = "samsung,exynos4210-uart";
		reg = <0x13810000 0x100>;
		interrupts = <0 53 0>;
436
		clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
437
		clock-names = "uart", "clk_uart_baud0";
438
		status = "disabled";
439 440
	};

441
	serial_2: serial@13820000 {
442 443 444
		compatible = "samsung,exynos4210-uart";
		reg = <0x13820000 0x100>;
		interrupts = <0 54 0>;
445
		clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
446
		clock-names = "uart", "clk_uart_baud0";
447
		status = "disabled";
448 449
	};

450
	serial_3: serial@13830000 {
451 452 453
		compatible = "samsung,exynos4210-uart";
		reg = <0x13830000 0x100>;
		interrupts = <0 55 0>;
454
		clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
455
		clock-names = "uart", "clk_uart_baud0";
456
		status = "disabled";
457 458
	};

459
	i2c_0: i2c@13860000 {
460 461
		#address-cells = <1>;
		#size-cells = <0>;
462 463 464
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13860000 0x100>;
		interrupts = <0 58 0>;
465
		clocks = <&clock CLK_I2C0>;
466
		clock-names = "i2c";
467 468
		pinctrl-names = "default";
		pinctrl-0 = <&i2c0_bus>;
469
		status = "disabled";
470 471
	};

472
	i2c_1: i2c@13870000 {
473 474
		#address-cells = <1>;
		#size-cells = <0>;
475 476 477
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13870000 0x100>;
		interrupts = <0 59 0>;
478
		clocks = <&clock CLK_I2C1>;
479
		clock-names = "i2c";
480 481
		pinctrl-names = "default";
		pinctrl-0 = <&i2c1_bus>;
482
		status = "disabled";
483 484
	};

485
	i2c_2: i2c@13880000 {
486 487
		#address-cells = <1>;
		#size-cells = <0>;
488 489 490
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13880000 0x100>;
		interrupts = <0 60 0>;
491
		clocks = <&clock CLK_I2C2>;
492
		clock-names = "i2c";
493 494
		pinctrl-names = "default";
		pinctrl-0 = <&i2c2_bus>;
495
		status = "disabled";
496 497
	};

498
	i2c_3: i2c@13890000 {
499 500
		#address-cells = <1>;
		#size-cells = <0>;
501 502 503
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13890000 0x100>;
		interrupts = <0 61 0>;
504
		clocks = <&clock CLK_I2C3>;
505
		clock-names = "i2c";
506 507
		pinctrl-names = "default";
		pinctrl-0 = <&i2c3_bus>;
508
		status = "disabled";
509 510
	};

511
	i2c_4: i2c@138A0000 {
512 513
		#address-cells = <1>;
		#size-cells = <0>;
514 515 516
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138A0000 0x100>;
		interrupts = <0 62 0>;
517
		clocks = <&clock CLK_I2C4>;
518
		clock-names = "i2c";
519 520
		pinctrl-names = "default";
		pinctrl-0 = <&i2c4_bus>;
521
		status = "disabled";
522 523
	};

524
	i2c_5: i2c@138B0000 {
525 526
		#address-cells = <1>;
		#size-cells = <0>;
527 528 529
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138B0000 0x100>;
		interrupts = <0 63 0>;
530
		clocks = <&clock CLK_I2C5>;
531
		clock-names = "i2c";
532 533
		pinctrl-names = "default";
		pinctrl-0 = <&i2c5_bus>;
534
		status = "disabled";
535 536
	};

537
	i2c_6: i2c@138C0000 {
538 539
		#address-cells = <1>;
		#size-cells = <0>;
540 541 542
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138C0000 0x100>;
		interrupts = <0 64 0>;
543
		clocks = <&clock CLK_I2C6>;
544
		clock-names = "i2c";
545 546
		pinctrl-names = "default";
		pinctrl-0 = <&i2c6_bus>;
547
		status = "disabled";
548 549
	};

550
	i2c_7: i2c@138D0000 {
551 552
		#address-cells = <1>;
		#size-cells = <0>;
553 554 555
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138D0000 0x100>;
		interrupts = <0 65 0>;
556
		clocks = <&clock CLK_I2C7>;
557
		clock-names = "i2c";
558 559
		pinctrl-names = "default";
		pinctrl-0 = <&i2c7_bus>;
560
		status = "disabled";
561 562
	};

563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
	i2c_8: i2c@138E0000 {
		#address-cells = <1>;
		#size-cells = <0>;
		compatible = "samsung,s3c2440-hdmiphy-i2c";
		reg = <0x138E0000 0x100>;
		interrupts = <0 93 0>;
		clocks = <&clock CLK_I2C_HDMI>;
		clock-names = "i2c";
		status = "disabled";

		hdmi_i2c_phy: hdmiphy@38 {
			compatible = "exynos4210-hdmiphy";
			reg = <0x38>;
		};
	};

579 580 581 582
	spi_0: spi@13920000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13920000 0x100>;
		interrupts = <0 66 0>;
583 584
		dmas = <&pdma0 7>, <&pdma0 6>;
		dma-names = "tx", "rx";
585 586
		#address-cells = <1>;
		#size-cells = <0>;
587
		clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
588
		clock-names = "spi", "spi_busclk0";
589 590
		pinctrl-names = "default";
		pinctrl-0 = <&spi0_bus>;
591
		status = "disabled";
592 593 594 595 596 597
	};

	spi_1: spi@13930000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13930000 0x100>;
		interrupts = <0 67 0>;
598 599
		dmas = <&pdma1 7>, <&pdma1 6>;
		dma-names = "tx", "rx";
600 601
		#address-cells = <1>;
		#size-cells = <0>;
602
		clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
603
		clock-names = "spi", "spi_busclk0";
604 605
		pinctrl-names = "default";
		pinctrl-0 = <&spi1_bus>;
606
		status = "disabled";
607 608 609 610 611 612
	};

	spi_2: spi@13940000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13940000 0x100>;
		interrupts = <0 68 0>;
613 614
		dmas = <&pdma0 9>, <&pdma0 8>;
		dma-names = "tx", "rx";
615 616
		#address-cells = <1>;
		#size-cells = <0>;
617
		clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
618
		clock-names = "spi", "spi_busclk0";
619 620
		pinctrl-names = "default";
		pinctrl-0 = <&spi2_bus>;
621
		status = "disabled";
622 623
	};

624 625 626 627
	pwm@139D0000 {
		compatible = "samsung,exynos4210-pwm";
		reg = <0x139D0000 0x1000>;
		interrupts = <0 37 0>, <0 38 0>, <0 39 0>, <0 40 0>, <0 41 0>;
628
		clocks = <&clock CLK_PWM>;
629
		clock-names = "timers";
630
		#pwm-cells = <3>;
631 632 633
		status = "disabled";
	};

634 635 636 637 638 639 640 641 642 643 644
	amba {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "arm,amba-bus";
		interrupt-parent = <&gic>;
		ranges;

		pdma0: pdma@12680000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12680000 0x1000>;
			interrupts = <0 35 0>;
645
			clocks = <&clock CLK_PDMA0>;
646
			clock-names = "apb_pclk";
647 648 649
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
650 651 652 653 654 655
		};

		pdma1: pdma@12690000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12690000 0x1000>;
			interrupts = <0 36 0>;
656
			clocks = <&clock CLK_PDMA1>;
657
			clock-names = "apb_pclk";
658 659 660
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
661
		};
662 663 664 665 666

		mdma1: mdma@12850000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12850000 0x1000>;
			interrupts = <0 34 0>;
667
			clocks = <&clock CLK_MDMA>;
668
			clock-names = "apb_pclk";
669 670 671
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <1>;
672
		};
673
	};
674 675 676 677 678 679 680

	fimd: fimd@11c00000 {
		compatible = "samsung,exynos4210-fimd";
		interrupt-parent = <&combiner>;
		reg = <0x11c00000 0x20000>;
		interrupt-names = "fifo", "vsync", "lcd_sys";
		interrupts = <11 0>, <11 1>, <11 2>;
681
		clocks = <&clock CLK_SCLK_FIMD0>, <&clock CLK_FIMD0>;
682
		clock-names = "sclk_fimd", "fimd";
683
		power-domains = <&pd_lcd0>;
684
		samsung,sysreg = <&sys_reg>;
685 686
		status = "disabled";
	};
687

688 689 690 691
	tmu: tmu@100C0000 {
		#include "exynos4412-tmu-sensor-conf.dtsi"
	};

692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
	hdmi: hdmi@12D00000 {
		compatible = "samsung,exynos4210-hdmi";
		reg = <0x12D00000 0x70000>;
		interrupts = <0 92 0>;
		clock-names = "hdmi", "sclk_hdmi", "sclk_pixel", "sclk_hdmiphy",
			"mout_hdmi";
		clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
			<&clock CLK_SCLK_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
			<&clock CLK_MOUT_HDMI>;
		phy = <&hdmi_i2c_phy>;
		power-domains = <&pd_tv>;
		samsung,syscon-phandle = <&pmu_system_controller>;
		status = "disabled";
	};

	mixer: mixer@12C10000 {
		compatible = "samsung,exynos4210-mixer";
		interrupts = <0 91 0>;
		reg = <0x12C10000 0x2100>, <0x12c00000 0x300>;
		power-domains = <&pd_tv>;
		status = "disabled";
	};

715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
	ppmu_dmc0: ppmu_dmc0@106a0000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x106a0000 0x2000>;
		clocks = <&clock CLK_PPMUDMC0>;
		clock-names = "ppmu";
		status = "disabled";
	};

	ppmu_dmc1: ppmu_dmc1@106b0000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x106b0000 0x2000>;
		clocks = <&clock CLK_PPMUDMC1>;
		clock-names = "ppmu";
		status = "disabled";
	};

	ppmu_cpu: ppmu_cpu@106c0000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x106c0000 0x2000>;
		clocks = <&clock CLK_PPMUCPU>;
		clock-names = "ppmu";
		status = "disabled";
	};

	ppmu_acp: ppmu_acp@10ae0000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x106e0000 0x2000>;
		status = "disabled";
	};

	ppmu_rightbus: ppmu_rightbus@112a0000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x112a0000 0x2000>;
		clocks = <&clock CLK_PPMURIGHT>;
		clock-names = "ppmu";
		status = "disabled";
	};

	ppmu_leftbus: ppmu_leftbus0@116a0000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x116a0000 0x2000>;
		clocks = <&clock CLK_PPMULEFT>;
		clock-names = "ppmu";
		status = "disabled";
	};

	ppmu_camif: ppmu_camif@11ac0000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x11ac0000 0x2000>;
		clocks = <&clock CLK_PPMUCAMIF>;
		clock-names = "ppmu";
		status = "disabled";
	};

	ppmu_lcd0: ppmu_lcd0@11e40000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x11e40000 0x2000>;
		clocks = <&clock CLK_PPMULCD0>;
		clock-names = "ppmu";
		status = "disabled";
	};

	ppmu_fsys: ppmu_g3d@12630000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x12630000 0x2000>;
		status = "disabled";
	};

	ppmu_image: ppmu_image@12aa0000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x12aa0000 0x2000>;
		clocks = <&clock CLK_PPMUIMAGE>;
		clock-names = "ppmu";
		status = "disabled";
	};

	ppmu_tv: ppmu_tv@12e40000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x12e40000 0x2000>;
		clocks = <&clock CLK_PPMUTV>;
		clock-names = "ppmu";
		status = "disabled";
	};

	ppmu_g3d: ppmu_g3d@13220000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x13220000 0x2000>;
		clocks = <&clock CLK_PPMUG3D>;
		clock-names = "ppmu";
		status = "disabled";
	};

	ppmu_mfc_left: ppmu_mfc_left@13660000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x13660000 0x2000>;
		clocks = <&clock CLK_PPMUMFC_L>;
		clock-names = "ppmu";
		status = "disabled";
	};

	ppmu_mfc_right: ppmu_mfc_right@13670000 {
		compatible = "samsung,exynos-ppmu";
		reg = <0x13670000 0x2000>;
		clocks = <&clock CLK_PPMUMFC_R>;
		clock-names = "ppmu";
		status = "disabled";
	};
822
};