exynos4.dtsi 15.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Samsung's Exynos4 SoC series common device tree source
 *
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 * Copyright (c) 2010-2011 Linaro Ltd.
 *		www.linaro.org
 *
 * Samsung's Exynos4 SoC series device nodes are listed in this file.  Particular
 * SoCs from Exynos4 series can include this file and provide values for SoCs
 * specfic bindings.
 *
 * Note: This file does not include device nodes for all the controllers in
 * Exynos4 SoCs. As device tree coverage for Exynos4 increases, additional
 * nodes can be added to this file.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

22
#include <dt-bindings/clock/exynos4.h>
23
#include <dt-bindings/clock/exynos-audss-clk.h>
24
#include "skeleton.dtsi"
25 26 27 28 29 30 31 32

/ {
	interrupt-parent = <&gic>;

	aliases {
		spi0 = &spi_0;
		spi1 = &spi_1;
		spi2 = &spi_2;
33 34 35 36 37 38 39 40
		i2c0 = &i2c_0;
		i2c1 = &i2c_1;
		i2c2 = &i2c_2;
		i2c3 = &i2c_3;
		i2c4 = &i2c_4;
		i2c5 = &i2c_5;
		i2c6 = &i2c_6;
		i2c7 = &i2c_7;
41 42 43 44 45 46
		csis0 = &csis_0;
		csis1 = &csis_1;
		fimc0 = &fimc_0;
		fimc1 = &fimc_1;
		fimc2 = &fimc_2;
		fimc3 = &fimc_3;
47 48 49 50
		serial0 = &serial_0;
		serial1 = &serial_1;
		serial2 = &serial_2;
		serial3 = &serial_3;
51 52
	};

53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
	clock_audss: clock-controller@03810000 {
		compatible = "samsung,exynos4210-audss-clock";
		reg = <0x03810000 0x0C>;
		#clock-cells = <1>;
	};

	i2s0: i2s@03830000 {
		compatible = "samsung,s5pv210-i2s";
		reg = <0x03830000 0x100>;
		clocks = <&clock_audss EXYNOS_I2S_BUS>;
		clock-names = "iis";
		dmas = <&pdma0 12>, <&pdma0 11>, <&pdma0 10>;
		dma-names = "tx", "rx", "tx-sec";
		samsung,idma-addr = <0x03000000>;
		status = "disabled";
	};

70 71 72 73 74
	chipid@10000000 {
		compatible = "samsung,exynos4210-chipid";
		reg = <0x10000000 0x100>;
	};

75 76 77 78 79 80
	mipi_phy: video-phy@10020710 {
		compatible = "samsung,s5pv210-mipi-video-phy";
		reg = <0x10020710 8>;
		#phy-cells = <1>;
	};

81 82 83
	pd_mfc: mfc-power-domain@10023C40 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C40 0x20>;
84
		#power-domain-cells = <0>;
85 86 87 88 89
	};

	pd_g3d: g3d-power-domain@10023C60 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C60 0x20>;
90
		#power-domain-cells = <0>;
91 92 93 94 95
	};

	pd_lcd0: lcd0-power-domain@10023C80 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C80 0x20>;
96
		#power-domain-cells = <0>;
97 98 99 100 101
	};

	pd_tv: tv-power-domain@10023C20 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C20 0x20>;
102
		#power-domain-cells = <0>;
103 104 105 106 107
	};

	pd_cam: cam-power-domain@10023C00 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C00 0x20>;
108
		#power-domain-cells = <0>;
109 110 111 112 113
	};

	pd_gps: gps-power-domain@10023CE0 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023CE0 0x20>;
114
		#power-domain-cells = <0>;
115 116
	};

117 118 119
	pd_gps_alive: gps-alive-power-domain@10023D00 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023D00 0x20>;
120
		#power-domain-cells = <0>;
121 122
	};

123
	gic: interrupt-controller@10490000 {
124 125 126
		compatible = "arm,cortex-a9-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
127
		reg = <0x10490000 0x10000>, <0x10480000 0x10000>;
128 129
	};

130
	combiner: interrupt-controller@10440000 {
131 132 133 134 135 136
		compatible = "samsung,exynos4210-combiner";
		#interrupt-cells = <2>;
		interrupt-controller;
		reg = <0x10440000 0x1000>;
	};

137 138 139 140 141 142
	pmu {
		compatible = "arm,cortex-a9-pmu";
		interrupt-parent = <&combiner>;
		interrupts = <2 2>, <3 2>;
	};

143
	sys_reg: syscon@10010000 {
144 145 146 147
		compatible = "samsung,exynos4-sysreg", "syscon";
		reg = <0x10010000 0x400>;
	};

148 149 150 151 152
	pmu_system_controller: system-controller@10020000 {
		compatible = "samsung,exynos4210-pmu", "syscon";
		reg = <0x10020000 0x4000>;
	};

153 154 155 156
	dsi_0: dsi@11C80000 {
		compatible = "samsung,exynos4210-mipi-dsi";
		reg = <0x11C80000 0x10000>;
		interrupts = <0 79 0>;
157
		power-domains = <&pd_lcd0>;
158 159
		phys = <&mipi_phy 1>;
		phy-names = "dsim";
160
		clocks = <&clock CLK_DSIM0>, <&clock CLK_SCLK_MIPI0>;
161 162 163 164 165 166
		clock-names = "bus_clk", "pll_clk";
		status = "disabled";
		#address-cells = <1>;
		#size-cells = <0>;
	};

167 168 169 170 171
	camera {
		compatible = "samsung,fimc", "simple-bus";
		status = "disabled";
		#address-cells = <1>;
		#size-cells = <1>;
172 173
		#clock-cells = <1>;
		clock-output-names = "cam_a_clkout", "cam_b_clkout";
174 175 176 177 178 179
		ranges;

		fimc_0: fimc@11800000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11800000 0x1000>;
			interrupts = <0 84 0>;
180
			clocks = <&clock CLK_FIMC0>, <&clock CLK_SCLK_FIMC0>;
181
			clock-names = "fimc", "sclk_fimc";
182
			power-domains = <&pd_cam>;
183 184 185 186 187 188 189 190
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_1: fimc@11810000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11810000 0x1000>;
			interrupts = <0 85 0>;
191
			clocks = <&clock CLK_FIMC1>, <&clock CLK_SCLK_FIMC1>;
192
			clock-names = "fimc", "sclk_fimc";
193
			power-domains = <&pd_cam>;
194 195 196 197 198 199 200 201
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_2: fimc@11820000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11820000 0x1000>;
			interrupts = <0 86 0>;
202
			clocks = <&clock CLK_FIMC2>, <&clock CLK_SCLK_FIMC2>;
203
			clock-names = "fimc", "sclk_fimc";
204
			power-domains = <&pd_cam>;
205 206 207 208 209 210 211 212
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_3: fimc@11830000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11830000 0x1000>;
			interrupts = <0 87 0>;
213
			clocks = <&clock CLK_FIMC3>, <&clock CLK_SCLK_FIMC3>;
214
			clock-names = "fimc", "sclk_fimc";
215
			power-domains = <&pd_cam>;
216 217 218 219 220 221 222 223
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		csis_0: csis@11880000 {
			compatible = "samsung,exynos4210-csis";
			reg = <0x11880000 0x4000>;
			interrupts = <0 78 0>;
224
			clocks = <&clock CLK_CSIS0>, <&clock CLK_SCLK_CSIS0>;
225 226
			clock-names = "csis", "sclk_csis";
			bus-width = <4>;
227
			power-domains = <&pd_cam>;
228 229
			phys = <&mipi_phy 0>;
			phy-names = "csis";
230 231 232 233 234 235 236 237 238
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		csis_1: csis@11890000 {
			compatible = "samsung,exynos4210-csis";
			reg = <0x11890000 0x4000>;
			interrupts = <0 80 0>;
239
			clocks = <&clock CLK_CSIS1>, <&clock CLK_SCLK_CSIS1>;
240 241
			clock-names = "csis", "sclk_csis";
			bus-width = <2>;
242
			power-domains = <&pd_cam>;
243 244
			phys = <&mipi_phy 2>;
			phy-names = "csis";
245 246 247 248 249 250
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};
	};

251 252 253 254
	watchdog@10060000 {
		compatible = "samsung,s3c2410-wdt";
		reg = <0x10060000 0x100>;
		interrupts = <0 43 0>;
255
		clocks = <&clock CLK_WDT>;
256
		clock-names = "watchdog";
257
		status = "disabled";
258 259 260 261 262 263
	};

	rtc@10070000 {
		compatible = "samsung,s3c6410-rtc";
		reg = <0x10070000 0x100>;
		interrupts = <0 44 0>, <0 45 0>;
264
		clocks = <&clock CLK_RTC>;
265
		clock-names = "rtc";
266
		status = "disabled";
267 268 269 270 271 272
	};

	keypad@100A0000 {
		compatible = "samsung,s5pv210-keypad";
		reg = <0x100A0000 0x100>;
		interrupts = <0 109 0>;
273
		clocks = <&clock CLK_KEYIF>;
274
		clock-names = "keypad";
275
		status = "disabled";
276 277 278 279 280 281
	};

	sdhci@12510000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12510000 0x100>;
		interrupts = <0 73 0>;
282
		clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>;
283
		clock-names = "hsmmc", "mmc_busclk.2";
284
		status = "disabled";
285 286 287 288 289 290
	};

	sdhci@12520000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12520000 0x100>;
		interrupts = <0 74 0>;
291
		clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>;
292
		clock-names = "hsmmc", "mmc_busclk.2";
293
		status = "disabled";
294 295 296 297 298 299
	};

	sdhci@12530000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12530000 0x100>;
		interrupts = <0 75 0>;
300
		clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>;
301
		clock-names = "hsmmc", "mmc_busclk.2";
302
		status = "disabled";
303 304 305 306 307 308
	};

	sdhci@12540000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12540000 0x100>;
		interrupts = <0 76 0>;
309
		clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>;
310
		clock-names = "hsmmc", "mmc_busclk.2";
311
		status = "disabled";
312 313 314 315 316 317 318 319 320 321
	};

	exynos_usbphy: exynos-usbphy@125B0000 {
		compatible = "samsung,exynos4210-usb2-phy";
		reg = <0x125B0000 0x100>;
		samsung,pmureg-phandle = <&pmu_system_controller>;
		clocks = <&clock CLK_USB_DEVICE>, <&clock CLK_XUSBXTI>;
		clock-names = "phy", "ref";
		#phy-cells = <1>;
		status = "disabled";
322 323 324 325 326 327 328 329 330 331 332
	};

	hsotg@12480000 {
		compatible = "samsung,s3c6400-hsotg";
		reg = <0x12480000 0x20000>;
		interrupts = <0 71 0>;
		clocks = <&clock CLK_USB_DEVICE>;
		clock-names = "otg";
		phys = <&exynos_usbphy 0>;
		phy-names = "usb2-phy";
		status = "disabled";
333 334
	};

335 336 337 338
	ehci@12580000 {
		compatible = "samsung,exynos4210-ehci";
		reg = <0x12580000 0x100>;
		interrupts = <0 70 0>;
339
		clocks = <&clock CLK_USB_HOST>;
340 341
		clock-names = "usbhost";
		status = "disabled";
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
		#address-cells = <1>;
		#size-cells = <0>;
		port@0 {
		    reg = <0>;
		    phys = <&exynos_usbphy 1>;
		    status = "disabled";
		};
		port@1 {
		    reg = <1>;
		    phys = <&exynos_usbphy 2>;
		    status = "disabled";
		};
		port@2 {
		    reg = <2>;
		    phys = <&exynos_usbphy 3>;
		    status = "disabled";
		};
359 360 361 362 363 364
	};

	ohci@12590000 {
		compatible = "samsung,exynos4210-ohci";
		reg = <0x12590000 0x100>;
		interrupts = <0 70 0>;
365
		clocks = <&clock CLK_USB_HOST>;
366 367
		clock-names = "usbhost";
		status = "disabled";
368 369 370 371 372 373 374
		#address-cells = <1>;
		#size-cells = <0>;
		port@0 {
		    reg = <0>;
		    phys = <&exynos_usbphy 1>;
		    status = "disabled";
		};
375 376
	};

377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396
	i2s1: i2s@13960000 {
		compatible = "samsung,s5pv210-i2s";
		reg = <0x13960000 0x100>;
		clocks = <&clock CLK_I2S1>;
		clock-names = "iis";
		dmas = <&pdma1 12>, <&pdma1 11>;
		dma-names = "tx", "rx";
		status = "disabled";
	};

	i2s2: i2s@13970000 {
		compatible = "samsung,s5pv210-i2s";
		reg = <0x13970000 0x100>;
		clocks = <&clock CLK_I2S2>;
		clock-names = "iis";
		dmas = <&pdma0 14>, <&pdma0 13>;
		dma-names = "tx", "rx";
		status = "disabled";
	};

397 398 399 400
	mfc: codec@13400000 {
		compatible = "samsung,mfc-v5";
		reg = <0x13400000 0x10000>;
		interrupts = <0 94 0>;
401
		power-domains = <&pd_mfc>;
402 403
		clocks = <&clock CLK_MFC>, <&clock CLK_SCLK_MFC>;
		clock-names = "mfc", "sclk_mfc";
404 405 406
		status = "disabled";
	};

407
	serial_0: serial@13800000 {
408 409 410
		compatible = "samsung,exynos4210-uart";
		reg = <0x13800000 0x100>;
		interrupts = <0 52 0>;
411
		clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
412
		clock-names = "uart", "clk_uart_baud0";
413
		status = "disabled";
414 415
	};

416
	serial_1: serial@13810000 {
417 418 419
		compatible = "samsung,exynos4210-uart";
		reg = <0x13810000 0x100>;
		interrupts = <0 53 0>;
420
		clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
421
		clock-names = "uart", "clk_uart_baud0";
422
		status = "disabled";
423 424
	};

425
	serial_2: serial@13820000 {
426 427 428
		compatible = "samsung,exynos4210-uart";
		reg = <0x13820000 0x100>;
		interrupts = <0 54 0>;
429
		clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
430
		clock-names = "uart", "clk_uart_baud0";
431
		status = "disabled";
432 433
	};

434
	serial_3: serial@13830000 {
435 436 437
		compatible = "samsung,exynos4210-uart";
		reg = <0x13830000 0x100>;
		interrupts = <0 55 0>;
438
		clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
439
		clock-names = "uart", "clk_uart_baud0";
440
		status = "disabled";
441 442
	};

443
	i2c_0: i2c@13860000 {
444 445
		#address-cells = <1>;
		#size-cells = <0>;
446 447 448
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13860000 0x100>;
		interrupts = <0 58 0>;
449
		clocks = <&clock CLK_I2C0>;
450
		clock-names = "i2c";
451 452
		pinctrl-names = "default";
		pinctrl-0 = <&i2c0_bus>;
453
		status = "disabled";
454 455
	};

456
	i2c_1: i2c@13870000 {
457 458
		#address-cells = <1>;
		#size-cells = <0>;
459 460 461
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13870000 0x100>;
		interrupts = <0 59 0>;
462
		clocks = <&clock CLK_I2C1>;
463
		clock-names = "i2c";
464 465
		pinctrl-names = "default";
		pinctrl-0 = <&i2c1_bus>;
466
		status = "disabled";
467 468
	};

469
	i2c_2: i2c@13880000 {
470 471
		#address-cells = <1>;
		#size-cells = <0>;
472 473 474
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13880000 0x100>;
		interrupts = <0 60 0>;
475
		clocks = <&clock CLK_I2C2>;
476
		clock-names = "i2c";
477 478
		pinctrl-names = "default";
		pinctrl-0 = <&i2c2_bus>;
479
		status = "disabled";
480 481
	};

482
	i2c_3: i2c@13890000 {
483 484
		#address-cells = <1>;
		#size-cells = <0>;
485 486 487
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13890000 0x100>;
		interrupts = <0 61 0>;
488
		clocks = <&clock CLK_I2C3>;
489
		clock-names = "i2c";
490 491
		pinctrl-names = "default";
		pinctrl-0 = <&i2c3_bus>;
492
		status = "disabled";
493 494
	};

495
	i2c_4: i2c@138A0000 {
496 497
		#address-cells = <1>;
		#size-cells = <0>;
498 499 500
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138A0000 0x100>;
		interrupts = <0 62 0>;
501
		clocks = <&clock CLK_I2C4>;
502
		clock-names = "i2c";
503 504
		pinctrl-names = "default";
		pinctrl-0 = <&i2c4_bus>;
505
		status = "disabled";
506 507
	};

508
	i2c_5: i2c@138B0000 {
509 510
		#address-cells = <1>;
		#size-cells = <0>;
511 512 513
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138B0000 0x100>;
		interrupts = <0 63 0>;
514
		clocks = <&clock CLK_I2C5>;
515
		clock-names = "i2c";
516 517
		pinctrl-names = "default";
		pinctrl-0 = <&i2c5_bus>;
518
		status = "disabled";
519 520
	};

521
	i2c_6: i2c@138C0000 {
522 523
		#address-cells = <1>;
		#size-cells = <0>;
524 525 526
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138C0000 0x100>;
		interrupts = <0 64 0>;
527
		clocks = <&clock CLK_I2C6>;
528
		clock-names = "i2c";
529 530
		pinctrl-names = "default";
		pinctrl-0 = <&i2c6_bus>;
531
		status = "disabled";
532 533
	};

534
	i2c_7: i2c@138D0000 {
535 536
		#address-cells = <1>;
		#size-cells = <0>;
537 538 539
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138D0000 0x100>;
		interrupts = <0 65 0>;
540
		clocks = <&clock CLK_I2C7>;
541
		clock-names = "i2c";
542 543
		pinctrl-names = "default";
		pinctrl-0 = <&i2c7_bus>;
544
		status = "disabled";
545 546 547 548 549 550
	};

	spi_0: spi@13920000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13920000 0x100>;
		interrupts = <0 66 0>;
551 552
		dmas = <&pdma0 7>, <&pdma0 6>;
		dma-names = "tx", "rx";
553 554
		#address-cells = <1>;
		#size-cells = <0>;
555
		clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
556
		clock-names = "spi", "spi_busclk0";
557 558
		pinctrl-names = "default";
		pinctrl-0 = <&spi0_bus>;
559
		status = "disabled";
560 561 562 563 564 565
	};

	spi_1: spi@13930000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13930000 0x100>;
		interrupts = <0 67 0>;
566 567
		dmas = <&pdma1 7>, <&pdma1 6>;
		dma-names = "tx", "rx";
568 569
		#address-cells = <1>;
		#size-cells = <0>;
570
		clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
571
		clock-names = "spi", "spi_busclk0";
572 573
		pinctrl-names = "default";
		pinctrl-0 = <&spi1_bus>;
574
		status = "disabled";
575 576 577 578 579 580
	};

	spi_2: spi@13940000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13940000 0x100>;
		interrupts = <0 68 0>;
581 582
		dmas = <&pdma0 9>, <&pdma0 8>;
		dma-names = "tx", "rx";
583 584
		#address-cells = <1>;
		#size-cells = <0>;
585
		clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
586
		clock-names = "spi", "spi_busclk0";
587 588
		pinctrl-names = "default";
		pinctrl-0 = <&spi2_bus>;
589
		status = "disabled";
590 591
	};

592 593 594 595
	pwm@139D0000 {
		compatible = "samsung,exynos4210-pwm";
		reg = <0x139D0000 0x1000>;
		interrupts = <0 37 0>, <0 38 0>, <0 39 0>, <0 40 0>, <0 41 0>;
596
		clocks = <&clock CLK_PWM>;
597
		clock-names = "timers";
598
		#pwm-cells = <3>;
599 600 601
		status = "disabled";
	};

602 603 604 605 606 607 608 609 610 611 612
	amba {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "arm,amba-bus";
		interrupt-parent = <&gic>;
		ranges;

		pdma0: pdma@12680000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12680000 0x1000>;
			interrupts = <0 35 0>;
613
			clocks = <&clock CLK_PDMA0>;
614
			clock-names = "apb_pclk";
615 616 617
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
618 619 620 621 622 623
		};

		pdma1: pdma@12690000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12690000 0x1000>;
			interrupts = <0 36 0>;
624
			clocks = <&clock CLK_PDMA1>;
625
			clock-names = "apb_pclk";
626 627 628
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
629
		};
630 631 632 633 634

		mdma1: mdma@12850000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12850000 0x1000>;
			interrupts = <0 34 0>;
635
			clocks = <&clock CLK_MDMA>;
636
			clock-names = "apb_pclk";
637 638 639
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <1>;
640
		};
641
	};
642 643 644 645 646 647 648

	fimd: fimd@11c00000 {
		compatible = "samsung,exynos4210-fimd";
		interrupt-parent = <&combiner>;
		reg = <0x11c00000 0x20000>;
		interrupt-names = "fifo", "vsync", "lcd_sys";
		interrupts = <11 0>, <11 1>, <11 2>;
649
		clocks = <&clock CLK_SCLK_FIMD0>, <&clock CLK_FIMD0>;
650
		clock-names = "sclk_fimd", "fimd";
651
		power-domains = <&pd_lcd0>;
652
		samsung,sysreg = <&sys_reg>;
653 654
		status = "disabled";
	};
655
};