mlx5_ifc.h 195.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36
#include "mlx5_ifc_fpga.h"

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
61 62
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb,
	MLX5_EVENT_TYPE_CODING_FPGA_ERROR                          = 0x20,
63 64 65 66 67 68 69 70 71
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

72 73 74 75 76
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

77 78 79 80 81 82 83 84 85 86
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
87 88
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
89
	MLX5_CMD_OP_SET_DRIVER_VERSION            = 0x10d,
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
113
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
114 115 116 117 118 119 120
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
121 122 123 124
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
125 126 127 128 129
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
S
Saeed Mahameed 已提交
130 131 132 133
	MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
	MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
	MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
	MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
134 135 136 137 138 139
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
140
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
141
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
142 143 144 145
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
146 147 148 149
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
S
Saeed Mahameed 已提交
150 151
	MLX5_CMD_OP_SET_RATE_LIMIT                = 0x780,
	MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
152 153 154 155 156 157
	MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT      = 0x782,
	MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT     = 0x783,
	MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT       = 0x784,
	MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT      = 0x785,
	MLX5_CMD_OP_CREATE_QOS_PARA_VPORT         = 0x786,
	MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT        = 0x787,
158 159 160 161 162 163 164
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
165
	MLX5_CMD_OP_DETACH_FROM_MCG               = 0x807,
166 167 168 169 170 171 172
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
173 174 175 176 177 178 179 180 181 182 183 184
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
185 186
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
187 188 189 190 191 192
	MLX5_CMD_OP_CREATE_LAG                    = 0x840,
	MLX5_CMD_OP_MODIFY_LAG                    = 0x841,
	MLX5_CMD_OP_QUERY_LAG                     = 0x842,
	MLX5_CMD_OP_DESTROY_LAG                   = 0x843,
	MLX5_CMD_OP_CREATE_VPORT_LAG              = 0x844,
	MLX5_CMD_OP_DESTROY_VPORT_LAG             = 0x845,
193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
209 210 211 212 213 214 215 216
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
217
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
218 219 220 221 222 223 224 225
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
226
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
227 228 229
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
230
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
231 232
	MLX5_CMD_OP_ALLOC_ENCAP_HEADER            = 0x93d,
	MLX5_CMD_OP_DEALLOC_ENCAP_HEADER          = 0x93e,
233 234
	MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT   = 0x940,
	MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941,
235 236 237 238 239
	MLX5_CMD_OP_FPGA_CREATE_QP                = 0x960,
	MLX5_CMD_OP_FPGA_MODIFY_QP                = 0x961,
	MLX5_CMD_OP_FPGA_QUERY_QP                 = 0x962,
	MLX5_CMD_OP_FPGA_DESTROY_QP               = 0x963,
	MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS        = 0x964,
240
	MLX5_CMD_OP_MAX
241 242 243 244 245 246
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
247
	u8         outer_ip_version[0x1];
248 249 250
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
251
	u8         outer_ipv4_ttl[0x1];
252 253 254
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
255
	u8         reserved_at_b[0x1];
256 257 258 259 260 261 262 263 264 265 266 267 268 269
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
270
	u8         reserved_at_1a[0x5];
271 272 273 274 275
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
276
	u8         inner_ip_version[0x1];
277 278 279
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
280
	u8         reserved_at_27[0x1];
281 282 283
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
284
	u8         reserved_at_2b[0x1];
285 286 287 288 289 290 291 292 293 294 295
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
296
	u8         reserved_at_37[0x9];
297

298
	u8         reserved_at_40[0x40];
299 300 301 302
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
303 304
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
305
	u8	   flow_modify_en[0x1];
306
	u8         modify_root[0x1];
307 308
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
309 310 311
	u8         encap[0x1];
	u8         decap[0x1];
	u8         reserved_at_9[0x17];
312

313
	u8         reserved_at_20[0x2];
314
	u8         log_max_ft_size[0x6];
315 316
	u8         log_max_modify_header_context[0x8];
	u8         max_modify_header_actions[0x8];
317 318
	u8         max_ft_level[0x8];

319
	u8         reserved_at_40[0x20];
320

321
	u8         reserved_at_60[0x18];
322 323
	u8         log_max_ft_num[0x8];

324
	u8         reserved_at_80[0x18];
325 326
	u8         log_max_destination[0x8];

327
	u8         reserved_at_a0[0x18];
328 329
	u8         log_max_flow[0x8];

330
	u8         reserved_at_c0[0x40];
331 332 333 334 335 336 337 338 339 340 341

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
342
	u8         atomic[0x1];
343
	u8         srq_receive[0x1];
344
	u8         reserved_at_6[0x1a];
345 346
};

347
struct mlx5_ifc_ipv4_layout_bits {
348
	u8         reserved_at_0[0x60];
349 350 351 352 353 354 355 356 357 358 359

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
360
	u8         reserved_at_0[0x80];
361 362
};

363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
379 380
	u8         cvlan_tag[0x1];
	u8         svlan_tag[0x1];
381
	u8         frag[0x1];
382
	u8         ip_version[0x4];
383 384 385 386 387
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

388 389
	u8         reserved_at_c0[0x18];
	u8         ttl_hoplimit[0x8];
390 391 392 393

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

394
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
395

396
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
397 398 399
};

struct mlx5_ifc_fte_match_set_misc_bits {
S
Saeed Mahameed 已提交
400 401
	u8         reserved_at_0[0x8];
	u8         source_sqn[0x18];
402

403
	u8         reserved_at_20[0x10];
404 405 406 407 408 409 410 411 412
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

413 414 415 416 417
	u8         outer_second_cvlan_tag[0x1];
	u8         inner_second_cvlan_tag[0x1];
	u8         outer_second_svlan_tag[0x1];
	u8         inner_second_svlan_tag[0x1];
	u8         reserved_at_64[0xc];
418 419 420 421 422 423
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
424
	u8         reserved_at_b8[0x8];
425

426
	u8         reserved_at_c0[0x20];
427

428
	u8         reserved_at_e0[0xc];
429 430
	u8         outer_ipv6_flow_label[0x14];

431
	u8         reserved_at_100[0xc];
432 433
	u8         inner_ipv6_flow_label[0x14];

434
	u8         reserved_at_120[0xe0];
435 436 437 438 439 440
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
441
	u8         reserved_at_34[0xc];
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
466
	u8         reserved_at_2[0xe];
467 468
	u8         pkey_index[0x10];

469
	u8         reserved_at_20[0x8];
470 471 472 473 474
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
475
	u8         reserved_at_45[0x3];
476
	u8         src_addr_index[0x8];
477
	u8         reserved_at_50[0x4];
478 479 480
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

481
	u8         reserved_at_60[0x4];
482 483 484 485 486
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

487
	u8         reserved_at_100[0x4];
488 489
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
490
	u8         reserved_at_106[0x1];
491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
506
	u8         nic_rx_multi_path_tirs[0x1];
507 508 509
	u8         nic_rx_multi_path_tirs_fts[0x1];
	u8         allow_sniffer_and_nic_rx_shared_tir[0x1];
	u8         reserved_at_3[0x1fd];
510 511 512

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

513
	u8         reserved_at_400[0x200];
514 515 516 517 518

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

519
	u8         reserved_at_a00[0x200];
520 521 522

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

523
	u8         reserved_at_e00[0x7200];
524 525
};

526
struct mlx5_ifc_flow_table_eswitch_cap_bits {
527
	u8     reserved_at_0[0x200];
528 529 530 531 532 533 534

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

535
	u8      reserved_at_800[0x7800];
536 537
};

538 539 540 541 542 543
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
544 545 546
	u8         reserved_at_5[0x19];
	u8         nic_vport_node_guid_modify[0x1];
	u8         nic_vport_port_guid_modify[0x1];
547

548 549 550 551 552 553 554 555 556
	u8         vxlan_encap_decap[0x1];
	u8         nvgre_encap_decap[0x1];
	u8         reserved_at_22[0x9];
	u8         log_max_encap_headers[0x5];
	u8         reserved_2b[0x6];
	u8         max_encap_header_size[0xa];

	u8         reserved_40[0x7c0];

557 558
};

S
Saeed Mahameed 已提交
559 560
struct mlx5_ifc_qos_cap_bits {
	u8         packet_pacing[0x1];
561
	u8         esw_scheduling[0x1];
562 563 564
	u8         esw_bw_share[0x1];
	u8         esw_rate_limit[0x1];
	u8         reserved_at_4[0x1c];
565 566 567

	u8         reserved_at_20[0x20];

S
Saeed Mahameed 已提交
568
	u8         packet_pacing_max_rate[0x20];
569

S
Saeed Mahameed 已提交
570
	u8         packet_pacing_min_rate[0x20];
571 572

	u8         reserved_at_80[0x10];
S
Saeed Mahameed 已提交
573
	u8         packet_pacing_rate_table_size[0x10];
574 575 576 577 578 579 580 581 582 583

	u8         esw_element_type[0x10];
	u8         esw_tsar_type[0x10];

	u8         reserved_at_c0[0x10];
	u8         max_qos_para_vport[0x10];

	u8         max_tsar_bw_share[0x20];

	u8         reserved_at_100[0x700];
S
Saeed Mahameed 已提交
584 585
};

586 587 588 589 590 591
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
S
Saeed Mahameed 已提交
592 593
	u8         reserved_at_5[0x2];
	u8         wqe_vlan_insert[0x1];
594
	u8         self_lb_en_modifiable[0x1];
595
	u8         reserved_at_9[0x2];
596
	u8         max_lso_cap[0x5];
597
	u8         multi_pkt_send_wqe[0x2];
598
	u8	   wqe_inline_mode[0x2];
599
	u8         rss_ind_tbl_cap[0x4];
600 601 602
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
	u8         reserved_at_1a[0x1];
603
	u8         tunnel_lso_const_out_ip_id[0x1];
604
	u8         reserved_at_1c[0x2];
605 606 607
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

608 609 610 611
	u8         swp[0x1];
	u8         swp_csum[0x1];
	u8         swp_lso[0x1];
	u8         reserved_at_23[0x1d];
612

613
	u8         reserved_at_40[0x10];
614 615
	u8         lro_min_mss_size[0x10];

616
	u8         reserved_at_60[0x120];
617 618 619

	u8         lro_timer_supported_periods[4][0x20];

620
	u8         reserved_at_200[0x600];
621 622 623 624
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
625
	u8         reserved_at_1[0x1f];
626

627
	u8         reserved_at_20[0x60];
628

629
	u8         reserved_at_80[0xc];
630
	u8         l3_type[0x4];
631
	u8         reserved_at_90[0x8];
632 633
	u8         roce_version[0x8];

634
	u8         reserved_at_a0[0x10];
635 636 637 638 639
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

640
	u8         reserved_at_e0[0x10];
641 642
	u8         roce_address_table_size[0x10];

643
	u8         reserved_at_100[0x700];
644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
671
	u8         reserved_at_0[0x40];
672

673
	u8         atomic_req_8B_endianness_mode[0x2];
674
	u8         reserved_at_42[0x4];
675
	u8         supported_atomic_req_8B_endianness_mode_1[0x1];
676

677
	u8         reserved_at_47[0x19];
678

679
	u8         reserved_at_60[0x20];
680

681
	u8         reserved_at_80[0x10];
682
	u8         atomic_operations[0x10];
683

684
	u8         reserved_at_a0[0x10];
685 686
	u8         atomic_size_qp[0x10];

687
	u8         reserved_at_c0[0x10];
688 689
	u8         atomic_size_dc[0x10];

690
	u8         reserved_at_e0[0x720];
691 692 693
};

struct mlx5_ifc_odp_cap_bits {
694
	u8         reserved_at_0[0x40];
695 696

	u8         sig[0x1];
697
	u8         reserved_at_41[0x1f];
698

699
	u8         reserved_at_60[0x20];
700 701 702 703 704 705 706

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

707
	u8         reserved_at_e0[0x720];
708 709
};

710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

737 738 739
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
740
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
779 780
};

781 782 783 784 785 786
enum {
	MLX5_CAP_UMR_FENCE_STRONG	= 0x0,
	MLX5_CAP_UMR_FENCE_SMALL	= 0x1,
	MLX5_CAP_UMR_FENCE_NONE		= 0x2,
};

787
struct mlx5_ifc_cmd_hca_cap_bits {
788
	u8         reserved_at_0[0x80];
789 790 791

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
792
	u8         reserved_at_90[0xb];
793 794
	u8         log_max_qp[0x5];

795
	u8         reserved_at_a0[0xb];
796
	u8         log_max_srq[0x5];
797
	u8         reserved_at_b0[0x10];
798

799
	u8         reserved_at_c0[0x8];
800
	u8         log_max_cq_sz[0x8];
801
	u8         reserved_at_d0[0xb];
802 803 804
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
805
	u8         reserved_at_e8[0x2];
806
	u8         log_max_mkey[0x6];
807
	u8         reserved_at_f0[0xc];
808 809 810
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
811
	u8         fixed_buffer_size[0x1];
812
	u8         log_max_mrw_sz[0x7];
813 814
	u8         force_teardown[0x1];
	u8         reserved_at_111[0x1];
815
	u8         log_max_bsf_list_size[0x6];
816 817
	u8         umr_extended_translation_offset[0x1];
	u8         null_mkey[0x1];
818 819
	u8         log_max_klm_list_size[0x6];

820
	u8         reserved_at_120[0xa];
821
	u8         log_max_ra_req_dc[0x6];
822
	u8         reserved_at_130[0xa];
823 824
	u8         log_max_ra_res_dc[0x6];

825
	u8         reserved_at_140[0xa];
826
	u8         log_max_ra_req_qp[0x6];
827
	u8         reserved_at_150[0xa];
828 829
	u8         log_max_ra_res_qp[0x6];

830
	u8         end_pad[0x1];
831 832
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
833 834
	u8         start_pad[0x1];
	u8         cache_line_128byte[0x1];
835
	u8         reserved_at_165[0xb];
836
	u8         gid_table_size[0x10];
837

838 839
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
S
Saeed Mahameed 已提交
840
	u8         retransmission_q_counters[0x1];
841 842 843
	u8         reserved_at_183[0x1];
	u8         modify_rq_counter_set_id[0x1];
	u8         reserved_at_185[0x1];
844 845 846
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

847 848 849 850
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
851
	u8         reserved_at_1a4[0x1];
852 853
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
854
	u8         eswitch_flow_table[0x1];
855
	u8	   early_vf_enable[0x1];
856 857
	u8         mcam_reg[0x1];
	u8         pcam_reg[0x1];
858
	u8         local_ca_ack_delay[0x5];
859
	u8         port_module_event[0x1];
860
	u8         reserved_at_1b1[0x1];
861
	u8         ports_check[0x1];
862
	u8         reserved_at_1b3[0x1];
863 864
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
865
	u8         port_type[0x2];
866 867
	u8         num_ports[0x8];

868 869 870
	u8         reserved_at_1c0[0x1];
	u8         pps[0x1];
	u8         pps_modify[0x1];
871
	u8         log_max_msg[0x5];
872
	u8         reserved_at_1c8[0x4];
873
	u8         max_tc[0x4];
S
Saeed Mahameed 已提交
874 875
	u8         reserved_at_1d0[0x1];
	u8         dcbx[0x1];
876 877
	u8         reserved_at_1d2[0x3];
	u8         fpga[0x1];
T
Tariq Toukan 已提交
878 879
	u8         rol_s[0x1];
	u8         rol_g[0x1];
880
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
881 882 883 884 885 886 887
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
888 889

	u8         stat_rate_support[0x10];
890
	u8         reserved_at_1f0[0xc];
891
	u8         cqe_version[0x4];
892

893
	u8         compact_address_vector[0x1];
894
	u8         striding_rq[0x1];
895 896
	u8         reserved_at_202[0x1];
	u8         ipoib_enhanced_offloads[0x1];
897
	u8         ipoib_basic_offloads[0x1];
898 899 900
	u8         reserved_at_205[0x5];
	u8         umr_fence[0x2];
	u8         reserved_at_20c[0x3];
901
	u8         drain_sigerr[0x1];
902 903
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
904
	u8         reserved_at_213[0x1];
905 906
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
907
	u8         reserved_at_216[0x1];
908 909 910
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
911
	u8         dct[0x1];
S
Saeed Mahameed 已提交
912
	u8         qos[0x1];
913
	u8         eth_net_offloads[0x1];
914 915
	u8         roce[0x1];
	u8         atomic[0x1];
916
	u8         reserved_at_21f[0x1];
917 918 919 920

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
921
	u8         reserved_at_223[0x3];
922
	u8         cq_eq_remap[0x1];
923 924
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
925
	u8         reserved_at_229[0x1];
926
	u8         scqe_break_moderation[0x1];
927
	u8         cq_period_start_from_cqe[0x1];
928
	u8         cd[0x1];
929
	u8         reserved_at_22d[0x1];
930
	u8         apm[0x1];
931
	u8         vector_calc[0x1];
932
	u8         umr_ptr_rlky[0x1];
933
	u8	   imaicl[0x1];
934
	u8         reserved_at_232[0x4];
935 936
	u8         qkv[0x1];
	u8         pkv[0x1];
937 938
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
939 940 941 942 943
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

944 945
	u8         uar_4k[0x1];
	u8         reserved_at_241[0x9];
946
	u8         uar_sz[0x6];
947
	u8         reserved_at_250[0x8];
948 949 950
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
951
	u8         driver_version[0x1];
952
	u8         pad_tx_eth_packet[0x1];
953
	u8         reserved_at_263[0x8];
954
	u8         log_bf_reg_size[0x5];
955 956 957 958

	u8         reserved_at_270[0xb];
	u8         lag_master[0x1];
	u8         num_lag_ports[0x4];
959

960
	u8         reserved_at_280[0x10];
961 962
	u8         max_wqe_sz_sq[0x10];

963
	u8         reserved_at_2a0[0x10];
964 965
	u8         max_wqe_sz_rq[0x10];

966
	u8         reserved_at_2c0[0x10];
967 968
	u8         max_wqe_sz_sq_dc[0x10];

969
	u8         reserved_at_2e0[0x7];
970 971
	u8         max_qp_mcg[0x19];

972
	u8         reserved_at_300[0x18];
973 974
	u8         log_max_mcg[0x8];

975
	u8         reserved_at_320[0x3];
976
	u8         log_max_transport_domain[0x5];
977
	u8         reserved_at_328[0x3];
978
	u8         log_max_pd[0x5];
979
	u8         reserved_at_330[0xb];
980 981
	u8         log_max_xrcd[0x5];

982 983 984 985
	u8         reserved_at_340[0x8];
	u8         log_max_flow_counter_bulk[0x8];
	u8         max_flow_counter[0x10];

986

987
	u8         reserved_at_360[0x3];
988
	u8         log_max_rq[0x5];
989
	u8         reserved_at_368[0x3];
990
	u8         log_max_sq[0x5];
991
	u8         reserved_at_370[0x3];
992
	u8         log_max_tir[0x5];
993
	u8         reserved_at_378[0x3];
994 995
	u8         log_max_tis[0x5];

996
	u8         basic_cyclic_rcv_wqe[0x1];
997
	u8         reserved_at_381[0x2];
998
	u8         log_max_rmp[0x5];
999
	u8         reserved_at_388[0x3];
1000
	u8         log_max_rqt[0x5];
1001
	u8         reserved_at_390[0x3];
1002
	u8         log_max_rqt_size[0x5];
1003
	u8         reserved_at_398[0x3];
1004 1005
	u8         log_max_tis_per_sq[0x5];

1006
	u8         reserved_at_3a0[0x3];
1007
	u8         log_max_stride_sz_rq[0x5];
1008
	u8         reserved_at_3a8[0x3];
1009
	u8         log_min_stride_sz_rq[0x5];
1010
	u8         reserved_at_3b0[0x3];
1011
	u8         log_max_stride_sz_sq[0x5];
1012
	u8         reserved_at_3b8[0x3];
1013 1014
	u8         log_min_stride_sz_sq[0x5];

1015
	u8         reserved_at_3c0[0x1b];
1016 1017
	u8         log_max_wq_sz[0x5];

1018
	u8         nic_vport_change_event[0x1];
1019
	u8         reserved_at_3e1[0xa];
1020
	u8         log_max_vlan_list[0x5];
1021
	u8         reserved_at_3f0[0x3];
1022
	u8         log_max_current_mc_list[0x5];
1023
	u8         reserved_at_3f8[0x3];
1024 1025
	u8         log_max_current_uc_list[0x5];

1026
	u8         reserved_at_400[0x80];
1027

1028
	u8         reserved_at_480[0x3];
1029
	u8         log_max_l2_table[0x5];
1030
	u8         reserved_at_488[0x8];
1031 1032
	u8         log_uar_page_sz[0x10];

1033
	u8         reserved_at_4a0[0x20];
1034
	u8         device_frequency_mhz[0x20];
1035
	u8         device_frequency_khz[0x20];
1036

1037 1038 1039
	u8         reserved_at_500[0x20];
	u8	   num_of_uars_per_page[0x20];
	u8         reserved_at_540[0x40];
1040 1041

	u8         reserved_at_580[0x3f];
1042
	u8         cqe_compression[0x1];
1043

1044 1045
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
1046

S
Saeed Mahameed 已提交
1047 1048 1049 1050 1051
	u8         reserved_at_5e0[0x10];
	u8         tag_matching[0x1];
	u8         rndv_offload_rc[0x1];
	u8         rndv_offload_dc[0x1];
	u8         log_tag_matching_list_sz[0x5];
1052
	u8         reserved_at_5f8[0x3];
S
Saeed Mahameed 已提交
1053 1054
	u8         log_max_xrq[0x5];

1055
	u8         reserved_at_600[0x200];
1056 1057
};

1058 1059 1060 1061
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
1062 1063

	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
1064
};
1065

1066 1067 1068
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
1069

1070
	u8         reserved_at_20[0x20];
1071 1072
};

1073
struct mlx5_ifc_flow_counter_list_bits {
1074 1075
	u8         clear[0x1];
	u8         num_of_counters[0xf];
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
	u8         flow_counter_id[0x10];

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

1087 1088 1089 1090 1091 1092
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1093

1094
	u8         reserved_at_600[0xa00];
1095 1096
};

1097 1098 1099 1100 1101 1102 1103
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
1104

1105 1106 1107 1108 1109
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
1110

1111 1112 1113
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
1114 1115
};

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1126
	u8         reserved_at_8[0x18];
1127

1128 1129
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1130
	u8         reserved_at_24[0x7];
1131 1132
	u8         page_offset[0x5];
	u8         lwm[0x10];
1133

1134
	u8         reserved_at_40[0x8];
1135 1136
	u8         pd[0x18];

1137
	u8         reserved_at_60[0x8];
1138 1139 1140 1141 1142 1143 1144 1145
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1146
	u8         reserved_at_100[0xc];
1147
	u8         log_wq_stride[0x4];
1148
	u8         reserved_at_110[0x3];
1149
	u8         log_wq_pg_sz[0x5];
1150
	u8         reserved_at_118[0x3];
1151 1152
	u8         log_wq_sz[0x5];

1153 1154 1155 1156 1157 1158 1159
	u8         reserved_at_120[0x15];
	u8         log_wqe_num_of_strides[0x3];
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1160

1161
	struct mlx5_ifc_cmd_pas_bits pas[0];
1162 1163
};

1164
struct mlx5_ifc_rq_num_bits {
1165
	u8         reserved_at_0[0x8];
1166 1167
	u8         rq_num[0x18];
};
1168

1169
struct mlx5_ifc_mac_address_layout_bits {
1170
	u8         reserved_at_0[0x10];
1171
	u8         mac_addr_47_32[0x10];
1172

1173 1174 1175
	u8         mac_addr_31_0[0x20];
};

1176
struct mlx5_ifc_vlan_layout_bits {
1177
	u8         reserved_at_0[0x14];
1178 1179
	u8         vlan[0x0c];

1180
	u8         reserved_at_20[0x20];
1181 1182
};

1183
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1184
	u8         reserved_at_0[0xa0];
1185 1186 1187

	u8         min_time_between_cnps[0x20];

1188
	u8         reserved_at_c0[0x12];
1189
	u8         cnp_dscp[0x6];
1190
	u8         reserved_at_d8[0x5];
1191 1192
	u8         cnp_802p_prio[0x3];

1193
	u8         reserved_at_e0[0x720];
1194 1195 1196
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1197
	u8         reserved_at_0[0x60];
1198

1199
	u8         reserved_at_60[0x4];
1200
	u8         clamp_tgt_rate[0x1];
1201
	u8         reserved_at_65[0x3];
1202
	u8         clamp_tgt_rate_after_time_inc[0x1];
1203
	u8         reserved_at_69[0x17];
1204

1205
	u8         reserved_at_80[0x20];
1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1225
	u8         reserved_at_1c0[0xe0];
1226 1227 1228 1229 1230 1231 1232 1233 1234

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1235
	u8         reserved_at_320[0x20];
1236 1237 1238

	u8         initial_alpha_value[0x20];

1239
	u8         reserved_at_360[0x4a0];
1240 1241 1242
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1243
	u8         reserved_at_0[0x80];
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1265
	u8         reserved_at_1c0[0x640];
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1415
	u8         reserved_at_640[0x180];
1416 1417
};

1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         phy_received_bits_high[0x20];

	u8         phy_received_bits_low[0x20];

	u8         phy_symbol_errors_high[0x20];

	u8         phy_symbol_errors_low[0x20];

	u8         phy_corrected_bits_high[0x20];

	u8         phy_corrected_bits_low[0x20];

	u8         phy_corrected_bits_lane0_high[0x20];

	u8         phy_corrected_bits_lane0_low[0x20];

	u8         phy_corrected_bits_lane1_high[0x20];

	u8         phy_corrected_bits_lane1_low[0x20];

	u8         phy_corrected_bits_lane2_high[0x20];

	u8         phy_corrected_bits_lane2_low[0x20];

	u8         phy_corrected_bits_lane3_high[0x20];

	u8         phy_corrected_bits_lane3_low[0x20];

	u8         reserved_at_200[0x5c0];
};

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

1481 1482 1483
	u8	   reserved_at_a0[0x80];

	u8         port_xmit_wait[0x20];
1484 1485
};

1486 1487 1488 1489 1490
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1491
	u8         reserved_at_40[0x780];
1492 1493 1494 1495 1496 1497 1498
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1499
	u8         reserved_at_40[0xc0];
1500 1501 1502 1503 1504 1505 1506 1507 1508

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1509
	u8         reserved_at_180[0xc0];
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1535
	u8         reserved_at_3c0[0x400];
1536 1537 1538 1539 1540 1541 1542
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1543
	u8         reserved_at_40[0x780];
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1611
	u8         reserved_at_400[0x3c0];
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1699
	u8         reserved_at_540[0x280];
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1755
	u8         reserved_at_340[0x480];
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1835
	u8         reserved_at_4c0[0x300];
1836 1837
};

1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
	u8         life_time_counter_high[0x20];

	u8         life_time_counter_low[0x20];

	u8         rx_errors[0x20];

	u8         tx_errors[0x20];

	u8         l0_to_recovery_eieos[0x20];

	u8         l0_to_recovery_ts[0x20];

	u8         l0_to_recovery_framing[0x20];

	u8         l0_to_recovery_retrain[0x20];

	u8         crc_error_dllp[0x20];

	u8         crc_error_tlp[0x20];

	u8         reserved_at_140[0x680];
};

1862 1863 1864
struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1865
	u8         reserved_at_20[0xc0];
1866 1867 1868
};

struct mlx5_ifc_stall_vl_event_bits {
1869
	u8         reserved_at_0[0x18];
1870
	u8         port_num[0x1];
1871
	u8         reserved_at_19[0x3];
1872 1873
	u8         vl[0x4];

1874
	u8         reserved_at_20[0xa0];
1875 1876 1877 1878
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1879
	u8         reserved_at_8[0x8];
1880
	u8         congestion_level[0x8];
1881
	u8         reserved_at_18[0x8];
1882

1883
	u8         reserved_at_20[0xa0];
1884 1885 1886
};

struct mlx5_ifc_gpio_event_bits {
1887
	u8         reserved_at_0[0x60];
1888 1889 1890 1891 1892

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1893
	u8         reserved_at_a0[0x40];
1894 1895 1896
};

struct mlx5_ifc_port_state_change_event_bits {
1897
	u8         reserved_at_0[0x40];
1898 1899

	u8         port_num[0x4];
1900
	u8         reserved_at_44[0x1c];
1901

1902
	u8         reserved_at_60[0x80];
1903 1904 1905
};

struct mlx5_ifc_dropped_packet_logged_bits {
1906
	u8         reserved_at_0[0xe0];
1907 1908 1909 1910 1911 1912 1913 1914
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1915
	u8         reserved_at_0[0x8];
1916 1917
	u8         cqn[0x18];

1918
	u8         reserved_at_20[0x20];
1919

1920
	u8         reserved_at_40[0x18];
1921 1922
	u8         syndrome[0x8];

1923
	u8         reserved_at_60[0x80];
1924 1925 1926 1927 1928 1929 1930
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1931
	u8         reserved_at_40[0x10];
1932 1933 1934 1935 1936 1937
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1938
	u8         reserved_at_c0[0x5];
1939 1940 1941 1942 1943 1944 1945 1946 1947
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1948
	u8         reserved_at_20[0x10];
1949 1950
	u8         wqe_index[0x10];

1951
	u8         reserved_at_40[0x10];
1952 1953
	u8         len[0x10];

1954
	u8         reserved_at_60[0x60];
1955

1956
	u8         reserved_at_c0[0x5];
1957 1958 1959 1960 1961 1962 1963
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1964
	u8         reserved_at_0[0xa0];
1965 1966

	u8         type[0x8];
1967
	u8         reserved_at_a8[0x18];
1968

1969
	u8         reserved_at_c0[0x8];
1970 1971 1972 1973
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1974
	u8         reserved_at_0[0xc0];
1975

1976
	u8         reserved_at_c0[0x8];
1977 1978 1979 1980
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1981
	u8         reserved_at_0[0xc0];
1982

1983
	u8         reserved_at_c0[0x8];
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
2056
	u8         lag_tx_port_affinity[0x4];
2057
	u8         st[0x8];
2058
	u8         reserved_at_10[0x3];
2059
	u8         pm_state[0x2];
2060
	u8         reserved_at_15[0x7];
2061
	u8         end_padding_mode[0x2];
2062
	u8         reserved_at_1e[0x2];
2063 2064 2065 2066 2067

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
2068
	u8         reserved_at_24[0x1];
2069
	u8         drain_sigerr[0x1];
2070
	u8         reserved_at_26[0x2];
2071 2072 2073 2074
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
2075
	u8         reserved_at_48[0x1];
2076 2077 2078 2079
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
2080
	u8         reserved_at_55[0x6];
2081
	u8         rlky[0x1];
2082
	u8         ulp_stateless_offload_mode[0x4];
2083 2084 2085 2086

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

2087
	u8         reserved_at_80[0x8];
2088 2089
	u8         user_index[0x18];

2090
	u8         reserved_at_a0[0x3];
2091 2092 2093 2094 2095 2096 2097 2098
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
2099
	u8         reserved_at_384[0x4];
2100
	u8         log_sra_max[0x3];
2101
	u8         reserved_at_38b[0x2];
2102 2103
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
2104
	u8         reserved_at_393[0x1];
2105 2106 2107
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
2108
	u8         reserved_at_39b[0x5];
2109

2110
	u8         reserved_at_3a0[0x20];
2111

2112
	u8         reserved_at_3c0[0x8];
2113 2114
	u8         next_send_psn[0x18];

2115
	u8         reserved_at_3e0[0x8];
2116 2117
	u8         cqn_snd[0x18];

2118 2119 2120 2121
	u8         reserved_at_400[0x8];
	u8         deth_sqpn[0x18];

	u8         reserved_at_420[0x20];
2122

2123
	u8         reserved_at_440[0x8];
2124 2125
	u8         last_acked_psn[0x18];

2126
	u8         reserved_at_460[0x8];
2127 2128
	u8         ssn[0x18];

2129
	u8         reserved_at_480[0x8];
2130
	u8         log_rra_max[0x3];
2131
	u8         reserved_at_48b[0x1];
2132 2133 2134 2135
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
2136
	u8         reserved_at_493[0x1];
2137
	u8         page_offset[0x6];
2138
	u8         reserved_at_49a[0x3];
2139 2140 2141 2142
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

2143
	u8         reserved_at_4a0[0x3];
2144 2145 2146
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

2147
	u8         reserved_at_4c0[0x8];
2148 2149
	u8         xrcd[0x18];

2150
	u8         reserved_at_4e0[0x8];
2151 2152 2153 2154 2155 2156
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

2157
	u8         reserved_at_560[0x5];
2158
	u8         rq_type[0x3];
S
Saeed Mahameed 已提交
2159
	u8         srqn_rmpn_xrqn[0x18];
2160

2161
	u8         reserved_at_580[0x8];
2162 2163 2164 2165 2166 2167 2168 2169 2170
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

2171
	u8         reserved_at_600[0x20];
2172

2173
	u8         reserved_at_620[0xf];
2174 2175 2176 2177 2178 2179
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

2180
	u8         reserved_at_680[0xc0];
2181 2182 2183 2184 2185
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

2186
	u8         reserved_at_80[0x3];
2187 2188 2189 2190 2191 2192
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2193
	u8         reserved_at_c0[0x14];
2194 2195 2196
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2197
	u8         reserved_at_e0[0x20];
2198 2199 2200 2201 2202 2203 2204 2205 2206
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2207
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2208
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2209
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
S
Saeed Mahameed 已提交
2210
	struct mlx5_ifc_qos_cap_bits qos_cap;
2211
	struct mlx5_ifc_fpga_cap_bits fpga_cap;
2212
	u8         reserved_at_0[0x8000];
2213 2214 2215 2216 2217 2218
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2219
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2220 2221
	MLX5_FLOW_CONTEXT_ACTION_ENCAP     = 0x10,
	MLX5_FLOW_CONTEXT_ACTION_DECAP     = 0x20,
2222
	MLX5_FLOW_CONTEXT_ACTION_MOD_HDR   = 0x40,
2223 2224 2225
};

struct mlx5_ifc_flow_context_bits {
2226
	u8         reserved_at_0[0x20];
2227 2228 2229

	u8         group_id[0x20];

2230
	u8         reserved_at_40[0x8];
2231 2232
	u8         flow_tag[0x18];

2233
	u8         reserved_at_60[0x10];
2234 2235
	u8         action[0x10];

2236
	u8         reserved_at_80[0x8];
2237 2238
	u8         destination_list_size[0x18];

2239 2240 2241
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

2242 2243
	u8         encap_id[0x20];

2244 2245 2246
	u8         modify_header_id[0x20];

	u8         reserved_at_100[0x100];
2247 2248 2249

	struct mlx5_ifc_fte_match_param_bits match_value;

2250
	u8         reserved_at_1200[0x600];
2251

2252
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2263
	u8         reserved_at_8[0x18];
2264 2265 2266

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2267
	u8         reserved_at_22[0x1];
2268 2269 2270 2271 2272 2273
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2274
	u8         reserved_at_46[0x2];
2275 2276
	u8         cqn[0x18];

2277
	u8         reserved_at_60[0x20];
2278 2279

	u8         user_index_equal_xrc_srqn[0x1];
2280
	u8         reserved_at_81[0x1];
2281 2282 2283
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2284
	u8         reserved_at_a0[0x20];
2285

2286
	u8         reserved_at_c0[0x8];
2287 2288 2289 2290 2291
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2292
	u8         reserved_at_100[0x40];
2293 2294 2295 2296

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2297
	u8         reserved_at_17e[0x2];
2298

2299
	u8         reserved_at_180[0x80];
2300 2301 2302 2303 2304 2305 2306 2307 2308
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2309 2310 2311 2312 2313
	u8         strict_lag_tx_port_affinity[0x1];
	u8         reserved_at_1[0x3];
	u8         lag_tx_port_affinity[0x04];

	u8         reserved_at_8[0x4];
2314
	u8         prio[0x4];
2315
	u8         reserved_at_10[0x10];
2316

2317
	u8         reserved_at_20[0x100];
2318

2319
	u8         reserved_at_120[0x8];
2320 2321
	u8         transport_domain[0x18];

2322 2323 2324
	u8         reserved_at_140[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_160[0x3a0];
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2338 2339 2340
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2341 2342 2343 2344 2345 2346 2347 2348
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2349
	u8         reserved_at_0[0x20];
2350 2351

	u8         disp_type[0x4];
2352
	u8         reserved_at_24[0x1c];
2353

2354
	u8         reserved_at_40[0x40];
2355

2356
	u8         reserved_at_80[0x4];
2357 2358 2359 2360
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2361
	u8         reserved_at_a0[0x40];
2362

2363
	u8         reserved_at_e0[0x8];
2364 2365 2366
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2367
	u8         reserved_at_101[0x1];
2368
	u8         tunneled_offload_en[0x1];
2369
	u8         reserved_at_103[0x5];
2370 2371 2372
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2373
	u8         reserved_at_124[0x2];
2374 2375 2376 2377 2378 2379 2380 2381 2382
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2383
	u8         reserved_at_2c0[0x4c0];
2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2394
	u8         reserved_at_8[0x18];
2395 2396 2397

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2398
	u8         reserved_at_22[0x1];
2399
	u8         rlky[0x1];
2400
	u8         reserved_at_24[0x1];
2401 2402 2403 2404
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2405
	u8         reserved_at_46[0x2];
2406 2407
	u8         cqn[0x18];

2408
	u8         reserved_at_60[0x20];
2409

2410
	u8         reserved_at_80[0x2];
2411
	u8         log_page_size[0x6];
2412
	u8         reserved_at_88[0x18];
2413

2414
	u8         reserved_at_a0[0x20];
2415

2416
	u8         reserved_at_c0[0x8];
2417 2418 2419 2420 2421
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2422
	u8         reserved_at_100[0x40];
2423

2424
	u8         dbr_addr[0x40];
2425

2426
	u8         reserved_at_180[0x80];
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2440 2441
	u8         reserved_at_4[0x1];
	u8	   min_wqe_inline_mode[0x3];
2442
	u8         state[0x4];
2443
	u8         reg_umr[0x1];
2444 2445
	u8         allow_swp[0x1];
	u8         reserved_at_e[0x12];
2446

2447
	u8         reserved_at_20[0x8];
2448 2449
	u8         user_index[0x18];

2450
	u8         reserved_at_40[0x8];
2451 2452
	u8         cqn[0x18];

S
Saeed Mahameed 已提交
2453
	u8         reserved_at_60[0x90];
2454

S
Saeed Mahameed 已提交
2455
	u8         packet_pacing_rate_limit_index[0x10];
2456
	u8         tis_lst_sz[0x10];
2457
	u8         reserved_at_110[0x10];
2458

2459
	u8         reserved_at_120[0x40];
2460

2461
	u8         reserved_at_160[0x8];
2462 2463 2464 2465 2466
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
enum {
	SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
};

struct mlx5_ifc_scheduling_context_bits {
	u8         element_type[0x8];
	u8         reserved_at_8[0x18];

	u8         element_attributes[0x20];

	u8         parent_element_id[0x20];

	u8         reserved_at_60[0x40];

	u8         bw_share[0x20];

	u8         max_average_bw[0x20];

	u8         reserved_at_e0[0x120];
};

2491
struct mlx5_ifc_rqtc_bits {
2492
	u8         reserved_at_0[0xa0];
2493

2494
	u8         reserved_at_a0[0x10];
2495 2496
	u8         rqt_max_size[0x10];

2497
	u8         reserved_at_c0[0x10];
2498 2499
	u8         rqt_actual_size[0x10];

2500
	u8         reserved_at_e0[0x6a0];
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2518 2519
	u8         reserved_at_1[0x1];
	u8         scatter_fcs[0x1];
2520 2521 2522
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2523
	u8         reserved_at_c[0x1];
2524
	u8         flush_in_error_en[0x1];
2525
	u8         reserved_at_e[0x12];
2526

2527
	u8         reserved_at_20[0x8];
2528 2529
	u8         user_index[0x18];

2530
	u8         reserved_at_40[0x8];
2531 2532 2533
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2534
	u8         reserved_at_68[0x18];
2535

2536
	u8         reserved_at_80[0x8];
2537 2538
	u8         rmpn[0x18];

2539
	u8         reserved_at_a0[0xe0];
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2550
	u8         reserved_at_0[0x8];
2551
	u8         state[0x4];
2552
	u8         reserved_at_c[0x14];
2553 2554

	u8         basic_cyclic_rcv_wqe[0x1];
2555
	u8         reserved_at_21[0x1f];
2556

2557
	u8         reserved_at_40[0x140];
2558 2559 2560 2561 2562

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2563 2564 2565
	u8         reserved_at_0[0x5];
	u8         min_wqe_inline_mode[0x3];
	u8         reserved_at_8[0x17];
2566 2567
	u8         roce_en[0x1];

2568
	u8         arm_change_event[0x1];
2569
	u8         reserved_at_21[0x1a];
2570 2571 2572 2573 2574
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2575

2576
	u8         reserved_at_40[0xf0];
2577 2578 2579

	u8         mtu[0x10];

2580 2581 2582 2583
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2584
	u8         reserved_at_200[0x140];
2585
	u8         qkey_violation_counter[0x10];
2586
	u8         reserved_at_350[0x430];
2587 2588 2589 2590

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2591
	u8         reserved_at_783[0x2];
2592
	u8         allowed_list_type[0x3];
2593
	u8         reserved_at_788[0xc];
2594 2595 2596 2597
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2598
	u8         reserved_at_7e0[0x20];
2599 2600 2601 2602 2603 2604 2605 2606

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
2607
	MLX5_MKC_ACCESS_MODE_KSM   = 0x3,
2608 2609 2610
};

struct mlx5_ifc_mkc_bits {
2611
	u8         reserved_at_0[0x1];
2612
	u8         free[0x1];
2613
	u8         reserved_at_2[0xd];
2614 2615 2616 2617 2618 2619 2620 2621
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2622
	u8         reserved_at_18[0x8];
2623 2624 2625 2626

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2627
	u8         reserved_at_40[0x20];
2628 2629 2630 2631

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2632
	u8         reserved_at_63[0x2];
2633
	u8         expected_sigerr_count[0x1];
2634
	u8         reserved_at_66[0x1];
2635 2636 2637 2638 2639 2640 2641 2642 2643
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2644
	u8         reserved_at_120[0x80];
2645 2646 2647

	u8         translations_octword_size[0x20];

2648
	u8         reserved_at_1c0[0x1b];
2649 2650
	u8         log_page_size[0x5];

2651
	u8         reserved_at_1e0[0x20];
2652 2653 2654
};

struct mlx5_ifc_pkey_bits {
2655
	u8         reserved_at_0[0x10];
2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2666
	u8         reserved_at_20[0xe0];
2667 2668 2669 2670 2671

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2672
	u8         reserved_at_104[0xc];
2673 2674 2675
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2676 2677
	u8         vport_state[0x4];

2678
	u8         reserved_at_120[0x20];
2679 2680

	u8         system_image_guid[0x40];
2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2694
	u8         reserved_at_280[0x80];
2695 2696

	u8         lid[0x10];
2697
	u8         reserved_at_310[0x4];
2698 2699 2700 2701 2702 2703
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2704
	u8         reserved_at_334[0xc];
2705 2706 2707 2708

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2709
	u8         reserved_at_360[0xca0];
2710 2711
};

2712
struct mlx5_ifc_esw_vport_context_bits {
2713
	u8         reserved_at_0[0x3];
2714 2715 2716 2717
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2718
	u8         reserved_at_8[0x18];
2719

2720
	u8         reserved_at_20[0x20];
2721 2722 2723 2724 2725 2726 2727 2728

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2729
	u8         reserved_at_60[0x7a0];
2730 2731
};

2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2744
	u8         reserved_at_4[0x9];
2745 2746
	u8         ec[0x1];
	u8         oi[0x1];
2747
	u8         reserved_at_f[0x5];
2748
	u8         st[0x4];
2749
	u8         reserved_at_18[0x8];
2750

2751
	u8         reserved_at_20[0x20];
2752

2753
	u8         reserved_at_40[0x14];
2754
	u8         page_offset[0x6];
2755
	u8         reserved_at_5a[0x6];
2756

2757
	u8         reserved_at_60[0x3];
2758 2759 2760
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2761
	u8         reserved_at_80[0x20];
2762

2763
	u8         reserved_at_a0[0x18];
2764 2765
	u8         intr[0x8];

2766
	u8         reserved_at_c0[0x3];
2767
	u8         log_page_size[0x5];
2768
	u8         reserved_at_c8[0x18];
2769

2770
	u8         reserved_at_e0[0x60];
2771

2772
	u8         reserved_at_140[0x8];
2773 2774
	u8         consumer_counter[0x18];

2775
	u8         reserved_at_160[0x8];
2776 2777
	u8         producer_counter[0x18];

2778
	u8         reserved_at_180[0x80];
2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2802
	u8         reserved_at_0[0x4];
2803
	u8         state[0x4];
2804
	u8         reserved_at_8[0x18];
2805

2806
	u8         reserved_at_20[0x8];
2807 2808
	u8         user_index[0x18];

2809
	u8         reserved_at_40[0x8];
2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2821
	u8         reserved_at_73[0xd];
2822

2823
	u8         reserved_at_80[0x8];
2824
	u8         cs_res[0x8];
2825
	u8         reserved_at_90[0x3];
2826
	u8         min_rnr_nak[0x5];
2827
	u8         reserved_at_98[0x8];
2828

2829
	u8         reserved_at_a0[0x8];
S
Saeed Mahameed 已提交
2830
	u8         srqn_xrqn[0x18];
2831

2832
	u8         reserved_at_c0[0x8];
2833 2834 2835
	u8         pd[0x18];

	u8         tclass[0x8];
2836
	u8         reserved_at_e8[0x4];
2837 2838 2839 2840
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2841
	u8         reserved_at_140[0x5];
2842 2843 2844 2845
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2846
	u8         reserved_at_160[0x8];
2847
	u8         my_addr_index[0x8];
2848
	u8         reserved_at_170[0x8];
2849 2850 2851 2852
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2853
	u8         reserved_at_1a0[0x14];
2854 2855 2856 2857 2858
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2859
	u8         reserved_at_1c0[0x40];
2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

2879 2880 2881
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
S
Saeed Mahameed 已提交
2882
	MLX5_CQ_PERIOD_NUM_MODES
2883 2884
};

2885 2886
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2887
	u8         reserved_at_4[0x4];
2888 2889
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2890
	u8         reserved_at_c[0x1];
2891 2892
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2893 2894
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
2895 2896
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2897
	u8         reserved_at_18[0x8];
2898

2899
	u8         reserved_at_20[0x20];
2900

2901
	u8         reserved_at_40[0x14];
2902
	u8         page_offset[0x6];
2903
	u8         reserved_at_5a[0x6];
2904

2905
	u8         reserved_at_60[0x3];
2906 2907 2908
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2909
	u8         reserved_at_80[0x4];
2910 2911 2912
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2913
	u8         reserved_at_a0[0x18];
2914 2915
	u8         c_eqn[0x8];

2916
	u8         reserved_at_c0[0x3];
2917
	u8         log_page_size[0x5];
2918
	u8         reserved_at_c8[0x18];
2919

2920
	u8         reserved_at_e0[0x20];
2921

2922
	u8         reserved_at_100[0x8];
2923 2924
	u8         last_notified_index[0x18];

2925
	u8         reserved_at_120[0x8];
2926 2927
	u8         last_solicit_index[0x18];

2928
	u8         reserved_at_140[0x8];
2929 2930
	u8         consumer_counter[0x18];

2931
	u8         reserved_at_160[0x8];
2932 2933
	u8         producer_counter[0x18];

2934
	u8         reserved_at_180[0x40];
2935 2936 2937 2938 2939 2940 2941 2942

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2943
	u8         reserved_at_0[0x800];
2944 2945 2946
};

struct mlx5_ifc_query_adapter_param_block_bits {
2947
	u8         reserved_at_0[0xc0];
2948

2949
	u8         reserved_at_c0[0x8];
2950 2951
	u8         ieee_vendor_id[0x18];

2952
	u8         reserved_at_e0[0x10];
2953 2954 2955 2956 2957 2958 2959
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

S
Saeed Mahameed 已提交
2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002
enum {
	MLX5_XRQC_STATE_GOOD   = 0x0,
	MLX5_XRQC_STATE_ERROR  = 0x1,
};

enum {
	MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
	MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
};

enum {
	MLX5_XRQC_OFFLOAD_RNDV = 0x1,
};

struct mlx5_ifc_tag_matching_topology_context_bits {
	u8         log_matching_list_sz[0x4];
	u8         reserved_at_4[0xc];
	u8         append_next_index[0x10];

	u8         sw_phase_cnt[0x10];
	u8         hw_phase_cnt[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_xrqc_bits {
	u8         state[0x4];
	u8         rlkey[0x1];
	u8         reserved_at_5[0xf];
	u8         topology[0x4];
	u8         reserved_at_18[0x4];
	u8         offload[0x4];

	u8         reserved_at_20[0x8];
	u8         user_index[0x18];

	u8         reserved_at_40[0x8];
	u8         cqn[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;

3003
	u8         reserved_at_180[0x880];
S
Saeed Mahameed 已提交
3004 3005 3006 3007

	struct mlx5_ifc_wq_bits wq;
};

3008 3009 3010
union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
3011
	u8         reserved_at_0[0x20];
3012 3013 3014 3015 3016 3017
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
3018
	u8         reserved_at_0[0x20];
3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
3029
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
3030
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
3031
	struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
3032
	u8         reserved_at_0[0x7c0];
3033 3034
};

3035 3036 3037 3038 3039
union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
	u8         reserved_at_0[0x7c0];
};

3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052
union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
3053
	u8         reserved_at_0[0xe0];
3054 3055 3056
};

struct mlx5_ifc_health_buffer_bits {
3057
	u8         reserved_at_0[0x100];
3058 3059 3060 3061 3062

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

3063
	u8         reserved_at_140[0x40];
3064 3065 3066 3067 3068

	u8         fw_version[0x20];

	u8         hw_id[0x20];

3069
	u8         reserved_at_1c0[0x20];
3070 3071 3072 3073 3074 3075 3076 3077

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
3078
	u8         reserved_at_1[0x7];
3079
	u8         port[0x8];
3080
	u8         reserved_at_10[0x10];
3081

3082
	u8         reserved_at_20[0x60];
3083 3084
};

3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107
struct mlx5_ifc_vport_tc_element_bits {
	u8         traffic_class[0x4];
	u8         reserved_at_4[0xc];
	u8         vport_number[0x10];
};

struct mlx5_ifc_vport_element_bits {
	u8         reserved_at_0[0x10];
	u8         vport_number[0x10];
};

enum {
	TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
	TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
	TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
};

struct mlx5_ifc_tsar_element_bits {
	u8         reserved_at_0[0x8];
	u8         tsar_type[0x8];
	u8         reserved_at_10[0x10];
};

3108 3109 3110 3111 3112
enum {
	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_SUCCESS = 0x0,
	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL = 0x1,
};

3113 3114
struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
3115
	u8         reserved_at_8[0x18];
3116 3117 3118

	u8         syndrome[0x20];

3119 3120 3121
	u8         reserved_at_40[0x3f];

	u8         force_state[0x1];
3122 3123 3124 3125
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
3126
	MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE     = 0x1,
3127 3128 3129 3130
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
3131
	u8         reserved_at_10[0x10];
3132

3133
	u8         reserved_at_20[0x10];
3134 3135
	u8         op_mod[0x10];

3136
	u8         reserved_at_40[0x10];
3137 3138
	u8         profile[0x10];

3139
	u8         reserved_at_60[0x20];
3140 3141 3142 3143
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
3144
	u8         reserved_at_8[0x18];
3145 3146 3147

	u8         syndrome[0x20];

3148
	u8         reserved_at_40[0x40];
3149 3150 3151 3152
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
3153
	u8         reserved_at_10[0x10];
3154

3155
	u8         reserved_at_20[0x10];
3156 3157
	u8         op_mod[0x10];

3158
	u8         reserved_at_40[0x8];
3159 3160
	u8         qpn[0x18];

3161
	u8         reserved_at_60[0x20];
3162 3163 3164

	u8         opt_param_mask[0x20];

3165
	u8         reserved_at_a0[0x20];
3166 3167 3168

	struct mlx5_ifc_qpc_bits qpc;

3169
	u8         reserved_at_800[0x80];
3170 3171 3172 3173
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
3174
	u8         reserved_at_8[0x18];
3175 3176 3177

	u8         syndrome[0x20];

3178
	u8         reserved_at_40[0x40];
3179 3180 3181 3182
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
3183
	u8         reserved_at_10[0x10];
3184

3185
	u8         reserved_at_20[0x10];
3186 3187
	u8         op_mod[0x10];

3188
	u8         reserved_at_40[0x8];
3189 3190
	u8         qpn[0x18];

3191
	u8         reserved_at_60[0x20];
3192 3193 3194

	u8         opt_param_mask[0x20];

3195
	u8         reserved_at_a0[0x20];
3196 3197 3198

	struct mlx5_ifc_qpc_bits qpc;

3199
	u8         reserved_at_800[0x80];
3200 3201 3202 3203
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
3204
	u8         reserved_at_8[0x18];
3205 3206 3207

	u8         syndrome[0x20];

3208
	u8         reserved_at_40[0x40];
3209 3210 3211 3212
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
3213
	u8         reserved_at_10[0x10];
3214

3215
	u8         reserved_at_20[0x10];
3216 3217 3218
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3219
	u8         reserved_at_50[0x10];
3220

3221
	u8         reserved_at_60[0x20];
3222 3223 3224 3225 3226 3227

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
3228
	u8         reserved_at_8[0x18];
3229 3230 3231

	u8         syndrome[0x20];

3232
	u8         reserved_at_40[0x40];
3233 3234 3235 3236 3237 3238 3239 3240 3241
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
3242
	u8         reserved_at_10[0x10];
3243

3244
	u8         reserved_at_20[0x10];
3245 3246
	u8         op_mod[0x10];

3247
	u8         reserved_at_40[0x20];
3248

3249
	u8         reserved_at_60[0x6];
3250
	u8         demux_mode[0x2];
3251
	u8         reserved_at_68[0x18];
3252 3253 3254 3255
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
3256
	u8         reserved_at_8[0x18];
3257 3258 3259

	u8         syndrome[0x20];

3260
	u8         reserved_at_40[0x40];
3261 3262 3263 3264
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
3265
	u8         reserved_at_10[0x10];
3266

3267
	u8         reserved_at_20[0x10];
3268 3269
	u8         op_mod[0x10];

3270
	u8         reserved_at_40[0x60];
3271

3272
	u8         reserved_at_a0[0x8];
3273 3274
	u8         table_index[0x18];

3275
	u8         reserved_at_c0[0x20];
3276

3277
	u8         reserved_at_e0[0x13];
3278 3279 3280 3281 3282
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3283
	u8         reserved_at_140[0xc0];
3284 3285 3286 3287
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
3288
	u8         reserved_at_8[0x18];
3289 3290 3291

	u8         syndrome[0x20];

3292
	u8         reserved_at_40[0x40];
3293 3294 3295 3296
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
3297
	u8         reserved_at_10[0x10];
3298

3299
	u8         reserved_at_20[0x10];
3300 3301
	u8         op_mod[0x10];

3302
	u8         reserved_at_40[0x10];
3303 3304
	u8         current_issi[0x10];

3305
	u8         reserved_at_60[0x20];
3306 3307 3308 3309
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
3310
	u8         reserved_at_8[0x18];
3311 3312 3313

	u8         syndrome[0x20];

3314
	u8         reserved_at_40[0x40];
3315 3316 3317 3318
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
3319
	u8         reserved_at_10[0x10];
3320

3321
	u8         reserved_at_20[0x10];
3322 3323
	u8         op_mod[0x10];

3324
	u8         reserved_at_40[0x40];
3325 3326 3327 3328

	union mlx5_ifc_hca_cap_union_bits capability;
};

3329 3330 3331 3332 3333 3334 3335
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3336 3337
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3338
	u8         reserved_at_8[0x18];
3339 3340 3341

	u8         syndrome[0x20];

3342
	u8         reserved_at_40[0x40];
3343 3344 3345 3346
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3347
	u8         reserved_at_10[0x10];
3348

3349
	u8         reserved_at_20[0x10];
3350 3351
	u8         op_mod[0x10];

3352 3353 3354 3355 3356
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3357 3358

	u8         table_type[0x8];
3359
	u8         reserved_at_88[0x18];
3360

3361
	u8         reserved_at_a0[0x8];
3362 3363
	u8         table_id[0x18];

3364
	u8         reserved_at_c0[0x18];
3365 3366
	u8         modify_enable_mask[0x8];

3367
	u8         reserved_at_e0[0x20];
3368 3369 3370

	u8         flow_index[0x20];

3371
	u8         reserved_at_120[0xe0];
3372 3373 3374 3375 3376 3377

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3378
	u8         reserved_at_8[0x18];
3379 3380 3381

	u8         syndrome[0x20];

3382
	u8         reserved_at_40[0x40];
3383 3384 3385 3386
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3387
	u8         reserved_at_10[0x10];
3388

3389
	u8         reserved_at_20[0x10];
3390 3391
	u8         op_mod[0x10];

3392
	u8         reserved_at_40[0x8];
3393 3394
	u8         qpn[0x18];

3395
	u8         reserved_at_60[0x20];
3396 3397 3398

	u8         opt_param_mask[0x20];

3399
	u8         reserved_at_a0[0x20];
3400 3401 3402

	struct mlx5_ifc_qpc_bits qpc;

3403
	u8         reserved_at_800[0x80];
3404 3405 3406 3407
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3408
	u8         reserved_at_8[0x18];
3409 3410 3411

	u8         syndrome[0x20];

3412
	u8         reserved_at_40[0x40];
3413 3414 3415 3416
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3417
	u8         reserved_at_10[0x10];
3418

3419
	u8         reserved_at_20[0x10];
3420 3421
	u8         op_mod[0x10];

3422
	u8         reserved_at_40[0x8];
3423 3424
	u8         qpn[0x18];

3425
	u8         reserved_at_60[0x20];
3426 3427 3428

	u8         opt_param_mask[0x20];

3429
	u8         reserved_at_a0[0x20];
3430 3431 3432

	struct mlx5_ifc_qpc_bits qpc;

3433
	u8         reserved_at_800[0x80];
3434 3435 3436 3437
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3438
	u8         reserved_at_8[0x18];
3439 3440 3441

	u8         syndrome[0x20];

3442
	u8         reserved_at_40[0x40];
3443 3444 3445 3446
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3447
	u8         reserved_at_10[0x10];
3448

3449
	u8         reserved_at_20[0x10];
3450 3451
	u8         op_mod[0x10];

3452
	u8         reserved_at_40[0x8];
3453 3454
	u8         qpn[0x18];

3455
	u8         reserved_at_60[0x20];
3456 3457 3458

	u8         opt_param_mask[0x20];

3459
	u8         reserved_at_a0[0x20];
3460 3461 3462

	struct mlx5_ifc_qpc_bits qpc;

3463
	u8         reserved_at_800[0x80];
3464 3465
};

S
Saeed Mahameed 已提交
3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489
struct mlx5_ifc_query_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

struct mlx5_ifc_query_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

3490 3491
struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3492
	u8         reserved_at_8[0x18];
3493 3494 3495

	u8         syndrome[0x20];

3496
	u8         reserved_at_40[0x40];
3497 3498 3499

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3500
	u8         reserved_at_280[0x600];
3501 3502 3503 3504 3505 3506

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3507
	u8         reserved_at_10[0x10];
3508

3509
	u8         reserved_at_20[0x10];
3510 3511
	u8         op_mod[0x10];

3512
	u8         reserved_at_40[0x8];
3513 3514
	u8         xrc_srqn[0x18];

3515
	u8         reserved_at_60[0x20];
3516 3517 3518 3519 3520 3521 3522 3523 3524
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3525
	u8         reserved_at_8[0x18];
3526 3527 3528

	u8         syndrome[0x20];

3529
	u8         reserved_at_40[0x20];
3530

3531
	u8         reserved_at_60[0x18];
3532 3533 3534 3535 3536 3537
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3538
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3539 3540 3541 3542
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3543
	u8         reserved_at_10[0x10];
3544

3545
	u8         reserved_at_20[0x10];
3546 3547 3548
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3549
	u8         reserved_at_41[0xf];
3550 3551
	u8         vport_number[0x10];

3552
	u8         reserved_at_60[0x20];
3553 3554 3555 3556
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3557
	u8         reserved_at_8[0x18];
3558 3559 3560

	u8         syndrome[0x20];

3561
	u8         reserved_at_40[0x40];
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3587
	u8         reserved_at_680[0xa00];
3588 3589 3590 3591 3592 3593 3594 3595
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3596
	u8         reserved_at_10[0x10];
3597

3598
	u8         reserved_at_20[0x10];
3599 3600 3601
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3602 3603
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3604 3605
	u8         vport_number[0x10];

3606
	u8         reserved_at_60[0x60];
3607 3608

	u8         clear[0x1];
3609
	u8         reserved_at_c1[0x1f];
3610

3611
	u8         reserved_at_e0[0x20];
3612 3613 3614 3615
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3616
	u8         reserved_at_8[0x18];
3617 3618 3619

	u8         syndrome[0x20];

3620
	u8         reserved_at_40[0x40];
3621 3622 3623 3624 3625 3626

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3627
	u8         reserved_at_10[0x10];
3628

3629
	u8         reserved_at_20[0x10];
3630 3631
	u8         op_mod[0x10];

3632
	u8         reserved_at_40[0x8];
3633 3634
	u8         tisn[0x18];

3635
	u8         reserved_at_60[0x20];
3636 3637 3638 3639
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3640
	u8         reserved_at_8[0x18];
3641 3642 3643

	u8         syndrome[0x20];

3644
	u8         reserved_at_40[0xc0];
3645 3646 3647 3648 3649 3650

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3651
	u8         reserved_at_10[0x10];
3652

3653
	u8         reserved_at_20[0x10];
3654 3655
	u8         op_mod[0x10];

3656
	u8         reserved_at_40[0x8];
3657 3658
	u8         tirn[0x18];

3659
	u8         reserved_at_60[0x20];
3660 3661 3662 3663
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3664
	u8         reserved_at_8[0x18];
3665 3666 3667

	u8         syndrome[0x20];

3668
	u8         reserved_at_40[0x40];
3669 3670 3671

	struct mlx5_ifc_srqc_bits srq_context_entry;

3672
	u8         reserved_at_280[0x600];
3673 3674 3675 3676 3677 3678

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3679
	u8         reserved_at_10[0x10];
3680

3681
	u8         reserved_at_20[0x10];
3682 3683
	u8         op_mod[0x10];

3684
	u8         reserved_at_40[0x8];
3685 3686
	u8         srqn[0x18];

3687
	u8         reserved_at_60[0x20];
3688 3689 3690 3691
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3692
	u8         reserved_at_8[0x18];
3693 3694 3695

	u8         syndrome[0x20];

3696
	u8         reserved_at_40[0xc0];
3697 3698 3699 3700 3701 3702

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3703
	u8         reserved_at_10[0x10];
3704

3705
	u8         reserved_at_20[0x10];
3706 3707
	u8         op_mod[0x10];

3708
	u8         reserved_at_40[0x8];
3709 3710
	u8         sqn[0x18];

3711
	u8         reserved_at_60[0x20];
3712 3713 3714 3715
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3716
	u8         reserved_at_8[0x18];
3717 3718 3719

	u8         syndrome[0x20];

3720
	u8         dump_fill_mkey[0x20];
3721 3722

	u8         resd_lkey[0x20];
3723 3724 3725 3726

	u8         null_mkey[0x20];

	u8         reserved_at_a0[0x60];
3727 3728 3729 3730
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3731
	u8         reserved_at_10[0x10];
3732

3733
	u8         reserved_at_20[0x10];
3734 3735
	u8         op_mod[0x10];

3736
	u8         reserved_at_40[0x40];
3737 3738
};

3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771
struct mlx5_ifc_query_scheduling_element_out_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xc0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

enum {
	SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
};

struct mlx5_ifc_query_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

3772 3773
struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3774
	u8         reserved_at_8[0x18];
3775 3776 3777

	u8         syndrome[0x20];

3778
	u8         reserved_at_40[0xc0];
3779 3780 3781 3782 3783 3784

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3785
	u8         reserved_at_10[0x10];
3786

3787
	u8         reserved_at_20[0x10];
3788 3789
	u8         op_mod[0x10];

3790
	u8         reserved_at_40[0x8];
3791 3792
	u8         rqtn[0x18];

3793
	u8         reserved_at_60[0x20];
3794 3795 3796 3797
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3798
	u8         reserved_at_8[0x18];
3799 3800 3801

	u8         syndrome[0x20];

3802
	u8         reserved_at_40[0xc0];
3803 3804 3805 3806 3807 3808

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3809
	u8         reserved_at_10[0x10];
3810

3811
	u8         reserved_at_20[0x10];
3812 3813
	u8         op_mod[0x10];

3814
	u8         reserved_at_40[0x8];
3815 3816
	u8         rqn[0x18];

3817
	u8         reserved_at_60[0x20];
3818 3819 3820 3821
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3822
	u8         reserved_at_8[0x18];
3823 3824 3825

	u8         syndrome[0x20];

3826
	u8         reserved_at_40[0x40];
3827 3828 3829 3830 3831 3832

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3833
	u8         reserved_at_10[0x10];
3834

3835
	u8         reserved_at_20[0x10];
3836 3837 3838
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3839
	u8         reserved_at_50[0x10];
3840

3841
	u8         reserved_at_60[0x20];
3842 3843 3844 3845
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3846
	u8         reserved_at_8[0x18];
3847 3848 3849

	u8         syndrome[0x20];

3850
	u8         reserved_at_40[0xc0];
3851 3852 3853 3854 3855 3856

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3857
	u8         reserved_at_10[0x10];
3858

3859
	u8         reserved_at_20[0x10];
3860 3861
	u8         op_mod[0x10];

3862
	u8         reserved_at_40[0x8];
3863 3864
	u8         rmpn[0x18];

3865
	u8         reserved_at_60[0x20];
3866 3867 3868 3869
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3870
	u8         reserved_at_8[0x18];
3871 3872 3873

	u8         syndrome[0x20];

3874
	u8         reserved_at_40[0x40];
3875 3876 3877

	u8         opt_param_mask[0x20];

3878
	u8         reserved_at_a0[0x20];
3879 3880 3881

	struct mlx5_ifc_qpc_bits qpc;

3882
	u8         reserved_at_800[0x80];
3883 3884 3885 3886 3887 3888

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3889
	u8         reserved_at_10[0x10];
3890

3891
	u8         reserved_at_20[0x10];
3892 3893
	u8         op_mod[0x10];

3894
	u8         reserved_at_40[0x8];
3895 3896
	u8         qpn[0x18];

3897
	u8         reserved_at_60[0x20];
3898 3899 3900 3901
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3902
	u8         reserved_at_8[0x18];
3903 3904 3905

	u8         syndrome[0x20];

3906
	u8         reserved_at_40[0x40];
3907 3908 3909

	u8         rx_write_requests[0x20];

3910
	u8         reserved_at_a0[0x20];
3911 3912 3913

	u8         rx_read_requests[0x20];

3914
	u8         reserved_at_e0[0x20];
3915 3916 3917

	u8         rx_atomic_requests[0x20];

3918
	u8         reserved_at_120[0x20];
3919 3920 3921

	u8         rx_dct_connect[0x20];

3922
	u8         reserved_at_160[0x20];
3923 3924 3925

	u8         out_of_buffer[0x20];

3926
	u8         reserved_at_1a0[0x20];
3927 3928 3929

	u8         out_of_sequence[0x20];

S
Saeed Mahameed 已提交
3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950
	u8         reserved_at_1e0[0x20];

	u8         duplicate_request[0x20];

	u8         reserved_at_220[0x20];

	u8         rnr_nak_retry_err[0x20];

	u8         reserved_at_260[0x20];

	u8         packet_seq_err[0x20];

	u8         reserved_at_2a0[0x20];

	u8         implied_nak_seq_err[0x20];

	u8         reserved_at_2e0[0x20];

	u8         local_ack_timeout_err[0x20];

	u8         reserved_at_320[0x4e0];
3951 3952 3953 3954
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3955
	u8         reserved_at_10[0x10];
3956

3957
	u8         reserved_at_20[0x10];
3958 3959
	u8         op_mod[0x10];

3960
	u8         reserved_at_40[0x80];
3961 3962

	u8         clear[0x1];
3963
	u8         reserved_at_c1[0x1f];
3964

3965
	u8         reserved_at_e0[0x18];
3966 3967 3968 3969 3970
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3971
	u8         reserved_at_8[0x18];
3972 3973 3974

	u8         syndrome[0x20];

3975
	u8         reserved_at_40[0x10];
3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3989
	u8         reserved_at_10[0x10];
3990

3991
	u8         reserved_at_20[0x10];
3992 3993
	u8         op_mod[0x10];

3994
	u8         reserved_at_40[0x10];
3995 3996
	u8         function_id[0x10];

3997
	u8         reserved_at_60[0x20];
3998 3999 4000 4001
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
4002
	u8         reserved_at_8[0x18];
4003 4004 4005

	u8         syndrome[0x20];

4006
	u8         reserved_at_40[0x40];
4007 4008 4009 4010 4011 4012

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
4013
	u8         reserved_at_10[0x10];
4014

4015
	u8         reserved_at_20[0x10];
4016 4017 4018
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4019
	u8         reserved_at_41[0xf];
4020 4021
	u8         vport_number[0x10];

4022
	u8         reserved_at_60[0x5];
4023
	u8         allowed_list_type[0x3];
4024
	u8         reserved_at_68[0x18];
4025 4026 4027 4028
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
4029
	u8         reserved_at_8[0x18];
4030 4031 4032

	u8         syndrome[0x20];

4033
	u8         reserved_at_40[0x40];
4034 4035 4036

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

4037
	u8         reserved_at_280[0x600];
4038 4039 4040 4041 4042 4043 4044 4045

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
4046
	u8         reserved_at_10[0x10];
4047

4048
	u8         reserved_at_20[0x10];
4049 4050
	u8         op_mod[0x10];

4051
	u8         reserved_at_40[0x8];
4052 4053 4054
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
4055
	u8         reserved_at_61[0x1f];
4056 4057 4058 4059
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
4060
	u8         reserved_at_8[0x18];
4061 4062 4063

	u8         syndrome[0x20];

4064
	u8         reserved_at_40[0x40];
4065 4066 4067 4068 4069 4070

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
4071
	u8         reserved_at_10[0x10];
4072

4073
	u8         reserved_at_20[0x10];
4074 4075
	u8         op_mod[0x10];

4076
	u8         reserved_at_40[0x40];
4077 4078 4079 4080
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
4081
	u8         reserved_at_8[0x18];
4082 4083 4084

	u8         syndrome[0x20];

4085
	u8         reserved_at_40[0xa0];
4086

4087
	u8         reserved_at_e0[0x13];
4088 4089 4090 4091 4092
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

4093
	u8         reserved_at_140[0xc0];
4094 4095 4096 4097
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
4098
	u8         reserved_at_10[0x10];
4099

4100
	u8         reserved_at_20[0x10];
4101 4102
	u8         op_mod[0x10];

4103
	u8         reserved_at_40[0x60];
4104

4105
	u8         reserved_at_a0[0x8];
4106 4107
	u8         table_index[0x18];

4108
	u8         reserved_at_c0[0x140];
4109 4110 4111 4112
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
4113
	u8         reserved_at_8[0x18];
4114 4115 4116

	u8         syndrome[0x20];

4117
	u8         reserved_at_40[0x10];
4118 4119
	u8         current_issi[0x10];

4120
	u8         reserved_at_60[0xa0];
4121

4122
	u8         reserved_at_100[76][0x8];
4123 4124 4125 4126 4127
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
4128
	u8         reserved_at_10[0x10];
4129

4130
	u8         reserved_at_20[0x10];
4131 4132
	u8         op_mod[0x10];

4133
	u8         reserved_at_40[0x40];
4134 4135
};

4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154
struct mlx5_ifc_set_driver_version_out_bits {
	u8         status[0x8];
	u8         reserved_0[0x18];

	u8         syndrome[0x20];
	u8         reserved_1[0x40];
};

struct mlx5_ifc_set_driver_version_in_bits {
	u8         opcode[0x10];
	u8         reserved_0[0x10];

	u8         reserved_1[0x10];
	u8         op_mod[0x10];

	u8         reserved_2[0x40];
	u8         driver_version[64][0x8];
};

4155 4156
struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
4157
	u8         reserved_at_8[0x18];
4158 4159 4160

	u8         syndrome[0x20];

4161
	u8         reserved_at_40[0x40];
4162 4163 4164 4165 4166 4167

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
4168
	u8         reserved_at_10[0x10];
4169

4170
	u8         reserved_at_20[0x10];
4171 4172 4173
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4174
	u8         reserved_at_41[0xb];
4175
	u8         port_num[0x4];
4176 4177
	u8         vport_number[0x10];

4178
	u8         reserved_at_60[0x10];
4179 4180 4181
	u8         pkey_index[0x10];
};

4182 4183 4184 4185 4186 4187
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

4188 4189
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
4190
	u8         reserved_at_8[0x18];
4191 4192 4193

	u8         syndrome[0x20];

4194
	u8         reserved_at_40[0x20];
4195 4196

	u8         gids_num[0x10];
4197
	u8         reserved_at_70[0x10];
4198 4199 4200 4201 4202 4203

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
4204
	u8         reserved_at_10[0x10];
4205

4206
	u8         reserved_at_20[0x10];
4207 4208 4209
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4210
	u8         reserved_at_41[0xb];
4211
	u8         port_num[0x4];
4212 4213
	u8         vport_number[0x10];

4214
	u8         reserved_at_60[0x10];
4215 4216 4217 4218 4219
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
4220
	u8         reserved_at_8[0x18];
4221 4222 4223

	u8         syndrome[0x20];

4224
	u8         reserved_at_40[0x40];
4225 4226 4227 4228 4229 4230

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
4231
	u8         reserved_at_10[0x10];
4232

4233
	u8         reserved_at_20[0x10];
4234 4235 4236
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4237
	u8         reserved_at_41[0xb];
4238
	u8         port_num[0x4];
4239 4240
	u8         vport_number[0x10];

4241
	u8         reserved_at_60[0x20];
4242 4243 4244 4245
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
4246
	u8         reserved_at_8[0x18];
4247 4248 4249

	u8         syndrome[0x20];

4250
	u8         reserved_at_40[0x40];
4251 4252 4253 4254 4255 4256

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
4257
	u8         reserved_at_10[0x10];
4258

4259
	u8         reserved_at_20[0x10];
4260 4261
	u8         op_mod[0x10];

4262
	u8         reserved_at_40[0x40];
4263 4264 4265 4266
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
4267
	u8         reserved_at_8[0x18];
4268 4269 4270

	u8         syndrome[0x20];

4271
	u8         reserved_at_40[0x80];
4272

4273
	u8         reserved_at_c0[0x8];
4274
	u8         level[0x8];
4275
	u8         reserved_at_d0[0x8];
4276 4277
	u8         log_size[0x8];

4278
	u8         reserved_at_e0[0x120];
4279 4280 4281 4282
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
4283
	u8         reserved_at_10[0x10];
4284

4285
	u8         reserved_at_20[0x10];
4286 4287
	u8         op_mod[0x10];

4288
	u8         reserved_at_40[0x40];
4289 4290

	u8         table_type[0x8];
4291
	u8         reserved_at_88[0x18];
4292

4293
	u8         reserved_at_a0[0x8];
4294 4295
	u8         table_id[0x18];

4296
	u8         reserved_at_c0[0x140];
4297 4298 4299 4300
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
4301
	u8         reserved_at_8[0x18];
4302 4303 4304

	u8         syndrome[0x20];

4305
	u8         reserved_at_40[0x1c0];
4306 4307 4308 4309 4310 4311

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
4312
	u8         reserved_at_10[0x10];
4313

4314
	u8         reserved_at_20[0x10];
4315 4316
	u8         op_mod[0x10];

4317
	u8         reserved_at_40[0x40];
4318 4319

	u8         table_type[0x8];
4320
	u8         reserved_at_88[0x18];
4321

4322
	u8         reserved_at_a0[0x8];
4323 4324
	u8         table_id[0x18];

4325
	u8         reserved_at_c0[0x40];
4326 4327 4328

	u8         flow_index[0x20];

4329
	u8         reserved_at_120[0xe0];
4330 4331 4332 4333 4334 4335 4336 4337 4338 4339
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
4340
	u8         reserved_at_8[0x18];
4341 4342 4343

	u8         syndrome[0x20];

4344
	u8         reserved_at_40[0xa0];
4345 4346 4347

	u8         start_flow_index[0x20];

4348
	u8         reserved_at_100[0x20];
4349 4350 4351

	u8         end_flow_index[0x20];

4352
	u8         reserved_at_140[0xa0];
4353

4354
	u8         reserved_at_1e0[0x18];
4355 4356 4357 4358
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

4359
	u8         reserved_at_1200[0xe00];
4360 4361 4362 4363
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
4364
	u8         reserved_at_10[0x10];
4365

4366
	u8         reserved_at_20[0x10];
4367 4368
	u8         op_mod[0x10];

4369
	u8         reserved_at_40[0x40];
4370 4371

	u8         table_type[0x8];
4372
	u8         reserved_at_88[0x18];
4373

4374
	u8         reserved_at_a0[0x8];
4375 4376 4377 4378
	u8         table_id[0x18];

	u8         group_id[0x20];

4379
	u8         reserved_at_e0[0x120];
4380 4381
};

4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

	u8         reserved_at_e0[0x10];
	u8         flow_counter_id[0x10];
};

4410 4411
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
4412
	u8         reserved_at_8[0x18];
4413 4414 4415

	u8         syndrome[0x20];

4416
	u8         reserved_at_40[0x40];
4417 4418 4419 4420 4421 4422

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4423
	u8         reserved_at_10[0x10];
4424

4425
	u8         reserved_at_20[0x10];
4426 4427 4428
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4429
	u8         reserved_at_41[0xf];
4430 4431
	u8         vport_number[0x10];

4432
	u8         reserved_at_60[0x20];
4433 4434 4435 4436
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4437
	u8         reserved_at_8[0x18];
4438 4439 4440

	u8         syndrome[0x20];

4441
	u8         reserved_at_40[0x40];
4442 4443 4444
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4445
	u8         reserved_at_0[0x1c];
4446 4447 4448 4449 4450 4451 4452 4453
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4454
	u8         reserved_at_10[0x10];
4455

4456
	u8         reserved_at_20[0x10];
4457 4458 4459
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4460
	u8         reserved_at_41[0xf];
4461 4462 4463 4464 4465 4466 4467
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4468 4469
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4470
	u8         reserved_at_8[0x18];
4471 4472 4473

	u8         syndrome[0x20];

4474
	u8         reserved_at_40[0x40];
4475 4476 4477

	struct mlx5_ifc_eqc_bits eq_context_entry;

4478
	u8         reserved_at_280[0x40];
4479 4480 4481

	u8         event_bitmask[0x40];

4482
	u8         reserved_at_300[0x580];
4483 4484 4485 4486 4487 4488

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4489
	u8         reserved_at_10[0x10];
4490

4491
	u8         reserved_at_20[0x10];
4492 4493
	u8         op_mod[0x10];

4494
	u8         reserved_at_40[0x18];
4495 4496
	u8         eq_number[0x8];

4497
	u8         reserved_at_60[0x20];
4498 4499
};

4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578
struct mlx5_ifc_encap_header_in_bits {
	u8         reserved_at_0[0x5];
	u8         header_type[0x3];
	u8         reserved_at_8[0xe];
	u8         encap_header_size[0xa];

	u8         reserved_at_20[0x10];
	u8         encap_header[2][0x8];

	u8         more_encap_header[0][0x8];
};

struct mlx5_ifc_query_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header[0];
};

struct mlx5_ifc_query_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_at_60[0xa0];
};

struct mlx5_ifc_alloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         encap_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header;
};

struct mlx5_ifc_dealloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_60[0x20];
};

4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631
struct mlx5_ifc_set_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x3];
	u8         offset[0x5];
	u8         reserved_at_18[0x3];
	u8         length[0x5];

	u8         data[0x20];
};

struct mlx5_ifc_add_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x10];

	u8         data[0x20];
};

union mlx5_ifc_set_action_in_add_action_in_auto_bits {
	struct mlx5_ifc_set_action_in_bits set_action_in;
	struct mlx5_ifc_add_action_in_bits add_action_in;
	u8         reserved_at_0[0x40];
};

enum {
	MLX5_ACTION_TYPE_SET   = 0x1,
	MLX5_ACTION_TYPE_ADD   = 0x2,
};

enum {
	MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16    = 0x1,
	MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0     = 0x2,
	MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE     = 0x3,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16    = 0x4,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0     = 0x5,
	MLX5_ACTION_IN_FIELD_OUT_IP_DSCP       = 0x6,
	MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS     = 0x7,
	MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT     = 0x8,
	MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT     = 0x9,
	MLX5_ACTION_IN_FIELD_OUT_IP_TTL        = 0xa,
	MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT     = 0xb,
	MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT     = 0xc,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96  = 0xd,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64   = 0xe,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32   = 0xf,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0    = 0x10,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96  = 0x11,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64   = 0x12,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32   = 0x13,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0    = 0x14,
	MLX5_ACTION_IN_FIELD_OUT_SIPV4         = 0x15,
	MLX5_ACTION_IN_FIELD_OUT_DIPV4         = 0x16,
4632
	MLX5_ACTION_IN_FIELD_OUT_IPV6_HOPLIMIT = 0x47,
4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682
};

struct mlx5_ifc_alloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];

	u8         table_type[0x8];
	u8         reserved_at_68[0x10];
	u8         num_of_actions[0x8];

	union mlx5_ifc_set_action_in_add_action_in_auto_bits actions[0];
};

struct mlx5_ifc_dealloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

4683 4684
struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4685
	u8         reserved_at_8[0x18];
4686 4687 4688

	u8         syndrome[0x20];

4689
	u8         reserved_at_40[0x40];
4690 4691 4692

	struct mlx5_ifc_dctc_bits dct_context_entry;

4693
	u8         reserved_at_280[0x180];
4694 4695 4696 4697
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4698
	u8         reserved_at_10[0x10];
4699

4700
	u8         reserved_at_20[0x10];
4701 4702
	u8         op_mod[0x10];

4703
	u8         reserved_at_40[0x8];
4704 4705
	u8         dctn[0x18];

4706
	u8         reserved_at_60[0x20];
4707 4708 4709 4710
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4711
	u8         reserved_at_8[0x18];
4712 4713 4714

	u8         syndrome[0x20];

4715
	u8         reserved_at_40[0x40];
4716 4717 4718

	struct mlx5_ifc_cqc_bits cq_context;

4719
	u8         reserved_at_280[0x600];
4720 4721 4722 4723 4724 4725

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4726
	u8         reserved_at_10[0x10];
4727

4728
	u8         reserved_at_20[0x10];
4729 4730
	u8         op_mod[0x10];

4731
	u8         reserved_at_40[0x8];
4732 4733
	u8         cqn[0x18];

4734
	u8         reserved_at_60[0x20];
4735 4736 4737 4738
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4739
	u8         reserved_at_8[0x18];
4740 4741 4742

	u8         syndrome[0x20];

4743
	u8         reserved_at_40[0x20];
4744 4745 4746

	u8         enable[0x1];
	u8         tag_enable[0x1];
4747
	u8         reserved_at_62[0x1e];
4748 4749 4750 4751
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4752
	u8         reserved_at_10[0x10];
4753

4754
	u8         reserved_at_20[0x10];
4755 4756
	u8         op_mod[0x10];

4757
	u8         reserved_at_40[0x18];
4758 4759 4760
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4761
	u8         reserved_at_60[0x20];
4762 4763 4764 4765
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4766
	u8         reserved_at_8[0x18];
4767 4768 4769

	u8         syndrome[0x20];

4770
	u8         reserved_at_40[0x40];
4771

4772
	u8         rp_cur_flows[0x20];
4773 4774 4775

	u8         sum_flows[0x20];

4776
	u8         rp_cnp_ignored_high[0x20];
4777

4778
	u8         rp_cnp_ignored_low[0x20];
4779

4780
	u8         rp_cnp_handled_high[0x20];
4781

4782
	u8         rp_cnp_handled_low[0x20];
4783

4784
	u8         reserved_at_140[0x100];
4785 4786 4787 4788 4789 4790 4791

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

4792
	u8         np_ecn_marked_roce_packets_high[0x20];
4793

4794
	u8         np_ecn_marked_roce_packets_low[0x20];
4795

4796
	u8         np_cnp_sent_high[0x20];
4797

4798
	u8         np_cnp_sent_low[0x20];
4799

4800
	u8         reserved_at_320[0x560];
4801 4802 4803 4804
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4805
	u8         reserved_at_10[0x10];
4806

4807
	u8         reserved_at_20[0x10];
4808 4809 4810
	u8         op_mod[0x10];

	u8         clear[0x1];
4811
	u8         reserved_at_41[0x1f];
4812

4813
	u8         reserved_at_60[0x20];
4814 4815 4816 4817
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4818
	u8         reserved_at_8[0x18];
4819 4820 4821

	u8         syndrome[0x20];

4822
	u8         reserved_at_40[0x40];
4823 4824 4825 4826 4827 4828

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4829
	u8         reserved_at_10[0x10];
4830

4831
	u8         reserved_at_20[0x10];
4832 4833
	u8         op_mod[0x10];

4834
	u8         reserved_at_40[0x1c];
4835 4836
	u8         cong_protocol[0x4];

4837
	u8         reserved_at_60[0x20];
4838 4839 4840 4841
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4842
	u8         reserved_at_8[0x18];
4843 4844 4845

	u8         syndrome[0x20];

4846
	u8         reserved_at_40[0x40];
4847 4848 4849 4850 4851 4852

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4853
	u8         reserved_at_10[0x10];
4854

4855
	u8         reserved_at_20[0x10];
4856 4857
	u8         op_mod[0x10];

4858
	u8         reserved_at_40[0x40];
4859 4860 4861 4862
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4863
	u8         reserved_at_8[0x18];
4864 4865 4866

	u8         syndrome[0x20];

4867
	u8         reserved_at_40[0x40];
4868 4869 4870 4871
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4872
	u8         reserved_at_10[0x10];
4873

4874
	u8         reserved_at_20[0x10];
4875 4876
	u8         op_mod[0x10];

4877
	u8         reserved_at_40[0x8];
4878 4879
	u8         qpn[0x18];

4880
	u8         reserved_at_60[0x20];
4881 4882 4883 4884
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4885
	u8         reserved_at_8[0x18];
4886 4887 4888

	u8         syndrome[0x20];

4889
	u8         reserved_at_40[0x40];
4890 4891 4892 4893
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4894
	u8         reserved_at_10[0x10];
4895

4896
	u8         reserved_at_20[0x10];
4897 4898
	u8         op_mod[0x10];

4899
	u8         reserved_at_40[0x8];
4900 4901
	u8         qpn[0x18];

4902
	u8         reserved_at_60[0x20];
4903 4904 4905 4906
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4907
	u8         reserved_at_8[0x18];
4908 4909 4910

	u8         syndrome[0x20];

4911
	u8         reserved_at_40[0x40];
4912 4913 4914 4915
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4916
	u8         reserved_at_10[0x10];
4917

4918
	u8         reserved_at_20[0x10];
4919 4920 4921
	u8         op_mod[0x10];

	u8         error[0x1];
4922
	u8         reserved_at_41[0x4];
4923 4924
	u8         page_fault_type[0x3];
	u8         wq_number[0x18];
4925

4926 4927
	u8         reserved_at_60[0x8];
	u8         token[0x18];
4928 4929 4930 4931
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4932
	u8         reserved_at_8[0x18];
4933 4934 4935

	u8         syndrome[0x20];

4936
	u8         reserved_at_40[0x40];
4937 4938 4939 4940
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4941
	u8         reserved_at_10[0x10];
4942

4943
	u8         reserved_at_20[0x10];
4944 4945
	u8         op_mod[0x10];

4946
	u8         reserved_at_40[0x40];
4947 4948 4949 4950
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4951
	u8         reserved_at_8[0x18];
4952 4953 4954

	u8         syndrome[0x20];

4955
	u8         reserved_at_40[0x40];
4956 4957 4958 4959
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4960
	u8         reserved_at_10[0x10];
4961

4962
	u8         reserved_at_20[0x10];
4963 4964 4965
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4966
	u8         reserved_at_41[0xf];
4967 4968
	u8         vport_number[0x10];

4969
	u8         reserved_at_60[0x18];
4970
	u8         admin_state[0x4];
4971
	u8         reserved_at_7c[0x4];
4972 4973 4974 4975
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4976
	u8         reserved_at_8[0x18];
4977 4978 4979

	u8         syndrome[0x20];

4980
	u8         reserved_at_40[0x40];
4981 4982
};

4983
struct mlx5_ifc_modify_tis_bitmask_bits {
4984
	u8         reserved_at_0[0x20];
4985

4986 4987 4988
	u8         reserved_at_20[0x1d];
	u8         lag_tx_port_affinity[0x1];
	u8         strict_lag_tx_port_affinity[0x1];
4989 4990 4991
	u8         prio[0x1];
};

4992 4993
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4994
	u8         reserved_at_10[0x10];
4995

4996
	u8         reserved_at_20[0x10];
4997 4998
	u8         op_mod[0x10];

4999
	u8         reserved_at_40[0x8];
5000 5001
	u8         tisn[0x18];

5002
	u8         reserved_at_60[0x20];
5003

5004
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
5005

5006
	u8         reserved_at_c0[0x40];
5007 5008 5009 5010

	struct mlx5_ifc_tisc_bits ctx;
};

5011
struct mlx5_ifc_modify_tir_bitmask_bits {
5012
	u8	   reserved_at_0[0x20];
5013

5014
	u8         reserved_at_20[0x1b];
5015
	u8         self_lb_en[0x1];
5016 5017 5018
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
5019 5020 5021
	u8         lro[0x1];
};

5022 5023
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
5024
	u8         reserved_at_8[0x18];
5025 5026 5027

	u8         syndrome[0x20];

5028
	u8         reserved_at_40[0x40];
5029 5030 5031 5032
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
5033
	u8         reserved_at_10[0x10];
5034

5035
	u8         reserved_at_20[0x10];
5036 5037
	u8         op_mod[0x10];

5038
	u8         reserved_at_40[0x8];
5039 5040
	u8         tirn[0x18];

5041
	u8         reserved_at_60[0x20];
5042

5043
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
5044

5045
	u8         reserved_at_c0[0x40];
5046 5047 5048 5049 5050 5051

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
5052
	u8         reserved_at_8[0x18];
5053 5054 5055

	u8         syndrome[0x20];

5056
	u8         reserved_at_40[0x40];
5057 5058 5059 5060
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
5061
	u8         reserved_at_10[0x10];
5062

5063
	u8         reserved_at_20[0x10];
5064 5065 5066
	u8         op_mod[0x10];

	u8         sq_state[0x4];
5067
	u8         reserved_at_44[0x4];
5068 5069
	u8         sqn[0x18];

5070
	u8         reserved_at_60[0x20];
5071 5072 5073

	u8         modify_bitmask[0x40];

5074
	u8         reserved_at_c0[0x40];
5075 5076 5077 5078

	struct mlx5_ifc_sqc_bits ctx;
};

5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115
struct mlx5_ifc_modify_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

enum {
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
};

struct mlx5_ifc_modify_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x20];

	u8         modify_bitmask[0x20];

	u8         reserved_at_c0[0x40];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

5116 5117
struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
5118
	u8         reserved_at_8[0x18];
5119 5120 5121

	u8         syndrome[0x20];

5122
	u8         reserved_at_40[0x40];
5123 5124
};

5125
struct mlx5_ifc_rqt_bitmask_bits {
5126
	u8	   reserved_at_0[0x20];
5127

5128
	u8         reserved_at_20[0x1f];
5129 5130 5131
	u8         rqn_list[0x1];
};

5132 5133
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
5134
	u8         reserved_at_10[0x10];
5135

5136
	u8         reserved_at_20[0x10];
5137 5138
	u8         op_mod[0x10];

5139
	u8         reserved_at_40[0x8];
5140 5141
	u8         rqtn[0x18];

5142
	u8         reserved_at_60[0x20];
5143

5144
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
5145

5146
	u8         reserved_at_c0[0x40];
5147 5148 5149 5150 5151 5152

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
5153
	u8         reserved_at_8[0x18];
5154 5155 5156

	u8         syndrome[0x20];

5157
	u8         reserved_at_40[0x40];
5158 5159
};

5160 5161
enum {
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
5162
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
5163
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
5164 5165
};

5166 5167
struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
5168
	u8         reserved_at_10[0x10];
5169

5170
	u8         reserved_at_20[0x10];
5171 5172 5173
	u8         op_mod[0x10];

	u8         rq_state[0x4];
5174
	u8         reserved_at_44[0x4];
5175 5176
	u8         rqn[0x18];

5177
	u8         reserved_at_60[0x20];
5178 5179 5180

	u8         modify_bitmask[0x40];

5181
	u8         reserved_at_c0[0x40];
5182 5183 5184 5185 5186 5187

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
5188
	u8         reserved_at_8[0x18];
5189 5190 5191

	u8         syndrome[0x20];

5192
	u8         reserved_at_40[0x40];
5193 5194
};

5195
struct mlx5_ifc_rmp_bitmask_bits {
5196
	u8	   reserved_at_0[0x20];
5197

5198
	u8         reserved_at_20[0x1f];
5199 5200 5201
	u8         lwm[0x1];
};

5202 5203
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
5204
	u8         reserved_at_10[0x10];
5205

5206
	u8         reserved_at_20[0x10];
5207 5208 5209
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
5210
	u8         reserved_at_44[0x4];
5211 5212
	u8         rmpn[0x18];

5213
	u8         reserved_at_60[0x20];
5214

5215
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
5216

5217
	u8         reserved_at_c0[0x40];
5218 5219 5220 5221 5222 5223

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
5224
	u8         reserved_at_8[0x18];
5225 5226 5227

	u8         syndrome[0x20];

5228
	u8         reserved_at_40[0x40];
5229 5230 5231
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
5232 5233 5234
	u8         reserved_at_0[0x16];
	u8         node_guid[0x1];
	u8         port_guid[0x1];
5235
	u8         min_inline[0x1];
5236 5237 5238
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
5239 5240 5241
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
5242
	u8         reserved_at_1f[0x1];
5243 5244 5245 5246
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
5247
	u8         reserved_at_10[0x10];
5248

5249
	u8         reserved_at_20[0x10];
5250 5251 5252
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5253
	u8         reserved_at_41[0xf];
5254 5255 5256 5257
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

5258
	u8         reserved_at_80[0x780];
5259 5260 5261 5262 5263 5264

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
5265
	u8         reserved_at_8[0x18];
5266 5267 5268

	u8         syndrome[0x20];

5269
	u8         reserved_at_40[0x40];
5270 5271 5272 5273
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
5274
	u8         reserved_at_10[0x10];
5275

5276
	u8         reserved_at_20[0x10];
5277 5278 5279
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5280
	u8         reserved_at_41[0xb];
5281
	u8         port_num[0x4];
5282 5283
	u8         vport_number[0x10];

5284
	u8         reserved_at_60[0x20];
5285 5286 5287 5288 5289 5290

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
5291
	u8         reserved_at_8[0x18];
5292 5293 5294

	u8         syndrome[0x20];

5295
	u8         reserved_at_40[0x40];
5296 5297 5298 5299 5300 5301 5302 5303 5304
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
5305
	u8         reserved_at_10[0x10];
5306

5307
	u8         reserved_at_20[0x10];
5308 5309
	u8         op_mod[0x10];

5310
	u8         reserved_at_40[0x8];
5311 5312 5313 5314 5315 5316
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

5317
	u8         reserved_at_280[0x600];
5318 5319 5320 5321 5322 5323

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
5324
	u8         reserved_at_8[0x18];
5325 5326 5327

	u8         syndrome[0x20];

5328
	u8         reserved_at_40[0x40];
5329 5330 5331 5332
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
5333
	u8         reserved_at_10[0x10];
5334

5335
	u8         reserved_at_20[0x10];
5336 5337
	u8         op_mod[0x10];

5338
	u8         reserved_at_40[0x18];
5339 5340 5341 5342 5343
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
5344
	u8         reserved_at_62[0x1e];
5345 5346 5347 5348
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
5349
	u8         reserved_at_8[0x18];
5350 5351 5352

	u8         syndrome[0x20];

5353
	u8         reserved_at_40[0x40];
5354 5355 5356 5357
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
5358
	u8         reserved_at_10[0x10];
5359

5360
	u8         reserved_at_20[0x10];
5361 5362
	u8         op_mod[0x10];

5363
	u8         reserved_at_40[0x1c];
5364 5365 5366 5367
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

5368
	u8         reserved_at_80[0x80];
5369 5370 5371 5372 5373 5374

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
5375
	u8         reserved_at_8[0x18];
5376 5377 5378 5379 5380

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

5381
	u8         reserved_at_60[0x20];
5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
5394
	u8         reserved_at_10[0x10];
5395

5396
	u8         reserved_at_20[0x10];
5397 5398
	u8         op_mod[0x10];

5399
	u8         reserved_at_40[0x10];
5400 5401 5402 5403 5404 5405 5406 5407 5408
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
5409
	u8         reserved_at_8[0x18];
5410 5411 5412

	u8         syndrome[0x20];

5413
	u8         reserved_at_40[0x40];
5414 5415 5416 5417 5418 5419

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
5420
	u8         reserved_at_10[0x10];
5421

5422
	u8         reserved_at_20[0x10];
5423 5424 5425
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
5426
	u8         reserved_at_50[0x8];
5427 5428
	u8         port[0x8];

5429
	u8         reserved_at_60[0x20];
5430 5431 5432 5433 5434 5435

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
5436
	u8         reserved_at_8[0x18];
5437 5438 5439

	u8         syndrome[0x20];

5440
	u8         reserved_at_40[0x40];
5441 5442 5443 5444
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
5445
	u8         reserved_at_10[0x10];
5446

5447
	u8         reserved_at_20[0x10];
5448 5449
	u8         op_mod[0x10];

5450
	u8         reserved_at_40[0x40];
5451 5452 5453 5454
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
5455
	u8         reserved_at_8[0x18];
5456 5457 5458

	u8         syndrome[0x20];

5459
	u8         reserved_at_40[0x40];
5460 5461 5462 5463
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
5464
	u8         reserved_at_10[0x10];
5465

5466
	u8         reserved_at_20[0x10];
5467 5468
	u8         op_mod[0x10];

5469
	u8         reserved_at_40[0x8];
5470 5471
	u8         qpn[0x18];

5472
	u8         reserved_at_60[0x20];
5473 5474 5475

	u8         opt_param_mask[0x20];

5476
	u8         reserved_at_a0[0x20];
5477 5478 5479

	struct mlx5_ifc_qpc_bits qpc;

5480
	u8         reserved_at_800[0x80];
5481 5482 5483 5484
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
5485
	u8         reserved_at_8[0x18];
5486 5487 5488

	u8         syndrome[0x20];

5489
	u8         reserved_at_40[0x40];
5490 5491 5492 5493
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
5494
	u8         reserved_at_10[0x10];
5495

5496
	u8         reserved_at_20[0x10];
5497 5498
	u8         op_mod[0x10];

5499
	u8         reserved_at_40[0x8];
5500 5501
	u8         qpn[0x18];

5502
	u8         reserved_at_60[0x20];
5503 5504 5505

	u8         opt_param_mask[0x20];

5506
	u8         reserved_at_a0[0x20];
5507 5508 5509

	struct mlx5_ifc_qpc_bits qpc;

5510
	u8         reserved_at_800[0x80];
5511 5512 5513 5514
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
5515
	u8         reserved_at_8[0x18];
5516 5517 5518

	u8         syndrome[0x20];

5519
	u8         reserved_at_40[0x40];
5520 5521 5522 5523 5524 5525 5526 5527

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
5528
	u8         reserved_at_10[0x10];
5529

5530
	u8         reserved_at_20[0x10];
5531 5532
	u8         op_mod[0x10];

5533
	u8         reserved_at_40[0x40];
5534 5535 5536 5537
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
5538
	u8         reserved_at_10[0x10];
5539

5540
	u8         reserved_at_20[0x10];
5541 5542
	u8         op_mod[0x10];

5543
	u8         reserved_at_40[0x18];
5544 5545
	u8         eq_number[0x8];

5546
	u8         reserved_at_60[0x20];
5547 5548 5549 5550 5551 5552

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
5553
	u8         reserved_at_8[0x18];
5554 5555 5556

	u8         syndrome[0x20];

5557
	u8         reserved_at_40[0x40];
5558 5559 5560 5561
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
5562
	u8         reserved_at_8[0x18];
5563 5564 5565

	u8         syndrome[0x20];

5566
	u8         reserved_at_40[0x20];
5567 5568 5569 5570
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
5571
	u8         reserved_at_10[0x10];
5572

5573
	u8         reserved_at_20[0x10];
5574 5575
	u8         op_mod[0x10];

5576
	u8         reserved_at_40[0x10];
5577 5578
	u8         function_id[0x10];

5579
	u8         reserved_at_60[0x20];
5580 5581 5582 5583
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
5584
	u8         reserved_at_8[0x18];
5585 5586 5587

	u8         syndrome[0x20];

5588
	u8         reserved_at_40[0x40];
5589 5590 5591 5592
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
5593
	u8         reserved_at_10[0x10];
5594

5595
	u8         reserved_at_20[0x10];
5596 5597
	u8         op_mod[0x10];

5598
	u8         reserved_at_40[0x8];
5599 5600
	u8         dctn[0x18];

5601
	u8         reserved_at_60[0x20];
5602 5603 5604 5605
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
5606
	u8         reserved_at_8[0x18];
5607 5608 5609

	u8         syndrome[0x20];

5610
	u8         reserved_at_40[0x20];
5611 5612 5613 5614
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
5615
	u8         reserved_at_10[0x10];
5616

5617
	u8         reserved_at_20[0x10];
5618 5619
	u8         op_mod[0x10];

5620
	u8         reserved_at_40[0x10];
5621 5622
	u8         function_id[0x10];

5623
	u8         reserved_at_60[0x20];
5624 5625 5626 5627
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
5628
	u8         reserved_at_8[0x18];
5629 5630 5631

	u8         syndrome[0x20];

5632
	u8         reserved_at_40[0x40];
5633 5634 5635 5636
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
5637
	u8         reserved_at_10[0x10];
5638

5639
	u8         reserved_at_20[0x10];
5640 5641
	u8         op_mod[0x10];

5642
	u8         reserved_at_40[0x8];
5643 5644
	u8         qpn[0x18];

5645
	u8         reserved_at_60[0x20];
5646 5647 5648 5649

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671
struct mlx5_ifc_destroy_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

5672 5673
struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5674
	u8         reserved_at_8[0x18];
5675 5676 5677

	u8         syndrome[0x20];

5678
	u8         reserved_at_40[0x40];
5679 5680 5681 5682
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5683
	u8         reserved_at_10[0x10];
5684

5685
	u8         reserved_at_20[0x10];
5686 5687
	u8         op_mod[0x10];

5688
	u8         reserved_at_40[0x8];
5689 5690
	u8         xrc_srqn[0x18];

5691
	u8         reserved_at_60[0x20];
5692 5693 5694 5695
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5696
	u8         reserved_at_8[0x18];
5697 5698 5699

	u8         syndrome[0x20];

5700
	u8         reserved_at_40[0x40];
5701 5702 5703 5704
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5705
	u8         reserved_at_10[0x10];
5706

5707
	u8         reserved_at_20[0x10];
5708 5709
	u8         op_mod[0x10];

5710
	u8         reserved_at_40[0x8];
5711 5712
	u8         tisn[0x18];

5713
	u8         reserved_at_60[0x20];
5714 5715 5716 5717
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
5718
	u8         reserved_at_8[0x18];
5719 5720 5721

	u8         syndrome[0x20];

5722
	u8         reserved_at_40[0x40];
5723 5724 5725 5726
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5727
	u8         reserved_at_10[0x10];
5728

5729
	u8         reserved_at_20[0x10];
5730 5731
	u8         op_mod[0x10];

5732
	u8         reserved_at_40[0x8];
5733 5734
	u8         tirn[0x18];

5735
	u8         reserved_at_60[0x20];
5736 5737 5738 5739
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5740
	u8         reserved_at_8[0x18];
5741 5742 5743

	u8         syndrome[0x20];

5744
	u8         reserved_at_40[0x40];
5745 5746 5747 5748
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5749
	u8         reserved_at_10[0x10];
5750

5751
	u8         reserved_at_20[0x10];
5752 5753
	u8         op_mod[0x10];

5754
	u8         reserved_at_40[0x8];
5755 5756
	u8         srqn[0x18];

5757
	u8         reserved_at_60[0x20];
5758 5759 5760 5761
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5762
	u8         reserved_at_8[0x18];
5763 5764 5765

	u8         syndrome[0x20];

5766
	u8         reserved_at_40[0x40];
5767 5768 5769 5770
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5771
	u8         reserved_at_10[0x10];
5772

5773
	u8         reserved_at_20[0x10];
5774 5775
	u8         op_mod[0x10];

5776
	u8         reserved_at_40[0x8];
5777 5778
	u8         sqn[0x18];

5779
	u8         reserved_at_60[0x20];
5780 5781
};

5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805
struct mlx5_ifc_destroy_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

struct mlx5_ifc_destroy_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

5806 5807
struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5808
	u8         reserved_at_8[0x18];
5809 5810 5811

	u8         syndrome[0x20];

5812
	u8         reserved_at_40[0x40];
5813 5814 5815 5816
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5817
	u8         reserved_at_10[0x10];
5818

5819
	u8         reserved_at_20[0x10];
5820 5821
	u8         op_mod[0x10];

5822
	u8         reserved_at_40[0x8];
5823 5824
	u8         rqtn[0x18];

5825
	u8         reserved_at_60[0x20];
5826 5827 5828 5829
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5830
	u8         reserved_at_8[0x18];
5831 5832 5833

	u8         syndrome[0x20];

5834
	u8         reserved_at_40[0x40];
5835 5836 5837 5838
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5839
	u8         reserved_at_10[0x10];
5840

5841
	u8         reserved_at_20[0x10];
5842 5843
	u8         op_mod[0x10];

5844
	u8         reserved_at_40[0x8];
5845 5846
	u8         rqn[0x18];

5847
	u8         reserved_at_60[0x20];
5848 5849 5850 5851
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5852
	u8         reserved_at_8[0x18];
5853 5854 5855

	u8         syndrome[0x20];

5856
	u8         reserved_at_40[0x40];
5857 5858 5859 5860
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5861
	u8         reserved_at_10[0x10];
5862

5863
	u8         reserved_at_20[0x10];
5864 5865
	u8         op_mod[0x10];

5866
	u8         reserved_at_40[0x8];
5867 5868
	u8         rmpn[0x18];

5869
	u8         reserved_at_60[0x20];
5870 5871 5872 5873
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5874
	u8         reserved_at_8[0x18];
5875 5876 5877

	u8         syndrome[0x20];

5878
	u8         reserved_at_40[0x40];
5879 5880 5881 5882
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5883
	u8         reserved_at_10[0x10];
5884

5885
	u8         reserved_at_20[0x10];
5886 5887
	u8         op_mod[0x10];

5888
	u8         reserved_at_40[0x8];
5889 5890
	u8         qpn[0x18];

5891
	u8         reserved_at_60[0x20];
5892 5893 5894 5895
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5896
	u8         reserved_at_8[0x18];
5897 5898 5899

	u8         syndrome[0x20];

5900
	u8         reserved_at_40[0x40];
5901 5902 5903 5904
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5905
	u8         reserved_at_10[0x10];
5906

5907
	u8         reserved_at_20[0x10];
5908 5909
	u8         op_mod[0x10];

5910
	u8         reserved_at_40[0x8];
5911 5912
	u8         psvn[0x18];

5913
	u8         reserved_at_60[0x20];
5914 5915 5916 5917
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5918
	u8         reserved_at_8[0x18];
5919 5920 5921

	u8         syndrome[0x20];

5922
	u8         reserved_at_40[0x40];
5923 5924 5925 5926
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5927
	u8         reserved_at_10[0x10];
5928

5929
	u8         reserved_at_20[0x10];
5930 5931
	u8         op_mod[0x10];

5932
	u8         reserved_at_40[0x8];
5933 5934
	u8         mkey_index[0x18];

5935
	u8         reserved_at_60[0x20];
5936 5937 5938 5939
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5940
	u8         reserved_at_8[0x18];
5941 5942 5943

	u8         syndrome[0x20];

5944
	u8         reserved_at_40[0x40];
5945 5946 5947 5948
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5949
	u8         reserved_at_10[0x10];
5950

5951
	u8         reserved_at_20[0x10];
5952 5953
	u8         op_mod[0x10];

5954 5955 5956 5957 5958
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5959 5960

	u8         table_type[0x8];
5961
	u8         reserved_at_88[0x18];
5962

5963
	u8         reserved_at_a0[0x8];
5964 5965
	u8         table_id[0x18];

5966
	u8         reserved_at_c0[0x140];
5967 5968 5969 5970
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5971
	u8         reserved_at_8[0x18];
5972 5973 5974

	u8         syndrome[0x20];

5975
	u8         reserved_at_40[0x40];
5976 5977 5978 5979
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5980
	u8         reserved_at_10[0x10];
5981

5982
	u8         reserved_at_20[0x10];
5983 5984
	u8         op_mod[0x10];

5985 5986 5987 5988 5989
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5990 5991

	u8         table_type[0x8];
5992
	u8         reserved_at_88[0x18];
5993

5994
	u8         reserved_at_a0[0x8];
5995 5996 5997 5998
	u8         table_id[0x18];

	u8         group_id[0x20];

5999
	u8         reserved_at_e0[0x120];
6000 6001 6002 6003
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
6004
	u8         reserved_at_8[0x18];
6005 6006 6007

	u8         syndrome[0x20];

6008
	u8         reserved_at_40[0x40];
6009 6010 6011 6012
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
6013
	u8         reserved_at_10[0x10];
6014

6015
	u8         reserved_at_20[0x10];
6016 6017
	u8         op_mod[0x10];

6018
	u8         reserved_at_40[0x18];
6019 6020
	u8         eq_number[0x8];

6021
	u8         reserved_at_60[0x20];
6022 6023 6024 6025
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
6026
	u8         reserved_at_8[0x18];
6027 6028 6029

	u8         syndrome[0x20];

6030
	u8         reserved_at_40[0x40];
6031 6032 6033 6034
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
6035
	u8         reserved_at_10[0x10];
6036

6037
	u8         reserved_at_20[0x10];
6038 6039
	u8         op_mod[0x10];

6040
	u8         reserved_at_40[0x8];
6041 6042
	u8         dctn[0x18];

6043
	u8         reserved_at_60[0x20];
6044 6045 6046 6047
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
6048
	u8         reserved_at_8[0x18];
6049 6050 6051

	u8         syndrome[0x20];

6052
	u8         reserved_at_40[0x40];
6053 6054 6055 6056
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
6057
	u8         reserved_at_10[0x10];
6058

6059
	u8         reserved_at_20[0x10];
6060 6061
	u8         op_mod[0x10];

6062
	u8         reserved_at_40[0x8];
6063 6064
	u8         cqn[0x18];

6065
	u8         reserved_at_60[0x20];
6066 6067 6068 6069
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6070
	u8         reserved_at_8[0x18];
6071 6072 6073

	u8         syndrome[0x20];

6074
	u8         reserved_at_40[0x40];
6075 6076 6077 6078
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6079
	u8         reserved_at_10[0x10];
6080

6081
	u8         reserved_at_20[0x10];
6082 6083
	u8         op_mod[0x10];

6084
	u8         reserved_at_40[0x20];
6085

6086
	u8         reserved_at_60[0x10];
6087 6088 6089 6090 6091
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
6092
	u8         reserved_at_8[0x18];
6093 6094 6095

	u8         syndrome[0x20];

6096
	u8         reserved_at_40[0x40];
6097 6098 6099 6100
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
6101
	u8         reserved_at_10[0x10];
6102

6103
	u8         reserved_at_20[0x10];
6104 6105
	u8         op_mod[0x10];

6106
	u8         reserved_at_40[0x60];
6107

6108
	u8         reserved_at_a0[0x8];
6109 6110
	u8         table_index[0x18];

6111
	u8         reserved_at_c0[0x140];
6112 6113 6114 6115
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
6116
	u8         reserved_at_8[0x18];
6117 6118 6119

	u8         syndrome[0x20];

6120
	u8         reserved_at_40[0x40];
6121 6122 6123 6124
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
6125
	u8         reserved_at_10[0x10];
6126

6127
	u8         reserved_at_20[0x10];
6128 6129
	u8         op_mod[0x10];

6130 6131 6132 6133 6134
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6135 6136

	u8         table_type[0x8];
6137
	u8         reserved_at_88[0x18];
6138

6139
	u8         reserved_at_a0[0x8];
6140 6141
	u8         table_id[0x18];

6142
	u8         reserved_at_c0[0x40];
6143 6144 6145

	u8         flow_index[0x20];

6146
	u8         reserved_at_120[0xe0];
6147 6148 6149 6150
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
6151
	u8         reserved_at_8[0x18];
6152 6153 6154

	u8         syndrome[0x20];

6155
	u8         reserved_at_40[0x40];
6156 6157 6158 6159
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
6160
	u8         reserved_at_10[0x10];
6161

6162
	u8         reserved_at_20[0x10];
6163 6164
	u8         op_mod[0x10];

6165
	u8         reserved_at_40[0x8];
6166 6167
	u8         xrcd[0x18];

6168
	u8         reserved_at_60[0x20];
6169 6170 6171 6172
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
6173
	u8         reserved_at_8[0x18];
6174 6175 6176

	u8         syndrome[0x20];

6177
	u8         reserved_at_40[0x40];
6178 6179 6180 6181
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
6182
	u8         reserved_at_10[0x10];
6183

6184
	u8         reserved_at_20[0x10];
6185 6186
	u8         op_mod[0x10];

6187
	u8         reserved_at_40[0x8];
6188 6189
	u8         uar[0x18];

6190
	u8         reserved_at_60[0x20];
6191 6192 6193 6194
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
6195
	u8         reserved_at_8[0x18];
6196 6197 6198

	u8         syndrome[0x20];

6199
	u8         reserved_at_40[0x40];
6200 6201 6202 6203
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
6204
	u8         reserved_at_10[0x10];
6205

6206
	u8         reserved_at_20[0x10];
6207 6208
	u8         op_mod[0x10];

6209
	u8         reserved_at_40[0x8];
6210 6211
	u8         transport_domain[0x18];

6212
	u8         reserved_at_60[0x20];
6213 6214 6215 6216
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
6217
	u8         reserved_at_8[0x18];
6218 6219 6220

	u8         syndrome[0x20];

6221
	u8         reserved_at_40[0x40];
6222 6223 6224 6225
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
6226
	u8         reserved_at_10[0x10];
6227

6228
	u8         reserved_at_20[0x10];
6229 6230
	u8         op_mod[0x10];

6231
	u8         reserved_at_40[0x18];
6232 6233
	u8         counter_set_id[0x8];

6234
	u8         reserved_at_60[0x20];
6235 6236 6237 6238
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
6239
	u8         reserved_at_8[0x18];
6240 6241 6242

	u8         syndrome[0x20];

6243
	u8         reserved_at_40[0x40];
6244 6245 6246 6247
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
6248
	u8         reserved_at_10[0x10];
6249

6250
	u8         reserved_at_20[0x10];
6251 6252
	u8         op_mod[0x10];

6253
	u8         reserved_at_40[0x8];
6254 6255
	u8         pd[0x18];

6256
	u8         reserved_at_60[0x20];
6257 6258
};

6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

S
Saeed Mahameed 已提交
6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304
struct mlx5_ifc_create_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_create_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

6305 6306
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
6307
	u8         reserved_at_8[0x18];
6308 6309 6310

	u8         syndrome[0x20];

6311
	u8         reserved_at_40[0x8];
6312 6313
	u8         xrc_srqn[0x18];

6314
	u8         reserved_at_60[0x20];
6315 6316 6317 6318
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
6319
	u8         reserved_at_10[0x10];
6320

6321
	u8         reserved_at_20[0x10];
6322 6323
	u8         op_mod[0x10];

6324
	u8         reserved_at_40[0x40];
6325 6326 6327

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

6328
	u8         reserved_at_280[0x600];
6329 6330 6331 6332 6333 6334

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
6335
	u8         reserved_at_8[0x18];
6336 6337 6338

	u8         syndrome[0x20];

6339
	u8         reserved_at_40[0x8];
6340 6341
	u8         tisn[0x18];

6342
	u8         reserved_at_60[0x20];
6343 6344 6345 6346
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
6347
	u8         reserved_at_10[0x10];
6348

6349
	u8         reserved_at_20[0x10];
6350 6351
	u8         op_mod[0x10];

6352
	u8         reserved_at_40[0xc0];
6353 6354 6355 6356 6357 6358

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
6359
	u8         reserved_at_8[0x18];
6360 6361 6362

	u8         syndrome[0x20];

6363
	u8         reserved_at_40[0x8];
6364 6365
	u8         tirn[0x18];

6366
	u8         reserved_at_60[0x20];
6367 6368 6369 6370
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
6371
	u8         reserved_at_10[0x10];
6372

6373
	u8         reserved_at_20[0x10];
6374 6375
	u8         op_mod[0x10];

6376
	u8         reserved_at_40[0xc0];
6377 6378 6379 6380 6381 6382

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
6383
	u8         reserved_at_8[0x18];
6384 6385 6386

	u8         syndrome[0x20];

6387
	u8         reserved_at_40[0x8];
6388 6389
	u8         srqn[0x18];

6390
	u8         reserved_at_60[0x20];
6391 6392 6393 6394
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
6395
	u8         reserved_at_10[0x10];
6396

6397
	u8         reserved_at_20[0x10];
6398 6399
	u8         op_mod[0x10];

6400
	u8         reserved_at_40[0x40];
6401 6402 6403

	struct mlx5_ifc_srqc_bits srq_context_entry;

6404
	u8         reserved_at_280[0x600];
6405 6406 6407 6408 6409 6410

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
6411
	u8         reserved_at_8[0x18];
6412 6413 6414

	u8         syndrome[0x20];

6415
	u8         reserved_at_40[0x8];
6416 6417
	u8         sqn[0x18];

6418
	u8         reserved_at_60[0x20];
6419 6420 6421 6422
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
6423
	u8         reserved_at_10[0x10];
6424

6425
	u8         reserved_at_20[0x10];
6426 6427
	u8         op_mod[0x10];

6428
	u8         reserved_at_40[0xc0];
6429 6430 6431 6432

	struct mlx5_ifc_sqc_bits ctx;
};

6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462
struct mlx5_ifc_create_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_a0[0x160];
};

struct mlx5_ifc_create_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

6463 6464
struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
6465
	u8         reserved_at_8[0x18];
6466 6467 6468

	u8         syndrome[0x20];

6469
	u8         reserved_at_40[0x8];
6470 6471
	u8         rqtn[0x18];

6472
	u8         reserved_at_60[0x20];
6473 6474 6475 6476
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
6477
	u8         reserved_at_10[0x10];
6478

6479
	u8         reserved_at_20[0x10];
6480 6481
	u8         op_mod[0x10];

6482
	u8         reserved_at_40[0xc0];
6483 6484 6485 6486 6487 6488

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
6489
	u8         reserved_at_8[0x18];
6490 6491 6492

	u8         syndrome[0x20];

6493
	u8         reserved_at_40[0x8];
6494 6495
	u8         rqn[0x18];

6496
	u8         reserved_at_60[0x20];
6497 6498 6499 6500
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
6501
	u8         reserved_at_10[0x10];
6502

6503
	u8         reserved_at_20[0x10];
6504 6505
	u8         op_mod[0x10];

6506
	u8         reserved_at_40[0xc0];
6507 6508 6509 6510 6511 6512

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
6513
	u8         reserved_at_8[0x18];
6514 6515 6516

	u8         syndrome[0x20];

6517
	u8         reserved_at_40[0x8];
6518 6519
	u8         rmpn[0x18];

6520
	u8         reserved_at_60[0x20];
6521 6522 6523 6524
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
6525
	u8         reserved_at_10[0x10];
6526

6527
	u8         reserved_at_20[0x10];
6528 6529
	u8         op_mod[0x10];

6530
	u8         reserved_at_40[0xc0];
6531 6532 6533 6534 6535 6536

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
6537
	u8         reserved_at_8[0x18];
6538 6539 6540

	u8         syndrome[0x20];

6541
	u8         reserved_at_40[0x8];
6542 6543
	u8         qpn[0x18];

6544
	u8         reserved_at_60[0x20];
6545 6546 6547 6548
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
6549
	u8         reserved_at_10[0x10];
6550

6551
	u8         reserved_at_20[0x10];
6552 6553
	u8         op_mod[0x10];

6554
	u8         reserved_at_40[0x40];
6555 6556 6557

	u8         opt_param_mask[0x20];

6558
	u8         reserved_at_a0[0x20];
6559 6560 6561

	struct mlx5_ifc_qpc_bits qpc;

6562
	u8         reserved_at_800[0x80];
6563 6564 6565 6566 6567 6568

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
6569
	u8         reserved_at_8[0x18];
6570 6571 6572

	u8         syndrome[0x20];

6573
	u8         reserved_at_40[0x40];
6574

6575
	u8         reserved_at_80[0x8];
6576 6577
	u8         psv0_index[0x18];

6578
	u8         reserved_at_a0[0x8];
6579 6580
	u8         psv1_index[0x18];

6581
	u8         reserved_at_c0[0x8];
6582 6583
	u8         psv2_index[0x18];

6584
	u8         reserved_at_e0[0x8];
6585 6586 6587 6588 6589
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
6590
	u8         reserved_at_10[0x10];
6591

6592
	u8         reserved_at_20[0x10];
6593 6594 6595
	u8         op_mod[0x10];

	u8         num_psv[0x4];
6596
	u8         reserved_at_44[0x4];
6597 6598
	u8         pd[0x18];

6599
	u8         reserved_at_60[0x20];
6600 6601 6602 6603
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
6604
	u8         reserved_at_8[0x18];
6605 6606 6607

	u8         syndrome[0x20];

6608
	u8         reserved_at_40[0x8];
6609 6610
	u8         mkey_index[0x18];

6611
	u8         reserved_at_60[0x20];
6612 6613 6614 6615
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
6616
	u8         reserved_at_10[0x10];
6617

6618
	u8         reserved_at_20[0x10];
6619 6620
	u8         op_mod[0x10];

6621
	u8         reserved_at_40[0x20];
6622 6623

	u8         pg_access[0x1];
6624
	u8         reserved_at_61[0x1f];
6625 6626 6627

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

6628
	u8         reserved_at_280[0x80];
6629 6630 6631

	u8         translations_octword_actual_size[0x20];

6632
	u8         reserved_at_320[0x560];
6633 6634 6635 6636 6637 6638

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
6639
	u8         reserved_at_8[0x18];
6640 6641 6642

	u8         syndrome[0x20];

6643
	u8         reserved_at_40[0x8];
6644 6645
	u8         table_id[0x18];

6646
	u8         reserved_at_60[0x20];
6647 6648
};

6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666
struct mlx5_ifc_flow_table_context_bits {
	u8         encap_en[0x1];
	u8         decap_en[0x1];
	u8         reserved_at_2[0x2];
	u8         table_miss_action[0x4];
	u8         level[0x8];
	u8         reserved_at_10[0x8];
	u8         log_size[0x8];

	u8         reserved_at_20[0x8];
	u8         table_miss_id[0x18];

	u8         reserved_at_40[0x8];
	u8         lag_master_next_table_id[0x18];

	u8         reserved_at_60[0xe0];
};

6667 6668
struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
6669
	u8         reserved_at_10[0x10];
6670

6671
	u8         reserved_at_20[0x10];
6672 6673
	u8         op_mod[0x10];

6674 6675 6676 6677 6678
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6679 6680

	u8         table_type[0x8];
6681
	u8         reserved_at_88[0x18];
6682

6683
	u8         reserved_at_a0[0x20];
6684

6685
	struct mlx5_ifc_flow_table_context_bits flow_table_context;
6686 6687 6688 6689
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
6690
	u8         reserved_at_8[0x18];
6691 6692 6693

	u8         syndrome[0x20];

6694
	u8         reserved_at_40[0x8];
6695 6696
	u8         group_id[0x18];

6697
	u8         reserved_at_60[0x20];
6698 6699 6700 6701 6702 6703 6704 6705 6706 6707
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
6708
	u8         reserved_at_10[0x10];
6709

6710
	u8         reserved_at_20[0x10];
6711 6712
	u8         op_mod[0x10];

6713 6714 6715 6716 6717
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6718 6719

	u8         table_type[0x8];
6720
	u8         reserved_at_88[0x18];
6721

6722
	u8         reserved_at_a0[0x8];
6723 6724
	u8         table_id[0x18];

6725
	u8         reserved_at_c0[0x20];
6726 6727 6728

	u8         start_flow_index[0x20];

6729
	u8         reserved_at_100[0x20];
6730 6731 6732

	u8         end_flow_index[0x20];

6733
	u8         reserved_at_140[0xa0];
6734

6735
	u8         reserved_at_1e0[0x18];
6736 6737 6738 6739
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

6740
	u8         reserved_at_1200[0xe00];
6741 6742 6743 6744
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
6745
	u8         reserved_at_8[0x18];
6746 6747 6748

	u8         syndrome[0x20];

6749
	u8         reserved_at_40[0x18];
6750 6751
	u8         eq_number[0x8];

6752
	u8         reserved_at_60[0x20];
6753 6754 6755 6756
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
6757
	u8         reserved_at_10[0x10];
6758

6759
	u8         reserved_at_20[0x10];
6760 6761
	u8         op_mod[0x10];

6762
	u8         reserved_at_40[0x40];
6763 6764 6765

	struct mlx5_ifc_eqc_bits eq_context_entry;

6766
	u8         reserved_at_280[0x40];
6767 6768 6769

	u8         event_bitmask[0x40];

6770
	u8         reserved_at_300[0x580];
6771 6772 6773 6774 6775 6776

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
6777
	u8         reserved_at_8[0x18];
6778 6779 6780

	u8         syndrome[0x20];

6781
	u8         reserved_at_40[0x8];
6782 6783
	u8         dctn[0x18];

6784
	u8         reserved_at_60[0x20];
6785 6786 6787 6788
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
6789
	u8         reserved_at_10[0x10];
6790

6791
	u8         reserved_at_20[0x10];
6792 6793
	u8         op_mod[0x10];

6794
	u8         reserved_at_40[0x40];
6795 6796 6797

	struct mlx5_ifc_dctc_bits dct_context_entry;

6798
	u8         reserved_at_280[0x180];
6799 6800 6801 6802
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
6803
	u8         reserved_at_8[0x18];
6804 6805 6806

	u8         syndrome[0x20];

6807
	u8         reserved_at_40[0x8];
6808 6809
	u8         cqn[0x18];

6810
	u8         reserved_at_60[0x20];
6811 6812 6813 6814
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
6815
	u8         reserved_at_10[0x10];
6816

6817
	u8         reserved_at_20[0x10];
6818 6819
	u8         op_mod[0x10];

6820
	u8         reserved_at_40[0x40];
6821 6822 6823

	struct mlx5_ifc_cqc_bits cq_context;

6824
	u8         reserved_at_280[0x600];
6825 6826 6827 6828 6829 6830

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
6831
	u8         reserved_at_8[0x18];
6832 6833 6834

	u8         syndrome[0x20];

6835
	u8         reserved_at_40[0x4];
6836 6837 6838
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6839
	u8         reserved_at_60[0x20];
6840 6841 6842 6843 6844 6845 6846 6847 6848
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
6849
	u8         reserved_at_10[0x10];
6850

6851
	u8         reserved_at_20[0x10];
6852 6853
	u8         op_mod[0x10];

6854
	u8         reserved_at_40[0x4];
6855 6856 6857
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6858
	u8         reserved_at_60[0x20];
6859 6860 6861 6862
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
6863
	u8         reserved_at_8[0x18];
6864 6865 6866

	u8         syndrome[0x20];

6867
	u8         reserved_at_40[0x40];
6868 6869 6870 6871
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
6872
	u8         reserved_at_10[0x10];
6873

6874
	u8         reserved_at_20[0x10];
6875 6876
	u8         op_mod[0x10];

6877
	u8         reserved_at_40[0x8];
6878 6879
	u8         qpn[0x18];

6880
	u8         reserved_at_60[0x20];
6881 6882 6883 6884

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904 6905 6906 6907
struct mlx5_ifc_arm_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_arm_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x10];
	u8         lwm[0x10];
};

6908 6909
struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
6910
	u8         reserved_at_8[0x18];
6911 6912 6913

	u8         syndrome[0x20];

6914
	u8         reserved_at_40[0x40];
6915 6916 6917 6918 6919 6920 6921 6922
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
6923
	u8         reserved_at_10[0x10];
6924

6925
	u8         reserved_at_20[0x10];
6926 6927
	u8         op_mod[0x10];

6928
	u8         reserved_at_40[0x8];
6929 6930
	u8         xrc_srqn[0x18];

6931
	u8         reserved_at_60[0x10];
6932 6933 6934 6935 6936
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
6937
	u8         reserved_at_8[0x18];
6938 6939 6940

	u8         syndrome[0x20];

6941
	u8         reserved_at_40[0x40];
6942 6943 6944
};

enum {
S
Saeed Mahameed 已提交
6945 6946
	MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
	MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
6947 6948 6949 6950
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
6951
	u8         reserved_at_10[0x10];
6952

6953
	u8         reserved_at_20[0x10];
6954 6955
	u8         op_mod[0x10];

6956
	u8         reserved_at_40[0x8];
6957 6958
	u8         srq_number[0x18];

6959
	u8         reserved_at_60[0x10];
6960 6961 6962 6963 6964
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
6965
	u8         reserved_at_8[0x18];
6966 6967 6968

	u8         syndrome[0x20];

6969
	u8         reserved_at_40[0x40];
6970 6971 6972 6973
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
6974
	u8         reserved_at_10[0x10];
6975

6976
	u8         reserved_at_20[0x10];
6977 6978
	u8         op_mod[0x10];

6979
	u8         reserved_at_40[0x8];
6980 6981
	u8         dct_number[0x18];

6982
	u8         reserved_at_60[0x20];
6983 6984 6985 6986
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
6987
	u8         reserved_at_8[0x18];
6988 6989 6990

	u8         syndrome[0x20];

6991
	u8         reserved_at_40[0x8];
6992 6993
	u8         xrcd[0x18];

6994
	u8         reserved_at_60[0x20];
6995 6996 6997 6998
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6999
	u8         reserved_at_10[0x10];
7000

7001
	u8         reserved_at_20[0x10];
7002 7003
	u8         op_mod[0x10];

7004
	u8         reserved_at_40[0x40];
7005 7006 7007 7008
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
7009
	u8         reserved_at_8[0x18];
7010 7011 7012

	u8         syndrome[0x20];

7013
	u8         reserved_at_40[0x8];
7014 7015
	u8         uar[0x18];

7016
	u8         reserved_at_60[0x20];
7017 7018 7019 7020
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
7021
	u8         reserved_at_10[0x10];
7022

7023
	u8         reserved_at_20[0x10];
7024 7025
	u8         op_mod[0x10];

7026
	u8         reserved_at_40[0x40];
7027 7028 7029 7030
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
7031
	u8         reserved_at_8[0x18];
7032 7033 7034

	u8         syndrome[0x20];

7035
	u8         reserved_at_40[0x8];
7036 7037
	u8         transport_domain[0x18];

7038
	u8         reserved_at_60[0x20];
7039 7040 7041 7042
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
7043
	u8         reserved_at_10[0x10];
7044

7045
	u8         reserved_at_20[0x10];
7046 7047
	u8         op_mod[0x10];

7048
	u8         reserved_at_40[0x40];
7049 7050 7051 7052
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
7053
	u8         reserved_at_8[0x18];
7054 7055 7056

	u8         syndrome[0x20];

7057
	u8         reserved_at_40[0x18];
7058 7059
	u8         counter_set_id[0x8];

7060
	u8         reserved_at_60[0x20];
7061 7062 7063 7064
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
7065
	u8         reserved_at_10[0x10];
7066

7067
	u8         reserved_at_20[0x10];
7068 7069
	u8         op_mod[0x10];

7070
	u8         reserved_at_40[0x40];
7071 7072 7073 7074
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
7075
	u8         reserved_at_8[0x18];
7076 7077 7078

	u8         syndrome[0x20];

7079
	u8         reserved_at_40[0x8];
7080 7081
	u8         pd[0x18];

7082
	u8         reserved_at_60[0x20];
7083 7084 7085
};

struct mlx5_ifc_alloc_pd_in_bits {
7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
7108
	u8         opcode[0x10];
7109
	u8         reserved_at_10[0x10];
7110

7111
	u8         reserved_at_20[0x10];
7112 7113
	u8         op_mod[0x10];

7114
	u8         reserved_at_40[0x40];
7115 7116 7117 7118
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
7119
	u8         reserved_at_8[0x18];
7120 7121 7122

	u8         syndrome[0x20];

7123
	u8         reserved_at_40[0x40];
7124 7125 7126 7127
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
7128
	u8         reserved_at_10[0x10];
7129

7130
	u8         reserved_at_20[0x10];
7131 7132
	u8         op_mod[0x10];

7133
	u8         reserved_at_40[0x20];
7134

7135
	u8         reserved_at_60[0x10];
7136 7137 7138
	u8         vxlan_udp_port[0x10];
};

S
Saeed Mahameed 已提交
7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162
struct mlx5_ifc_set_rate_limit_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_rate_limit_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         rate_limit_index[0x10];

	u8         reserved_at_60[0x20];

	u8         rate_limit[0x20];
};

7163 7164
struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
7165
	u8         reserved_at_8[0x18];
7166 7167 7168

	u8         syndrome[0x20];

7169
	u8         reserved_at_40[0x40];
7170 7171 7172 7173 7174 7175 7176 7177 7178 7179 7180

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
7181
	u8         reserved_at_10[0x10];
7182

7183
	u8         reserved_at_20[0x10];
7184 7185
	u8         op_mod[0x10];

7186
	u8         reserved_at_40[0x10];
7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7199
	u8         reserved_at_12[0x2];
7200
	u8         lane[0x4];
7201
	u8         reserved_at_18[0x8];
7202

7203
	u8         reserved_at_20[0x20];
7204

7205
	u8         reserved_at_40[0x7];
7206 7207 7208 7209 7210
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

7211
	u8         reserved_at_60[0xc];
7212 7213 7214 7215
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

7216
	u8         reserved_at_80[0x20];
7217 7218 7219 7220 7221 7222 7223
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7224
	u8         reserved_at_12[0x2];
7225
	u8         lane[0x4];
7226
	u8         reserved_at_18[0x8];
7227 7228

	u8         time_to_link_up[0x10];
7229
	u8         reserved_at_30[0xc];
7230 7231 7232 7233 7234
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

7235
	u8         reserved_at_60[0x4];
7236 7237 7238 7239 7240 7241
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

7242
	u8         reserved_at_a0[0x10];
7243 7244
	u8         height_sigma[0x10];

7245
	u8         reserved_at_c0[0x20];
7246

7247
	u8         reserved_at_e0[0x4];
7248 7249 7250
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

7251
	u8         reserved_at_100[0x8];
7252
	u8         phase_eo_pos[0x8];
7253
	u8         reserved_at_110[0x8];
7254 7255 7256 7257 7258 7259 7260
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
7261
	u8         reserved_at_0[0x8];
7262
	u8         local_port[0x8];
7263
	u8         reserved_at_10[0x10];
7264

7265
	u8         reserved_at_20[0x1c];
7266 7267
	u8         vl_hw_cap[0x4];

7268
	u8         reserved_at_40[0x1c];
7269 7270
	u8         vl_admin[0x4];

7271
	u8         reserved_at_60[0x1c];
7272 7273 7274 7275 7276 7277
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7278
	u8         reserved_at_10[0x4];
7279
	u8         admin_status[0x4];
7280
	u8         reserved_at_18[0x4];
7281 7282
	u8         oper_status[0x4];

7283
	u8         reserved_at_20[0x60];
7284 7285 7286
};

struct mlx5_ifc_ptys_reg_bits {
7287
	u8         reserved_at_0[0x1];
S
Saeed Mahameed 已提交
7288
	u8         an_disable_admin[0x1];
7289 7290
	u8         an_disable_cap[0x1];
	u8         reserved_at_3[0x5];
7291
	u8         local_port[0x8];
7292
	u8         reserved_at_10[0xd];
7293 7294
	u8         proto_mask[0x3];

S
Saeed Mahameed 已提交
7295 7296
	u8         an_status[0x4];
	u8         reserved_at_24[0x3c];
7297 7298 7299 7300 7301 7302

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

7303
	u8         reserved_at_a0[0x20];
7304 7305 7306 7307 7308 7309

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

7310
	u8         reserved_at_100[0x20];
7311 7312 7313 7314 7315 7316

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

7317 7318
	u8         reserved_at_160[0x1c];
	u8         connector_type[0x4];
7319 7320 7321

	u8         eth_proto_lp_advertise[0x20];

7322
	u8         reserved_at_1a0[0x60];
7323 7324
};

7325 7326 7327 7328 7329 7330 7331 7332 7333 7334 7335
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

7336
struct mlx5_ifc_ptas_reg_bits {
7337
	u8         reserved_at_0[0x20];
7338 7339

	u8         algorithm_options[0x10];
7340
	u8         reserved_at_30[0x4];
7341 7342 7343 7344 7345 7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
7366
	u8         reserved_at_110[0x8];
7367 7368 7369 7370 7371
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

7372
	u8         reserved_at_140[0x15];
7373 7374 7375 7376 7377 7378 7379
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
7380
	u8         reserved_at_18[0x8];
7381

7382
	u8         reserved_at_20[0x20];
7383 7384 7385
};

struct mlx5_ifc_pqdr_reg_bits {
7386
	u8         reserved_at_0[0x8];
7387
	u8         local_port[0x8];
7388
	u8         reserved_at_10[0x5];
7389
	u8         prio[0x3];
7390
	u8         reserved_at_18[0x6];
7391 7392
	u8         mode[0x2];

7393
	u8         reserved_at_20[0x20];
7394

7395
	u8         reserved_at_40[0x10];
7396 7397
	u8         min_threshold[0x10];

7398
	u8         reserved_at_60[0x10];
7399 7400
	u8         max_threshold[0x10];

7401
	u8         reserved_at_80[0x10];
7402 7403
	u8         mark_probability_denominator[0x10];

7404
	u8         reserved_at_a0[0x60];
7405 7406 7407
};

struct mlx5_ifc_ppsc_reg_bits {
7408
	u8         reserved_at_0[0x8];
7409
	u8         local_port[0x8];
7410
	u8         reserved_at_10[0x10];
7411

7412
	u8         reserved_at_20[0x60];
7413

7414
	u8         reserved_at_80[0x1c];
7415 7416
	u8         wrps_admin[0x4];

7417
	u8         reserved_at_a0[0x1c];
7418 7419
	u8         wrps_status[0x4];

7420
	u8         reserved_at_c0[0x8];
7421
	u8         up_threshold[0x8];
7422
	u8         reserved_at_d0[0x8];
7423 7424
	u8         down_threshold[0x8];

7425
	u8         reserved_at_e0[0x20];
7426

7427
	u8         reserved_at_100[0x1c];
7428 7429
	u8         srps_admin[0x4];

7430
	u8         reserved_at_120[0x1c];
7431 7432
	u8         srps_status[0x4];

7433
	u8         reserved_at_140[0x40];
7434 7435 7436
};

struct mlx5_ifc_pplr_reg_bits {
7437
	u8         reserved_at_0[0x8];
7438
	u8         local_port[0x8];
7439
	u8         reserved_at_10[0x10];
7440

7441
	u8         reserved_at_20[0x8];
7442
	u8         lb_cap[0x8];
7443
	u8         reserved_at_30[0x8];
7444 7445 7446 7447
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
7448
	u8         reserved_at_0[0x8];
7449
	u8         local_port[0x8];
7450
	u8         reserved_at_10[0x10];
7451

7452
	u8         reserved_at_20[0x20];
7453 7454 7455 7456

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
7457
	u8         reserved_at_58[0x8];
7458 7459 7460 7461

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

7462
	u8         reserved_at_80[0x20];
7463 7464 7465 7466 7467 7468
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
7469
	u8         reserved_at_12[0x8];
7470 7471 7472
	u8         grp[0x6];

	u8         clr[0x1];
7473
	u8         reserved_at_21[0x1c];
7474 7475 7476 7477 7478
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

7479 7480 7481 7482 7483 7484 7485 7486 7487 7488 7489 7490
struct mlx5_ifc_mpcnt_reg_bits {
	u8         reserved_at_0[0x8];
	u8         pcie_index[0x8];
	u8         reserved_at_10[0xa];
	u8         grp[0x6];

	u8         clr[0x1];
	u8         reserved_at_21[0x1f];

	union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
};

7491
struct mlx5_ifc_ppad_reg_bits {
7492
	u8         reserved_at_0[0x3];
7493
	u8         single_mac[0x1];
7494
	u8         reserved_at_4[0x4];
7495 7496 7497 7498 7499
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

7500
	u8         reserved_at_40[0x40];
7501 7502 7503
};

struct mlx5_ifc_pmtu_reg_bits {
7504
	u8         reserved_at_0[0x8];
7505
	u8         local_port[0x8];
7506
	u8         reserved_at_10[0x10];
7507 7508

	u8         max_mtu[0x10];
7509
	u8         reserved_at_30[0x10];
7510 7511

	u8         admin_mtu[0x10];
7512
	u8         reserved_at_50[0x10];
7513 7514

	u8         oper_mtu[0x10];
7515
	u8         reserved_at_70[0x10];
7516 7517 7518
};

struct mlx5_ifc_pmpr_reg_bits {
7519
	u8         reserved_at_0[0x8];
7520
	u8         module[0x8];
7521
	u8         reserved_at_10[0x10];
7522

7523
	u8         reserved_at_20[0x18];
7524 7525
	u8         attenuation_5g[0x8];

7526
	u8         reserved_at_40[0x18];
7527 7528
	u8         attenuation_7g[0x8];

7529
	u8         reserved_at_60[0x18];
7530 7531 7532 7533
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
7534
	u8         reserved_at_0[0x8];
7535
	u8         module[0x8];
7536
	u8         reserved_at_10[0xc];
7537 7538
	u8         module_status[0x4];

7539
	u8         reserved_at_20[0x60];
7540 7541 7542 7543 7544 7545 7546
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
7547
	u8         reserved_at_0[0x4];
7548 7549
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
7550
	u8         reserved_at_10[0x10];
7551 7552

	u8         e[0x1];
7553
	u8         reserved_at_21[0x1f];
7554 7555 7556 7557
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
7558
	u8         reserved_at_1[0x7];
7559
	u8         local_port[0x8];
7560
	u8         reserved_at_10[0x8];
7561 7562 7563 7564 7565 7566 7567 7568 7569 7570
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

7571
	u8         reserved_at_a0[0x160];
7572 7573 7574
};

struct mlx5_ifc_pmaos_reg_bits {
7575
	u8         reserved_at_0[0x8];
7576
	u8         module[0x8];
7577
	u8         reserved_at_10[0x4];
7578
	u8         admin_status[0x4];
7579
	u8         reserved_at_18[0x4];
7580 7581 7582 7583
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7584
	u8         reserved_at_22[0x1c];
7585 7586
	u8         e[0x2];

7587
	u8         reserved_at_40[0x40];
7588 7589 7590
};

struct mlx5_ifc_plpc_reg_bits {
7591
	u8         reserved_at_0[0x4];
7592
	u8         profile_id[0xc];
7593
	u8         reserved_at_10[0x4];
7594
	u8         proto_mask[0x4];
7595
	u8         reserved_at_18[0x8];
7596

7597
	u8         reserved_at_20[0x10];
7598 7599
	u8         lane_speed[0x10];

7600
	u8         reserved_at_40[0x17];
7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611 7612
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

7613
	u8         reserved_at_c0[0x80];
7614 7615 7616
};

struct mlx5_ifc_plib_reg_bits {
7617
	u8         reserved_at_0[0x8];
7618
	u8         local_port[0x8];
7619
	u8         reserved_at_10[0x8];
7620 7621
	u8         ib_port[0x8];

7622
	u8         reserved_at_20[0x60];
7623 7624 7625
};

struct mlx5_ifc_plbf_reg_bits {
7626
	u8         reserved_at_0[0x8];
7627
	u8         local_port[0x8];
7628
	u8         reserved_at_10[0xd];
7629 7630
	u8         lbf_mode[0x3];

7631
	u8         reserved_at_20[0x20];
7632 7633 7634
};

struct mlx5_ifc_pipg_reg_bits {
7635
	u8         reserved_at_0[0x8];
7636
	u8         local_port[0x8];
7637
	u8         reserved_at_10[0x10];
7638 7639

	u8         dic[0x1];
7640
	u8         reserved_at_21[0x19];
7641
	u8         ipg[0x4];
7642
	u8         reserved_at_3e[0x2];
7643 7644 7645
};

struct mlx5_ifc_pifr_reg_bits {
7646
	u8         reserved_at_0[0x8];
7647
	u8         local_port[0x8];
7648
	u8         reserved_at_10[0x10];
7649

7650
	u8         reserved_at_20[0xe0];
7651 7652 7653 7654 7655 7656 7657

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
7658
	u8         reserved_at_0[0x8];
7659
	u8         local_port[0x8];
7660
	u8         reserved_at_10[0x10];
7661 7662

	u8         ppan[0x4];
7663
	u8         reserved_at_24[0x4];
7664
	u8         prio_mask_tx[0x8];
7665
	u8         reserved_at_30[0x8];
7666 7667 7668 7669
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
7670
	u8         reserved_at_42[0x6];
7671
	u8         pfctx[0x8];
7672
	u8         reserved_at_50[0x10];
7673 7674 7675

	u8         pprx[0x1];
	u8         aprx[0x1];
7676
	u8         reserved_at_62[0x6];
7677
	u8         pfcrx[0x8];
7678
	u8         reserved_at_70[0x10];
7679

7680
	u8         reserved_at_80[0x80];
7681 7682 7683 7684
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
7685
	u8         reserved_at_4[0x4];
7686
	u8         local_port[0x8];
7687
	u8         reserved_at_10[0x10];
7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700 7701

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

7702
	u8         reserved_at_140[0x80];
7703 7704 7705
};

struct mlx5_ifc_peir_reg_bits {
7706
	u8         reserved_at_0[0x8];
7707
	u8         local_port[0x8];
7708
	u8         reserved_at_10[0x10];
7709

7710
	u8         reserved_at_20[0xc];
7711
	u8         error_count[0x4];
7712
	u8         reserved_at_30[0x10];
7713

7714
	u8         reserved_at_40[0xc];
7715
	u8         lane[0x4];
7716
	u8         reserved_at_50[0x8];
7717 7718 7719
	u8         error_type[0x8];
};

7720
struct mlx5_ifc_pcam_enhanced_features_bits {
7721
	u8         reserved_at_0[0x7c];
7722

7723 7724
	u8         ptys_connector_type[0x1];
	u8         reserved_at_7d[0x1];
7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751 7752 7753 7754 7755 7756
	u8         ppcnt_discard_group[0x1];
	u8         ppcnt_statistical_group[0x1];
};

struct mlx5_ifc_pcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
		u8         reserved_at_0[0x80];
	} port_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} feature_cap_mask;

	u8         reserved_at_1c0[0xc0];
};

struct mlx5_ifc_mcam_enhanced_features_bits {
	u8         reserved_at_0[0x7f];

	u8         pcie_performance_group[0x1];
};

7757 7758 7759 7760 7761 7762 7763 7764 7765 7766 7767 7768
struct mlx5_ifc_mcam_access_reg_bits {
	u8         reserved_at_0[0x1c];
	u8         mcda[0x1];
	u8         mcc[0x1];
	u8         mcqi[0x1];
	u8         reserved_at_1f[0x1];

	u8         regs_95_to_64[0x20];
	u8         regs_63_to_32[0x20];
	u8         regs_31_to_0[0x20];
};

7769 7770 7771 7772 7773 7774 7775 7776 7777
struct mlx5_ifc_mcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
7778
		struct mlx5_ifc_mcam_access_reg_bits access_regs;
7779 7780 7781 7782 7783 7784 7785 7786 7787 7788 7789 7790 7791
		u8         reserved_at_0[0x80];
	} mng_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} mng_feature_cap_mask;

	u8         reserved_at_1c0[0x80];
};

7792
struct mlx5_ifc_pcap_reg_bits {
7793
	u8         reserved_at_0[0x8];
7794
	u8         local_port[0x8];
7795
	u8         reserved_at_10[0x10];
7796 7797 7798 7799 7800 7801 7802

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7803
	u8         reserved_at_10[0x4];
7804
	u8         admin_status[0x4];
7805
	u8         reserved_at_18[0x4];
7806 7807 7808 7809
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7810
	u8         reserved_at_22[0x1c];
7811 7812
	u8         e[0x2];

7813
	u8         reserved_at_40[0x40];
7814 7815 7816
};

struct mlx5_ifc_pamp_reg_bits {
7817
	u8         reserved_at_0[0x8];
7818
	u8         opamp_group[0x8];
7819
	u8         reserved_at_10[0xc];
7820 7821 7822
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
7823
	u8         reserved_at_30[0x4];
7824 7825 7826 7827 7828
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

7829 7830 7831 7832 7833 7834 7835 7836 7837 7838
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

7839
struct mlx5_ifc_lane_2_module_mapping_bits {
7840
	u8         reserved_at_0[0x6];
7841
	u8         rx_lane[0x2];
7842
	u8         reserved_at_8[0x6];
7843
	u8         tx_lane[0x2];
7844
	u8         reserved_at_10[0x8];
7845 7846 7847 7848
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
7849
	u8         reserved_at_0[0x6];
7850 7851
	u8         lossy[0x1];
	u8         epsb[0x1];
7852
	u8         reserved_at_8[0xc];
7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
7864
	u8         reserved_at_0[0x18];
7865 7866
	u8         power_settings_level[0x8];

7867
	u8         reserved_at_20[0x60];
7868 7869 7870 7871
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
7872
	u8         reserved_at_1[0x1f];
7873

7874
	u8         reserved_at_20[0x60];
7875 7876 7877
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
7878
	u8         reserved_at_0[0x20];
7879 7880 7881 7882 7883 7884 7885 7886 7887 7888 7889 7890

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
7891
	u8         reserved_at_41[0x7];
7892 7893 7894 7895 7896 7897 7898 7899
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

7900
	u8         reserved_at_80[0x20];
7901 7902 7903 7904 7905 7906 7907

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

7908
	u8         reserved_at_e0[0x1];
7909
	u8         grh[0x1];
7910
	u8         reserved_at_e2[0x2];
7911 7912 7913 7914 7915 7916 7917
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
7918
	u8         reserved_at_0[0x10];
7919 7920 7921 7922
	u8         function_id[0x10];

	u8         num_pages[0x20];

7923
	u8         reserved_at_40[0xa0];
7924 7925 7926
};

struct mlx5_ifc_eqe_bits {
7927
	u8         reserved_at_0[0x8];
7928
	u8         event_type[0x8];
7929
	u8         reserved_at_10[0x8];
7930 7931
	u8         event_sub_type[0x8];

7932
	u8         reserved_at_20[0xe0];
7933 7934 7935

	union mlx5_ifc_event_auto_bits event_data;

7936
	u8         reserved_at_1e0[0x10];
7937
	u8         signature[0x8];
7938
	u8         reserved_at_1f8[0x7];
7939 7940 7941 7942 7943 7944 7945 7946 7947
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
7948
	u8         reserved_at_8[0x18];
7949 7950 7951 7952 7953 7954

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
7955
	u8         reserved_at_77[0x9];
7956 7957 7958 7959 7960 7961 7962 7963

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
7964
	u8         reserved_at_1b7[0x9];
7965 7966 7967 7968 7969

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
7970
	u8         reserved_at_1f0[0x8];
7971 7972 7973 7974 7975 7976
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
7977
	u8         reserved_at_8[0x18];
7978 7979 7980 7981 7982 7983 7984 7985

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
7986
	u8         reserved_at_10[0x10];
7987

7988
	u8         reserved_at_20[0x10];
7989 7990 7991 7992 7993 7994 7995 7996
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

7997
	u8         reserved_at_1000[0x180];
7998 7999 8000 8001

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
8002
	u8         reserved_at_11b6[0xa];
8003 8004 8005

	u8         block_number[0x20];

8006
	u8         reserved_at_11e0[0x8];
8007 8008 8009 8010 8011 8012 8013 8014 8015
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
8016
	u8         reserved_at_38[0x6];
8017 8018 8019 8020
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
8021 8022 8023 8024 8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050 8051 8052 8053 8054 8055 8056 8057 8058 8059 8060 8061 8062 8063 8064 8065 8066 8067 8068
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

8069 8070 8071 8072 8073 8074 8075 8076 8077 8078 8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

8102
	u8         reserved_at_40[0x40];
8103 8104 8105 8106

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
8107
	u8         reserved_at_b4[0x2];
8108 8109 8110 8111 8112 8113
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

8114
	u8         reserved_at_e0[0xf00];
8115 8116

	u8         initializing[0x1];
8117
	u8         reserved_at_fe1[0x4];
8118
	u8         nic_interface_supported[0x3];
8119
	u8         reserved_at_fe8[0x18];
8120 8121 8122 8123 8124

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

8125
	u8         reserved_at_1220[0x6e40];
8126

8127
	u8         reserved_at_8060[0x1f];
8128 8129 8130 8131 8132
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

8133
	u8         reserved_at_80a0[0x17fc0];
8134 8135
};

8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189
struct mlx5_ifc_mtpps_reg_bits {
	u8         reserved_at_0[0xc];
	u8         cap_number_of_pps_pins[0x4];
	u8         reserved_at_10[0x4];
	u8         cap_max_num_of_pps_in_pins[0x4];
	u8         reserved_at_18[0x4];
	u8         cap_max_num_of_pps_out_pins[0x4];

	u8         reserved_at_20[0x24];
	u8         cap_pin_3_mode[0x4];
	u8         reserved_at_48[0x4];
	u8         cap_pin_2_mode[0x4];
	u8         reserved_at_50[0x4];
	u8         cap_pin_1_mode[0x4];
	u8         reserved_at_58[0x4];
	u8         cap_pin_0_mode[0x4];

	u8         reserved_at_60[0x4];
	u8         cap_pin_7_mode[0x4];
	u8         reserved_at_68[0x4];
	u8         cap_pin_6_mode[0x4];
	u8         reserved_at_70[0x4];
	u8         cap_pin_5_mode[0x4];
	u8         reserved_at_78[0x4];
	u8         cap_pin_4_mode[0x4];

	u8         reserved_at_80[0x80];

	u8         enable[0x1];
	u8         reserved_at_101[0xb];
	u8         pattern[0x4];
	u8         reserved_at_110[0x4];
	u8         pin_mode[0x4];
	u8         pin[0x8];

	u8         reserved_at_120[0x20];

	u8         time_stamp[0x40];

	u8         out_pulse_duration[0x10];
	u8         out_periodic_adjustment[0x10];

	u8         reserved_at_1a0[0x60];
};

struct mlx5_ifc_mtppse_reg_bits {
	u8         reserved_at_0[0x18];
	u8         pin[0x8];
	u8         event_arm[0x1];
	u8         reserved_at_21[0x1b];
	u8         event_generation_mode[0x4];
	u8         reserved_at_40[0x40];
};

8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266 8267 8268
struct mlx5_ifc_mcqi_cap_bits {
	u8         supported_info_bitmask[0x20];

	u8         component_size[0x20];

	u8         max_component_size[0x20];

	u8         log_mcda_word_size[0x4];
	u8         reserved_at_64[0xc];
	u8         mcda_max_write_size[0x10];

	u8         rd_en[0x1];
	u8         reserved_at_81[0x1];
	u8         match_chip_id[0x1];
	u8         match_psid[0x1];
	u8         check_user_timestamp[0x1];
	u8         match_base_guid_mac[0x1];
	u8         reserved_at_86[0x1a];
};

struct mlx5_ifc_mcqi_reg_bits {
	u8         read_pending_component[0x1];
	u8         reserved_at_1[0xf];
	u8         component_index[0x10];

	u8         reserved_at_20[0x20];

	u8         reserved_at_40[0x1b];
	u8         info_type[0x5];

	u8         info_size[0x20];

	u8         offset[0x20];

	u8         reserved_at_a0[0x10];
	u8         data_size[0x10];

	u8         data[0][0x20];
};

struct mlx5_ifc_mcc_reg_bits {
	u8         reserved_at_0[0x4];
	u8         time_elapsed_since_last_cmd[0xc];
	u8         reserved_at_10[0x8];
	u8         instruction[0x8];

	u8         reserved_at_20[0x10];
	u8         component_index[0x10];

	u8         reserved_at_40[0x8];
	u8         update_handle[0x18];

	u8         handle_owner_type[0x4];
	u8         handle_owner_host_id[0x4];
	u8         reserved_at_68[0x1];
	u8         control_progress[0x7];
	u8         error_code[0x8];
	u8         reserved_at_78[0x4];
	u8         control_state[0x4];

	u8         component_size[0x20];

	u8         reserved_at_a0[0x60];
};

struct mlx5_ifc_mcda_reg_bits {
	u8         reserved_at_0[0x8];
	u8         update_handle[0x18];

	u8         offset[0x20];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         data[0][0x20];
};

8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284
union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
8285
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298 8299 8300
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
8301
	struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
8302 8303 8304 8305 8306 8307 8308
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
8309
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
8310 8311 8312 8313
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
8314 8315
	struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
	struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
8316
	struct mlx5_ifc_fpga_access_reg_bits fpga_access_reg;
8317 8318
	struct mlx5_ifc_fpga_ctrl_bits fpga_ctrl_bits;
	struct mlx5_ifc_fpga_cap_bits fpga_cap_bits;
8319 8320 8321
	struct mlx5_ifc_mcqi_reg_bits mcqi_reg;
	struct mlx5_ifc_mcc_reg_bits mcc_reg;
	struct mlx5_ifc_mcda_reg_bits mcda_reg;
8322
	u8         reserved_at_0[0x60e0];
8323 8324 8325 8326
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
8327
	u8         reserved_at_0[0x200];
8328 8329 8330 8331
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
8332
	u8         reserved_at_0[0x20060];
8333 8334
};

8335 8336
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
8337
	u8         reserved_at_8[0x18];
8338 8339 8340

	u8         syndrome[0x20];

8341
	u8         reserved_at_40[0x40];
8342 8343 8344 8345
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
8346
	u8         reserved_at_10[0x10];
8347

8348
	u8         reserved_at_20[0x10];
8349 8350
	u8         op_mod[0x10];

8351 8352 8353 8354 8355
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
8356 8357

	u8         table_type[0x8];
8358
	u8         reserved_at_88[0x18];
8359

8360
	u8         reserved_at_a0[0x8];
8361 8362
	u8         table_id[0x18];

8363 8364 8365
	u8         reserved_at_c0[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_e0[0x120];
8366 8367
};

8368
enum {
8369 8370
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID     = (1UL << 0),
	MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
8371 8372 8373 8374
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
8375
	u8         reserved_at_8[0x18];
8376 8377 8378

	u8         syndrome[0x20];

8379
	u8         reserved_at_40[0x40];
8380 8381 8382 8383
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
8384
	u8         reserved_at_10[0x10];
8385

8386
	u8         reserved_at_20[0x10];
8387 8388
	u8         op_mod[0x10];

8389 8390 8391
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
8392

8393
	u8         reserved_at_60[0x10];
8394 8395 8396
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
8397
	u8         reserved_at_88[0x18];
8398

8399
	u8         reserved_at_a0[0x8];
8400 8401
	u8         table_id[0x18];

8402
	struct mlx5_ifc_flow_table_context_bits flow_table_context;
8403 8404
};

8405 8406 8407 8408 8409 8410 8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430 8431 8432 8433 8434 8435 8436 8437 8438 8439 8440 8441 8442 8443 8444 8445 8446 8447 8448 8449
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

8450 8451 8452 8453 8454 8455 8456 8457 8458 8459 8460 8461 8462 8463 8464 8465 8466 8467 8468 8469 8470 8471 8472 8473 8474 8475 8476 8477 8478 8479
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

S
Saeed Mahameed 已提交
8480 8481 8482 8483 8484 8485 8486 8487 8488 8489 8490 8491 8492 8493 8494 8495 8496 8497 8498 8499 8500 8501 8502 8503 8504 8505 8506 8507 8508 8509
struct mlx5_ifc_dcbx_param_bits {
	u8         dcbx_cee_cap[0x1];
	u8         dcbx_ieee_cap[0x1];
	u8         dcbx_standby_cap[0x1];
	u8         reserved_at_0[0x5];
	u8         port_number[0x8];
	u8         reserved_at_10[0xa];
	u8         max_application_table_size[6];
	u8         reserved_at_20[0x15];
	u8         version_oper[0x3];
	u8         reserved_at_38[5];
	u8         version_admin[0x3];
	u8         willing_admin[0x1];
	u8         reserved_at_41[0x3];
	u8         pfc_cap_oper[0x4];
	u8         reserved_at_48[0x4];
	u8         pfc_cap_admin[0x4];
	u8         reserved_at_50[0x4];
	u8         num_of_tc_oper[0x4];
	u8         reserved_at_58[0x4];
	u8         num_of_tc_admin[0x4];
	u8         remote_willing[0x1];
	u8         reserved_at_61[3];
	u8         remote_pfc_cap[4];
	u8         reserved_at_68[0x14];
	u8         remote_num_of_tc[0x4];
	u8         reserved_at_80[0x18];
	u8         error[0x8];
	u8         reserved_at_a0[0x160];
};
8510 8511 8512 8513 8514 8515 8516 8517 8518 8519 8520 8521 8522 8523 8524 8525 8526 8527 8528 8529 8530 8531 8532 8533 8534 8535 8536 8537 8538 8539 8540 8541 8542 8543 8544 8545 8546 8547 8548 8549 8550 8551 8552 8553 8554 8555 8556 8557 8558 8559 8560 8561 8562 8563 8564 8565 8566 8567 8568 8569 8570 8571 8572 8573 8574 8575 8576 8577 8578 8579 8580 8581 8582 8583 8584 8585 8586 8587 8588 8589 8590 8591 8592 8593 8594 8595 8596 8597 8598 8599 8600 8601 8602 8603 8604 8605 8606 8607 8608 8609 8610 8611 8612 8613 8614 8615 8616 8617 8618 8619 8620 8621 8622 8623 8624 8625 8626 8627 8628 8629 8630 8631 8632 8633 8634 8635 8636 8637 8638 8639

struct mlx5_ifc_lagc_bits {
	u8         reserved_at_0[0x1d];
	u8         lag_state[0x3];

	u8         reserved_at_20[0x14];
	u8         tx_remap_affinity_2[0x4];
	u8         reserved_at_38[0x4];
	u8         tx_remap_affinity_1[0x4];
};

struct mlx5_ifc_create_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_modify_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_modify_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];
	u8         field_select[0x20];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

8640
#endif /* MLX5_IFC_H */