dss.c 28.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * linux/drivers/video/omap2/dss/dss.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSS"

#include <linux/kernel.h>
T
Tomi Valkeinen 已提交
26
#include <linux/module.h>
27
#include <linux/io.h>
28
#include <linux/export.h>
29 30 31 32
#include <linux/err.h>
#include <linux/delay.h>
#include <linux/seq_file.h>
#include <linux/clk.h>
33
#include <linux/pinctrl/consumer.h>
34
#include <linux/platform_device.h>
35
#include <linux/pm_runtime.h>
36
#include <linux/gfp.h>
37
#include <linux/sizes.h>
38 39
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
T
Tomi Valkeinen 已提交
40
#include <linux/of.h>
41
#include <linux/of_device.h>
42
#include <linux/of_graph.h>
43
#include <linux/regulator/consumer.h>
T
Tomi Valkeinen 已提交
44
#include <linux/suspend.h>
T
Tomi Valkeinen 已提交
45
#include <linux/component.h>
46
#include <linux/sys_soc.h>
47

48
#include "omapdss.h"
49
#include "dss.h"
50
#include "dss_features.h"
51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73

#define DSS_SZ_REGS			SZ_512

struct dss_reg {
	u16 idx;
};

#define DSS_REG(idx)			((const struct dss_reg) { idx })

#define DSS_REVISION			DSS_REG(0x0000)
#define DSS_SYSCONFIG			DSS_REG(0x0010)
#define DSS_SYSSTATUS			DSS_REG(0x0014)
#define DSS_CONTROL			DSS_REG(0x0040)
#define DSS_SDI_CONTROL			DSS_REG(0x0044)
#define DSS_PLL_CONTROL			DSS_REG(0x0048)
#define DSS_SDI_STATUS			DSS_REG(0x005C)

#define REG_GET(idx, start, end) \
	FLD_GET(dss_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end) \
	dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))

74 75 76 77 78 79
struct dss_ops {
	int (*dpi_select_source)(int port, enum omap_channel channel);
	int (*select_lcd_source)(enum omap_channel channel,
		enum dss_clk_source clk_src);
};

80
struct dss_features {
81
	enum dss_model model;
82 83
	u8 fck_div_max;
	u8 dss_fck_multiplier;
84
	const char *parent_clk_name;
T
Tomi Valkeinen 已提交
85
	const enum omap_display_type *ports;
86
	int num_ports;
87
	const struct dss_ops *ops;
88 89
};

90
static struct {
91
	struct platform_device *pdev;
92
	void __iomem    *base;
93 94
	struct regmap	*syscon_pll_ctrl;
	u32		syscon_pll_ctrl_offset;
95

96
	struct clk	*parent_clk;
97
	struct clk	*dss_clk;
98
	unsigned long	dss_clk_rate;
99 100 101 102 103

	unsigned long	cache_req_pck;
	unsigned long	cache_prate;
	struct dispc_clock_info cache_dispc_cinfo;

104 105 106
	enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
	enum dss_clk_source dispc_clk_source;
	enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
107

108
	bool		ctx_valid;
109
	u32		ctx[DSS_SZ_REGS / sizeof(u32)];
110 111

	const struct dss_features *feat;
112 113 114

	struct dss_pll	*video1_pll;
	struct dss_pll	*video2_pll;
115 116
} dss;

117
static const char * const dss_generic_clk_source_names[] = {
118 119 120
	[DSS_CLK_SRC_FCK]	= "FCK",
	[DSS_CLK_SRC_PLL1_1]	= "PLL1:1",
	[DSS_CLK_SRC_PLL1_2]	= "PLL1:2",
121
	[DSS_CLK_SRC_PLL1_3]	= "PLL1:3",
122 123
	[DSS_CLK_SRC_PLL2_1]	= "PLL2:1",
	[DSS_CLK_SRC_PLL2_2]	= "PLL2:2",
124 125
	[DSS_CLK_SRC_PLL2_3]	= "PLL2:3",
	[DSS_CLK_SRC_HDMI_PLL]	= "HDMI PLL",
126 127
};

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
static inline void dss_write_reg(const struct dss_reg idx, u32 val)
{
	__raw_writel(val, dss.base + idx.idx);
}

static inline u32 dss_read_reg(const struct dss_reg idx)
{
	return __raw_readl(dss.base + idx.idx);
}

#define SR(reg) \
	dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
#define RR(reg) \
	dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])

143
static void dss_save_context(void)
144
{
145
	DSSDBG("dss_save_context\n");
146 147 148

	SR(CONTROL);

149 150
	if (dss_feat_get_supported_outputs(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DSS_OUTPUT_SDI) {
151 152 153
		SR(SDI_CONTROL);
		SR(PLL_CONTROL);
	}
154 155 156 157

	dss.ctx_valid = true;

	DSSDBG("context saved\n");
158 159
}

160
static void dss_restore_context(void)
161
{
162
	DSSDBG("dss_restore_context\n");
163

164 165 166
	if (!dss.ctx_valid)
		return;

167 168
	RR(CONTROL);

169 170
	if (dss_feat_get_supported_outputs(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DSS_OUTPUT_SDI) {
171 172 173
		RR(SDI_CONTROL);
		RR(PLL_CONTROL);
	}
174 175

	DSSDBG("context restored\n");
176 177 178 179 180
}

#undef SR
#undef RR

181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
{
	unsigned shift;
	unsigned val;

	if (!dss.syscon_pll_ctrl)
		return;

	val = !enable;

	switch (pll_id) {
	case DSS_PLL_VIDEO1:
		shift = 0;
		break;
	case DSS_PLL_VIDEO2:
		shift = 1;
		break;
	case DSS_PLL_HDMI:
		shift = 2;
		break;
	default:
		DSSERR("illegal DSS PLL ID %d\n", pll_id);
		return;
	}

	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
		1 << shift, val << shift);
}

210
static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
211 212 213 214 215
	enum omap_channel channel)
{
	unsigned shift, val;

	if (!dss.syscon_pll_ctrl)
216
		return -EINVAL;
217 218 219 220 221

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		shift = 3;

222 223
		switch (clk_src) {
		case DSS_CLK_SRC_PLL1_1:
224
			val = 0; break;
225
		case DSS_CLK_SRC_HDMI_PLL:
226 227 228
			val = 1; break;
		default:
			DSSERR("error in PLL mux config for LCD\n");
229
			return -EINVAL;
230 231 232 233 234 235
		}

		break;
	case OMAP_DSS_CHANNEL_LCD2:
		shift = 5;

236 237
		switch (clk_src) {
		case DSS_CLK_SRC_PLL1_3:
238
			val = 0; break;
239
		case DSS_CLK_SRC_PLL2_3:
240
			val = 1; break;
241
		case DSS_CLK_SRC_HDMI_PLL:
242 243 244
			val = 2; break;
		default:
			DSSERR("error in PLL mux config for LCD2\n");
245
			return -EINVAL;
246 247 248 249 250 251
		}

		break;
	case OMAP_DSS_CHANNEL_LCD3:
		shift = 7;

252 253
		switch (clk_src) {
		case DSS_CLK_SRC_PLL2_1:
254
			val = 0; break;
255 256 257
		case DSS_CLK_SRC_PLL1_3:
			val = 1; break;
		case DSS_CLK_SRC_HDMI_PLL:
258 259 260
			val = 2; break;
		default:
			DSSERR("error in PLL mux config for LCD3\n");
261
			return -EINVAL;
262 263 264 265 266
		}

		break;
	default:
		DSSERR("error in PLL mux config\n");
267
		return -EINVAL;
268 269 270 271
	}

	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
		0x3 << shift, val << shift);
272 273

	return 0;
274 275
}

276
void dss_sdi_init(int datapairs)
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
{
	u32 l;

	BUG_ON(datapairs > 3 || datapairs < 1);

	l = dss_read_reg(DSS_SDI_CONTROL);
	l = FLD_MOD(l, 0xf, 19, 15);		/* SDI_PDIV */
	l = FLD_MOD(l, datapairs-1, 3, 2);	/* SDI_PRSEL */
	l = FLD_MOD(l, 2, 1, 0);		/* SDI_BWSEL */
	dss_write_reg(DSS_SDI_CONTROL, l);

	l = dss_read_reg(DSS_PLL_CONTROL);
	l = FLD_MOD(l, 0x7, 25, 22);	/* SDI_PLL_FREQSEL */
	l = FLD_MOD(l, 0xb, 16, 11);	/* SDI_PLL_REGN */
	l = FLD_MOD(l, 0xb4, 10, 1);	/* SDI_PLL_REGM */
	dss_write_reg(DSS_PLL_CONTROL, l);
}

int dss_sdi_enable(void)
{
	unsigned long timeout;

	dispc_pck_free_enable(1);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
	udelay(1);	/* wait 2x PCLK */

	/* Lock SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */

	/* Waiting for PLL lock request to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock request timed out\n");
			goto err1;
		}
	}

	/* Clearing PLL_GO bit */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);

	/* Waiting for PLL to lock */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock timed out\n");
			goto err1;
		}
	}

	dispc_lcd_enable_signal(1);

	/* Waiting for SDI reset to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("SDI reset timed out\n");
			goto err2;
		}
	}

	return 0;

 err2:
	dispc_lcd_enable_signal(0);
 err1:
	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */

	dispc_pck_free_enable(0);

	return -ETIMEDOUT;
}

void dss_sdi_disable(void)
{
	dispc_lcd_enable_signal(0);

	dispc_pck_free_enable(0);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
}

363
const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
364
{
365
	return dss_generic_clk_source_names[clk_src];
366 367
}

368 369
void dss_dump_clocks(struct seq_file *s)
{
370
	const char *fclk_name;
371
	unsigned long fclk_rate;
372

373 374
	if (dss_runtime_get())
		return;
375 376 377

	seq_printf(s, "- DSS -\n");

378
	fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
379
	fclk_rate = clk_get_rate(dss.dss_clk);
380

381 382
	seq_printf(s, "%s = %lu\n",
			fclk_name,
T
Tomi Valkeinen 已提交
383
			fclk_rate);
384

385
	dss_runtime_put();
386 387
}

388
static void dss_dump_regs(struct seq_file *s)
389 390 391
{
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))

392 393
	if (dss_runtime_get())
		return;
394 395 396 397 398

	DUMPREG(DSS_REVISION);
	DUMPREG(DSS_SYSCONFIG);
	DUMPREG(DSS_SYSSTATUS);
	DUMPREG(DSS_CONTROL);
399

400 401
	if (dss_feat_get_supported_outputs(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DSS_OUTPUT_SDI) {
402 403 404 405
		DUMPREG(DSS_SDI_CONTROL);
		DUMPREG(DSS_PLL_CONTROL);
		DUMPREG(DSS_SDI_STATUS);
	}
406

407
	dss_runtime_put();
408 409 410
#undef DUMPREG
}

411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
static int dss_get_channel_index(enum omap_channel channel)
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		return 0;
	case OMAP_DSS_CHANNEL_LCD2:
		return 1;
	case OMAP_DSS_CHANNEL_LCD3:
		return 2;
	default:
		WARN_ON(1);
		return 0;
	}
}

426
static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
427 428
{
	int b;
429
	u8 start, end;
430

431 432 433 434 435 436 437 438
	/*
	 * We always use PRCM clock as the DISPC func clock, except on DSS3,
	 * where we don't have separate DISPC and LCD clock sources.
	 */
	if (WARN_ON(dss_has_feature(FEAT_LCD_CLK_SRC) &&
		clk_src != DSS_CLK_SRC_FCK))
		return;

439
	switch (clk_src) {
440
	case DSS_CLK_SRC_FCK:
441 442
		b = 0;
		break;
443
	case DSS_CLK_SRC_PLL1_1:
444 445
		b = 1;
		break;
446
	case DSS_CLK_SRC_PLL2_1:
447 448
		b = 2;
		break;
449 450
	default:
		BUG();
451
		return;
452
	}
453

454 455 456
	dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);

	REG_FLD_MOD(DSS_CONTROL, b, start, end);	/* DISPC_CLK_SWITCH */
457 458 459 460

	dss.dispc_clk_source = clk_src;
}

461
void dss_select_dsi_clk_source(int dsi_module,
462
		enum dss_clk_source clk_src)
463
{
464
	int b, pos;
465

466
	switch (clk_src) {
467
	case DSS_CLK_SRC_FCK:
468 469
		b = 0;
		break;
470
	case DSS_CLK_SRC_PLL1_2:
471
		BUG_ON(dsi_module != 0);
472 473
		b = 1;
		break;
474
	case DSS_CLK_SRC_PLL2_2:
475 476 477
		BUG_ON(dsi_module != 1);
		b = 1;
		break;
478 479
	default:
		BUG();
480
		return;
481
	}
482

483 484
	pos = dsi_module == 0 ? 1 : 10;
	REG_FLD_MOD(DSS_CONTROL, b, pos, pos);	/* DSIx_CLK_SWITCH */
485

486
	dss.dsi_clk_source[dsi_module] = clk_src;
487 488
}

489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573
static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
	enum dss_clk_source clk_src)
{
	const u8 ctrl_bits[] = {
		[OMAP_DSS_CHANNEL_LCD] = 0,
		[OMAP_DSS_CHANNEL_LCD2] = 12,
		[OMAP_DSS_CHANNEL_LCD3] = 19,
	};

	u8 ctrl_bit = ctrl_bits[channel];
	int r;

	if (clk_src == DSS_CLK_SRC_FCK) {
		/* LCDx_CLK_SWITCH */
		REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
		return -EINVAL;
	}

	r = dss_ctrl_pll_set_control_mux(clk_src, channel);
	if (r)
		return r;

	REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);

	return 0;
}

static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
	enum dss_clk_source clk_src)
{
	const u8 ctrl_bits[] = {
		[OMAP_DSS_CHANNEL_LCD] = 0,
		[OMAP_DSS_CHANNEL_LCD2] = 12,
		[OMAP_DSS_CHANNEL_LCD3] = 19,
	};
	const enum dss_clk_source allowed_plls[] = {
		[OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
		[OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
		[OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
	};

	u8 ctrl_bit = ctrl_bits[channel];

	if (clk_src == DSS_CLK_SRC_FCK) {
		/* LCDx_CLK_SWITCH */
		REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
		return -EINVAL;
	}

	if (WARN_ON(allowed_plls[channel] != clk_src))
		return -EINVAL;

	REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);

	return 0;
}

static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
	enum dss_clk_source clk_src)
{
	const u8 ctrl_bits[] = {
		[OMAP_DSS_CHANNEL_LCD] = 0,
		[OMAP_DSS_CHANNEL_LCD2] = 12,
	};
	const enum dss_clk_source allowed_plls[] = {
		[OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
		[OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
	};

	u8 ctrl_bit = ctrl_bits[channel];

	if (clk_src == DSS_CLK_SRC_FCK) {
		/* LCDx_CLK_SWITCH */
		REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
		return 0;
	}

	if (WARN_ON(allowed_plls[channel] != clk_src))
		return -EINVAL;

	REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);

	return 0;
}

574
void dss_select_lcd_clk_source(enum omap_channel channel,
575
		enum dss_clk_source clk_src)
576
{
577 578
	int idx = dss_get_channel_index(channel);
	int r;
579

580 581
	if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
		dss_select_dispc_clk_source(clk_src);
582
		dss.lcd_clk_source[idx] = clk_src;
583
		return;
584
	}
585

586
	r = dss.feat->ops->select_lcd_source(channel, clk_src);
587
	if (r)
588
		return;
589

590
	dss.lcd_clk_source[idx] = clk_src;
591 592
}

593
enum dss_clk_source dss_get_dispc_clk_source(void)
594
{
595
	return dss.dispc_clk_source;
596 597
}

598
enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
599
{
600
	return dss.dsi_clk_source[dsi_module];
601 602
}

603
enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
604
{
605
	if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
606 607
		int idx = dss_get_channel_index(channel);
		return dss.lcd_clk_source[idx];
608 609 610 611 612
	} else {
		/* LCD_CLK source is the same as DISPC_FCLK source for
		 * OMAP2 and OMAP3 */
		return dss.dispc_clk_source;
	}
613 614
}

615 616
bool dss_div_calc(unsigned long pck, unsigned long fck_min,
		dss_div_calc_func func, void *data)
617 618 619 620 621 622
{
	int fckd, fckd_start, fckd_stop;
	unsigned long fck;
	unsigned long fck_hw_max;
	unsigned long fckd_hw_max;
	unsigned long prate;
623
	unsigned m;
624

625 626
	fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);

627
	if (dss.parent_clk == NULL) {
628 629 630 631 632 633 634 635
		unsigned pckd;

		pckd = fck_hw_max / pck;

		fck = pck * pckd;

		fck = clk_round_rate(dss.dss_clk, fck);

636
		return func(fck, data);
637 638 639 640
	}

	fckd_hw_max = dss.feat->fck_div_max;

641
	m = dss.feat->dss_fck_multiplier;
642
	prate = clk_get_rate(dss.parent_clk);
643 644 645

	fck_min = fck_min ? fck_min : 1;

646 647
	fckd_start = min(prate * m / fck_min, fckd_hw_max);
	fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
648 649

	for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
650
		fck = DIV_ROUND_UP(prate, fckd) * m;
651

652
		if (func(fck, data))
653 654 655 656 657 658
			return true;
	}

	return false;
}

659
int dss_set_fck_rate(unsigned long rate)
660
{
661
	int r;
662

663
	DSSDBG("set fck to %lu\n", rate);
664

665 666 667
	r = clk_set_rate(dss.dss_clk, rate);
	if (r)
		return r;
668

669 670
	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);

671
	WARN_ONCE(dss.dss_clk_rate != rate,
672
			"clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
673
			rate);
674 675 676 677

	return 0;
}

678 679 680 681 682
unsigned long dss_get_dispc_clk_rate(void)
{
	return dss.dss_clk_rate;
}

T
Tomi Valkeinen 已提交
683 684 685
static int dss_setup_default_clock(void)
{
	unsigned long max_dss_fck, prate;
686
	unsigned long fck;
T
Tomi Valkeinen 已提交
687 688 689 690 691
	unsigned fck_div;
	int r;

	max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);

692 693 694 695
	if (dss.parent_clk == NULL) {
		fck = clk_round_rate(dss.dss_clk, max_dss_fck);
	} else {
		prate = clk_get_rate(dss.parent_clk);
T
Tomi Valkeinen 已提交
696

697 698
		fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
				max_dss_fck);
699
		fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
700
	}
T
Tomi Valkeinen 已提交
701

702
	r = dss_set_fck_rate(fck);
T
Tomi Valkeinen 已提交
703 704 705 706 707 708
	if (r)
		return r;

	return 0;
}

709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
void dss_set_venc_output(enum omap_dss_venc_type type)
{
	int l = 0;

	if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
		l = 0;
	else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
		l = 1;
	else
		BUG();

	/* venc out selection. 0 = comp, 1 = svideo */
	REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
}

void dss_set_dac_pwrdn_bgz(bool enable)
{
	REG_FLD_MOD(DSS_CONTROL, enable, 5, 5);	/* DAC Power-Down Control */
}

729
void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
730
{
731 732 733
	enum omap_dss_output_id outputs;

	outputs = dss_feat_get_supported_outputs(OMAP_DSS_CHANNEL_DIGIT);
734 735

	/* Complain about invalid selections */
736 737
	WARN_ON((src == DSS_VENC_TV_CLK) && !(outputs & OMAP_DSS_OUTPUT_VENC));
	WARN_ON((src == DSS_HDMI_M_PCLK) && !(outputs & OMAP_DSS_OUTPUT_HDMI));
738 739

	/* Select only if we have options */
740 741
	if ((outputs & OMAP_DSS_OUTPUT_VENC) &&
	    (outputs & OMAP_DSS_OUTPUT_HDMI))
742
		REG_FLD_MOD(DSS_CONTROL, src, 15, 15);	/* VENC_HDMI_SWITCH */
743 744
}

745 746
enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
{
747
	enum omap_dss_output_id outputs;
748

749 750
	outputs = dss_feat_get_supported_outputs(OMAP_DSS_CHANNEL_DIGIT);
	if ((outputs & OMAP_DSS_OUTPUT_HDMI) == 0)
751 752
		return DSS_VENC_TV_CLK;

753
	if ((outputs & OMAP_DSS_OUTPUT_VENC) == 0)
754 755
		return DSS_HDMI_M_PCLK;

756 757 758
	return REG_GET(DSS_CONTROL, 15, 15);
}

759
static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
760 761 762 763 764 765 766
{
	if (channel != OMAP_DSS_CHANNEL_LCD)
		return -EINVAL;

	return 0;
}

767
static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
{
	int val;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD2:
		val = 0;
		break;
	case OMAP_DSS_CHANNEL_DIGIT:
		val = 1;
		break;
	default:
		return -EINVAL;
	}

	REG_FLD_MOD(DSS_CONTROL, val, 17, 17);

	return 0;
}

787
static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812
{
	int val;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		val = 1;
		break;
	case OMAP_DSS_CHANNEL_LCD2:
		val = 2;
		break;
	case OMAP_DSS_CHANNEL_LCD3:
		val = 3;
		break;
	case OMAP_DSS_CHANNEL_DIGIT:
		val = 0;
		break;
	default:
		return -EINVAL;
	}

	REG_FLD_MOD(DSS_CONTROL, val, 17, 16);

	return 0;
}

813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
{
	switch (port) {
	case 0:
		return dss_dpi_select_source_omap5(port, channel);
	case 1:
		if (channel != OMAP_DSS_CHANNEL_LCD2)
			return -EINVAL;
		break;
	case 2:
		if (channel != OMAP_DSS_CHANNEL_LCD3)
			return -EINVAL;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

833
int dss_dpi_select_source(int port, enum omap_channel channel)
834
{
835
	return dss.feat->ops->dpi_select_source(port, channel);
836 837
}

838 839
static int dss_get_clocks(void)
{
840
	struct clk *clk;
841

A
Archit Taneja 已提交
842
	clk = devm_clk_get(&dss.pdev->dev, "fck");
843 844
	if (IS_ERR(clk)) {
		DSSERR("can't get clock fck\n");
A
Archit Taneja 已提交
845
		return PTR_ERR(clk);
846
	}
847

848
	dss.dss_clk = clk;
849

850 851
	if (dss.feat->parent_clk_name) {
		clk = clk_get(NULL, dss.feat->parent_clk_name);
852
		if (IS_ERR(clk)) {
853
			DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
A
Archit Taneja 已提交
854
			return PTR_ERR(clk);
855 856 857
		}
	} else {
		clk = NULL;
858 859
	}

860
	dss.parent_clk = clk;
861

862 863 864 865 866
	return 0;
}

static void dss_put_clocks(void)
{
867 868
	if (dss.parent_clk)
		clk_put(dss.parent_clk);
869 870
}

871
int dss_runtime_get(void)
872
{
873
	int r;
874

875
	DSSDBG("dss_runtime_get\n");
876

877 878 879
	r = pm_runtime_get_sync(&dss.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
880 881
}

882
void dss_runtime_put(void)
883
{
884
	int r;
885

886
	DSSDBG("dss_runtime_put\n");
887

888
	r = pm_runtime_put_sync(&dss.pdev->dev);
889
	WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
890 891 892
}

/* DEBUGFS */
893
#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
894 895 896 897 898 899 900 901 902 903
void dss_debug_dump_clocks(struct seq_file *s)
{
	dss_dump_clocks(s);
	dispc_dump_clocks(s);
#ifdef CONFIG_OMAP2_DSS_DSI
	dsi_dump_clocks(s);
#endif
}
#endif

904

905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923
static const struct dss_ops dss_ops_omap2_omap3 = {
	.dpi_select_source = &dss_dpi_select_source_omap2_omap3,
};

static const struct dss_ops dss_ops_omap4 = {
	.dpi_select_source = &dss_dpi_select_source_omap4,
	.select_lcd_source = &dss_lcd_clk_mux_omap4,
};

static const struct dss_ops dss_ops_omap5 = {
	.dpi_select_source = &dss_dpi_select_source_omap5,
	.select_lcd_source = &dss_lcd_clk_mux_omap5,
};

static const struct dss_ops dss_ops_dra7 = {
	.dpi_select_source = &dss_dpi_select_source_dra7xx,
	.select_lcd_source = &dss_lcd_clk_mux_dra7,
};

T
Tomi Valkeinen 已提交
924
static const enum omap_display_type omap2plus_ports[] = {
925 926 927
	OMAP_DISPLAY_TYPE_DPI,
};

T
Tomi Valkeinen 已提交
928
static const enum omap_display_type omap34xx_ports[] = {
929 930 931 932
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_SDI,
};

933 934 935 936 937 938
static const enum omap_display_type dra7xx_ports[] = {
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_DPI,
};

939
static const struct dss_features omap24xx_dss_feats = {
940
	.model			=	DSS_MODEL_OMAP2,
941 942 943 944 945
	/*
	 * fck div max is really 16, but the divider range has gaps. The range
	 * from 1 to 6 has no gaps, so let's use that as a max.
	 */
	.fck_div_max		=	6,
946
	.dss_fck_multiplier	=	2,
947
	.parent_clk_name	=	"core_ck",
948 949
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
950
	.ops			=	&dss_ops_omap2_omap3,
951 952
};

953
static const struct dss_features omap34xx_dss_feats = {
954
	.model			=	DSS_MODEL_OMAP3,
955 956
	.fck_div_max		=	16,
	.dss_fck_multiplier	=	2,
957
	.parent_clk_name	=	"dpll4_ck",
958 959
	.ports			=	omap34xx_ports,
	.num_ports		=	ARRAY_SIZE(omap34xx_ports),
960
	.ops			=	&dss_ops_omap2_omap3,
961 962
};

963
static const struct dss_features omap3630_dss_feats = {
964
	.model			=	DSS_MODEL_OMAP3,
965 966
	.fck_div_max		=	32,
	.dss_fck_multiplier	=	1,
967
	.parent_clk_name	=	"dpll4_ck",
968 969
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
970
	.ops			=	&dss_ops_omap2_omap3,
971 972
};

973
static const struct dss_features omap44xx_dss_feats = {
974
	.model			=	DSS_MODEL_OMAP4,
975 976
	.fck_div_max		=	32,
	.dss_fck_multiplier	=	1,
977
	.parent_clk_name	=	"dpll_per_x2_ck",
978 979
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
980
	.ops			=	&dss_ops_omap4,
981 982
};

983
static const struct dss_features omap54xx_dss_feats = {
984
	.model			=	DSS_MODEL_OMAP5,
985 986
	.fck_div_max		=	64,
	.dss_fck_multiplier	=	1,
987
	.parent_clk_name	=	"dpll_per_x2_ck",
988 989
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
990
	.ops			=	&dss_ops_omap5,
991 992
};

993
static const struct dss_features am43xx_dss_feats = {
994
	.model			=	DSS_MODEL_OMAP3,
995 996 997
	.fck_div_max		=	0,
	.dss_fck_multiplier	=	0,
	.parent_clk_name	=	NULL,
998 999
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1000
	.ops			=	&dss_ops_omap2_omap3,
1001 1002
};

1003
static const struct dss_features dra7xx_dss_feats = {
1004
	.model			=	DSS_MODEL_DRA7,
1005 1006 1007 1008 1009
	.fck_div_max		=	64,
	.dss_fck_multiplier	=	1,
	.parent_clk_name	=	"dpll_per_x2_ck",
	.ports			=	dra7xx_ports,
	.num_ports		=	ARRAY_SIZE(dra7xx_ports),
1010
	.ops			=	&dss_ops_dra7,
1011 1012
};

1013
static int dss_init_ports(struct platform_device *pdev)
T
Tomi Valkeinen 已提交
1014 1015 1016
{
	struct device_node *parent = pdev->dev.of_node;
	struct device_node *port;
1017
	int i;
T
Tomi Valkeinen 已提交
1018

1019 1020 1021
	for (i = 0; i < dss.feat->num_ports; i++) {
		port = of_graph_get_port_by_id(parent, i);
		if (!port)
1022
			continue;
T
Tomi Valkeinen 已提交
1023

1024
		switch (dss.feat->ports[i]) {
1025
		case OMAP_DISPLAY_TYPE_DPI:
1026
			dpi_init_port(pdev, port, dss.feat->model);
1027 1028 1029 1030 1031 1032 1033
			break;
		case OMAP_DISPLAY_TYPE_SDI:
			sdi_init_port(pdev, port);
			break;
		default:
			break;
		}
1034
	}
T
Tomi Valkeinen 已提交
1035 1036 1037 1038

	return 0;
}

1039
static void dss_uninit_ports(struct platform_device *pdev)
T
Tomi Valkeinen 已提交
1040
{
1041 1042
	struct device_node *parent = pdev->dev.of_node;
	struct device_node *port;
1043
	int i;
1044

1045 1046 1047
	for (i = 0; i < dss.feat->num_ports; i++) {
		port = of_graph_get_port_by_id(parent, i);
		if (!port)
1048 1049
			continue;

1050
		switch (dss.feat->ports[i]) {
1051 1052 1053 1054 1055 1056 1057 1058 1059
		case OMAP_DISPLAY_TYPE_DPI:
			dpi_uninit_port(port);
			break;
		case OMAP_DISPLAY_TYPE_SDI:
			sdi_uninit_port(port);
			break;
		default:
			break;
		}
1060
	}
T
Tomi Valkeinen 已提交
1061 1062
}

1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
static int dss_video_pll_probe(struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
	struct regulator *pll_regulator;
	int r;

	if (!np)
		return 0;

	if (of_property_read_bool(np, "syscon-pll-ctrl")) {
		dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
			"syscon-pll-ctrl");
		if (IS_ERR(dss.syscon_pll_ctrl)) {
			dev_err(&pdev->dev,
				"failed to get syscon-pll-ctrl regmap\n");
			return PTR_ERR(dss.syscon_pll_ctrl);
		}

		if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
				&dss.syscon_pll_ctrl_offset)) {
			dev_err(&pdev->dev,
				"failed to get syscon-pll-ctrl offset\n");
			return -EINVAL;
		}
	}

	pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
	if (IS_ERR(pll_regulator)) {
		r = PTR_ERR(pll_regulator);

		switch (r) {
		case -ENOENT:
			pll_regulator = NULL;
			break;

		case -EPROBE_DEFER:
			return -EPROBE_DEFER;

		default:
			DSSERR("can't get DPLL VDDA regulator\n");
			return r;
		}
	}

	if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
		dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
		if (IS_ERR(dss.video1_pll))
			return PTR_ERR(dss.video1_pll);
	}

	if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
		dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
		if (IS_ERR(dss.video2_pll)) {
			dss_video_pll_uninit(dss.video1_pll);
			return PTR_ERR(dss.video2_pll);
		}
	}

	return 0;
}

1124
/* DSS HW IP initialisation */
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
static const struct of_device_id dss_of_match[] = {
	{ .compatible = "ti,omap2-dss", .data = &omap24xx_dss_feats },
	{ .compatible = "ti,omap3-dss", .data = &omap3630_dss_feats },
	{ .compatible = "ti,omap4-dss", .data = &omap44xx_dss_feats },
	{ .compatible = "ti,omap5-dss", .data = &omap54xx_dss_feats },
	{ .compatible = "ti,dra7-dss",  .data = &dra7xx_dss_feats },
	{},
};
MODULE_DEVICE_TABLE(of, dss_of_match);

static const struct soc_device_attribute dss_soc_devices[] = {
	{ .machine = "OMAP3430/3530", .data = &omap34xx_dss_feats },
	{ .machine = "AM35??",        .data = &omap34xx_dss_feats },
	{ .family  = "AM43xx",        .data = &am43xx_dss_feats },
	{ /* sentinel */ }
};

T
Tomi Valkeinen 已提交
1142
static int dss_bind(struct device *dev)
1143
{
T
Tomi Valkeinen 已提交
1144
	struct platform_device *pdev = to_platform_device(dev);
1145 1146
	struct resource *dss_mem;
	u32 rev;
1147 1148
	int r;

1149
	dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
1150 1151 1152
	dss.base = devm_ioremap_resource(&pdev->dev, dss_mem);
	if (IS_ERR(dss.base))
		return PTR_ERR(dss.base);
1153

1154 1155
	r = dss_get_clocks();
	if (r)
1156
		return r;
1157

T
Tomi Valkeinen 已提交
1158 1159 1160 1161
	r = dss_setup_default_clock();
	if (r)
		goto err_setup_clocks;

1162 1163 1164 1165
	r = dss_video_pll_probe(pdev);
	if (r)
		goto err_pll_init;

1166 1167 1168 1169
	r = dss_init_ports(pdev);
	if (r)
		goto err_init_ports;

1170
	pm_runtime_enable(&pdev->dev);
1171

1172 1173 1174
	r = dss_runtime_get();
	if (r)
		goto err_runtime_get;
1175

1176 1177
	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);

1178 1179 1180
	/* Select DPLL */
	REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);

1181
	dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
1182

1183 1184 1185 1186 1187
#ifdef CONFIG_OMAP2_DSS_VENC
	REG_FLD_MOD(DSS_CONTROL, 1, 4, 4);	/* venc dac demen */
	REG_FLD_MOD(DSS_CONTROL, 1, 3, 3);	/* venc clock 4x enable */
	REG_FLD_MOD(DSS_CONTROL, 0, 2, 2);	/* venc clock mode = normal */
#endif
1188 1189 1190 1191 1192
	dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
	dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
	dss.dispc_clk_source = DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
1193

1194
	rev = dss_read_reg(DSS_REVISION);
1195
	pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1196

1197
	dss_runtime_put();
1198

T
Tomi Valkeinen 已提交
1199 1200 1201 1202
	r = component_bind_all(&pdev->dev, NULL);
	if (r)
		goto err_component;

1203 1204
	dss_debugfs_create_file("dss", dss_dump_regs);

T
Tomi Valkeinen 已提交
1205 1206
	pm_set_vt_switch(0);

1207
	omapdss_gather_components(dev);
1208
	omapdss_set_is_initialized(true);
1209

1210
	return 0;
1211

T
Tomi Valkeinen 已提交
1212
err_component:
1213 1214
err_runtime_get:
	pm_runtime_disable(&pdev->dev);
1215 1216
	dss_uninit_ports(pdev);
err_init_ports:
1217 1218 1219 1220 1221
	if (dss.video1_pll)
		dss_video_pll_uninit(dss.video1_pll);

	if (dss.video2_pll)
		dss_video_pll_uninit(dss.video2_pll);
1222
err_pll_init:
T
Tomi Valkeinen 已提交
1223
err_setup_clocks:
1224
	dss_put_clocks();
1225 1226 1227
	return r;
}

T
Tomi Valkeinen 已提交
1228
static void dss_unbind(struct device *dev)
1229
{
T
Tomi Valkeinen 已提交
1230 1231
	struct platform_device *pdev = to_platform_device(dev);

1232
	omapdss_set_is_initialized(false);
1233

T
Tomi Valkeinen 已提交
1234 1235
	component_unbind_all(&pdev->dev, NULL);

1236 1237 1238 1239 1240 1241
	if (dss.video1_pll)
		dss_video_pll_uninit(dss.video1_pll);

	if (dss.video2_pll)
		dss_video_pll_uninit(dss.video2_pll);

A
Archit Taneja 已提交
1242
	dss_uninit_ports(pdev);
T
Tomi Valkeinen 已提交
1243

1244
	pm_runtime_disable(&pdev->dev);
1245 1246

	dss_put_clocks();
T
Tomi Valkeinen 已提交
1247 1248 1249 1250 1251 1252
}

static const struct component_master_ops dss_component_ops = {
	.bind = dss_bind,
	.unbind = dss_unbind,
};
1253

T
Tomi Valkeinen 已提交
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
static int dss_component_compare(struct device *dev, void *data)
{
	struct device *child = data;
	return dev == child;
}

static int dss_add_child_component(struct device *dev, void *data)
{
	struct component_match **match = data;

1264 1265 1266 1267 1268 1269 1270 1271 1272
	/*
	 * HACK
	 * We don't have a working driver for rfbi, so skip it here always.
	 * Otherwise dss will never get probed successfully, as it will wait
	 * for rfbi to get probed.
	 */
	if (strstr(dev_name(dev), "rfbi"))
		return 0;

T
Tomi Valkeinen 已提交
1273 1274 1275 1276 1277 1278 1279
	component_match_add(dev->parent, match, dss_component_compare, dev);

	return 0;
}

static int dss_probe(struct platform_device *pdev)
{
1280
	const struct soc_device_attribute *soc;
T
Tomi Valkeinen 已提交
1281 1282 1283
	struct component_match *match = NULL;
	int r;

1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
	dss.pdev = pdev;

	/*
	 * The various OMAP3-based SoCs can't be told apart using the compatible
	 * string, use SoC device matching.
	 */
	soc = soc_device_match(dss_soc_devices);
	if (soc)
		dss.feat = soc->data;
	else
		dss.feat = of_match_device(dss_of_match, &pdev->dev)->data;

T
Tomi Valkeinen 已提交
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
	/* add all the child devices as components */
	device_for_each_child(&pdev->dev, &match, dss_add_child_component);

	r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
	if (r)
		return r;

	return 0;
}

static int dss_remove(struct platform_device *pdev)
{
	component_master_del(&pdev->dev, &dss_component_ops);
1309 1310 1311
	return 0;
}

1312 1313 1314
static int dss_runtime_suspend(struct device *dev)
{
	dss_save_context();
1315
	dss_set_min_bus_tput(dev, 0);
D
Dave Gerlach 已提交
1316 1317 1318

	pinctrl_pm_select_sleep_state(dev);

1319 1320 1321 1322 1323
	return 0;
}

static int dss_runtime_resume(struct device *dev)
{
1324
	int r;
D
Dave Gerlach 已提交
1325 1326 1327

	pinctrl_pm_select_default_state(dev);

1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
	/*
	 * Set an arbitrarily high tput request to ensure OPP100.
	 * What we should really do is to make a request to stay in OPP100,
	 * without any tput requirements, but that is not currently possible
	 * via the PM layer.
	 */

	r = dss_set_min_bus_tput(dev, 1000000000);
	if (r)
		return r;

1339
	dss_restore_context();
1340 1341 1342 1343 1344 1345 1346 1347
	return 0;
}

static const struct dev_pm_ops dss_pm_ops = {
	.runtime_suspend = dss_runtime_suspend,
	.runtime_resume = dss_runtime_resume,
};

1348
static struct platform_driver omap_dsshw_driver = {
T
Tomi Valkeinen 已提交
1349 1350
	.probe		= dss_probe,
	.remove		= dss_remove,
1351 1352
	.driver         = {
		.name   = "omapdss_dss",
1353
		.pm	= &dss_pm_ops,
T
Tomi Valkeinen 已提交
1354
		.of_match_table = dss_of_match,
T
Tomi Valkeinen 已提交
1355
		.suppress_bind_attrs = true,
1356 1357 1358
	},
};

T
Tomi Valkeinen 已提交
1359
int __init dss_init_platform_driver(void)
1360
{
T
Tomi Valkeinen 已提交
1361
	return platform_driver_register(&omap_dsshw_driver);
1362 1363 1364 1365
}

void dss_uninit_platform_driver(void)
{
1366
	platform_driver_unregister(&omap_dsshw_driver);
1367
}