dss.c 27.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * linux/drivers/video/omap2/dss/dss.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSS"

#include <linux/kernel.h>
T
Tomi Valkeinen 已提交
26
#include <linux/module.h>
27
#include <linux/io.h>
28
#include <linux/export.h>
29 30 31 32
#include <linux/err.h>
#include <linux/delay.h>
#include <linux/seq_file.h>
#include <linux/clk.h>
33
#include <linux/platform_device.h>
34
#include <linux/pm_runtime.h>
35
#include <linux/gfp.h>
36
#include <linux/sizes.h>
37 38
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
T
Tomi Valkeinen 已提交
39
#include <linux/of.h>
40
#include <linux/regulator/consumer.h>
T
Tomi Valkeinen 已提交
41
#include <linux/suspend.h>
T
Tomi Valkeinen 已提交
42
#include <linux/component.h>
43

44
#include <video/omapdss.h>
45

46
#include "dss.h"
47
#include "dss_features.h"
48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70

#define DSS_SZ_REGS			SZ_512

struct dss_reg {
	u16 idx;
};

#define DSS_REG(idx)			((const struct dss_reg) { idx })

#define DSS_REVISION			DSS_REG(0x0000)
#define DSS_SYSCONFIG			DSS_REG(0x0010)
#define DSS_SYSSTATUS			DSS_REG(0x0014)
#define DSS_CONTROL			DSS_REG(0x0040)
#define DSS_SDI_CONTROL			DSS_REG(0x0044)
#define DSS_PLL_CONTROL			DSS_REG(0x0048)
#define DSS_SDI_STATUS			DSS_REG(0x005C)

#define REG_GET(idx, start, end) \
	FLD_GET(dss_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end) \
	dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))

71 72 73
struct dss_features {
	u8 fck_div_max;
	u8 dss_fck_multiplier;
74
	const char *parent_clk_name;
T
Tomi Valkeinen 已提交
75
	const enum omap_display_type *ports;
76
	int num_ports;
77
	int (*dpi_select_source)(int port, enum omap_channel channel);
78 79
};

80
static struct {
81
	struct platform_device *pdev;
82
	void __iomem    *base;
83 84
	struct regmap	*syscon_pll_ctrl;
	u32		syscon_pll_ctrl_offset;
85

86
	struct clk	*parent_clk;
87
	struct clk	*dss_clk;
88
	unsigned long	dss_clk_rate;
89 90 91 92 93

	unsigned long	cache_req_pck;
	unsigned long	cache_prate;
	struct dispc_clock_info cache_dispc_cinfo;

94 95 96
	enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
	enum dss_clk_source dispc_clk_source;
	enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
97

98
	bool		ctx_valid;
99
	u32		ctx[DSS_SZ_REGS / sizeof(u32)];
100 101

	const struct dss_features *feat;
102 103 104

	struct dss_pll	*video1_pll;
	struct dss_pll	*video2_pll;
105 106
} dss;

107
static const char * const dss_generic_clk_source_names[] = {
108 109 110 111 112
	[DSS_CLK_SRC_FCK]	= "FCK",
	[DSS_CLK_SRC_PLL1_1]	= "PLL1:1",
	[DSS_CLK_SRC_PLL1_2]	= "PLL1:2",
	[DSS_CLK_SRC_PLL2_1]	= "PLL2:1",
	[DSS_CLK_SRC_PLL2_2]	= "PLL2:2",
113 114
};

115 116 117 118 119 120 121 122
static bool dss_initialized;

bool omapdss_is_initialized(void)
{
	return dss_initialized;
}
EXPORT_SYMBOL(omapdss_is_initialized);

123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
static inline void dss_write_reg(const struct dss_reg idx, u32 val)
{
	__raw_writel(val, dss.base + idx.idx);
}

static inline u32 dss_read_reg(const struct dss_reg idx)
{
	return __raw_readl(dss.base + idx.idx);
}

#define SR(reg) \
	dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
#define RR(reg) \
	dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])

138
static void dss_save_context(void)
139
{
140
	DSSDBG("dss_save_context\n");
141 142 143

	SR(CONTROL);

144 145 146 147 148
	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DISPLAY_TYPE_SDI) {
		SR(SDI_CONTROL);
		SR(PLL_CONTROL);
	}
149 150 151 152

	dss.ctx_valid = true;

	DSSDBG("context saved\n");
153 154
}

155
static void dss_restore_context(void)
156
{
157
	DSSDBG("dss_restore_context\n");
158

159 160 161
	if (!dss.ctx_valid)
		return;

162 163
	RR(CONTROL);

164 165 166 167 168
	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DISPLAY_TYPE_SDI) {
		RR(SDI_CONTROL);
		RR(PLL_CONTROL);
	}
169 170

	DSSDBG("context restored\n");
171 172 173 174 175
}

#undef SR
#undef RR

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
{
	unsigned shift;
	unsigned val;

	if (!dss.syscon_pll_ctrl)
		return;

	val = !enable;

	switch (pll_id) {
	case DSS_PLL_VIDEO1:
		shift = 0;
		break;
	case DSS_PLL_VIDEO2:
		shift = 1;
		break;
	case DSS_PLL_HDMI:
		shift = 2;
		break;
	default:
		DSSERR("illegal DSS PLL ID %d\n", pll_id);
		return;
	}

	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
		1 << shift, val << shift);
}

void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
	enum omap_channel channel)
{
	unsigned shift, val;

	if (!dss.syscon_pll_ctrl)
		return;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		shift = 3;

		switch (pll_id) {
		case DSS_PLL_VIDEO1:
			val = 0; break;
		case DSS_PLL_HDMI:
			val = 1; break;
		default:
			DSSERR("error in PLL mux config for LCD\n");
			return;
		}

		break;
	case OMAP_DSS_CHANNEL_LCD2:
		shift = 5;

		switch (pll_id) {
		case DSS_PLL_VIDEO1:
			val = 0; break;
		case DSS_PLL_VIDEO2:
			val = 1; break;
		case DSS_PLL_HDMI:
			val = 2; break;
		default:
			DSSERR("error in PLL mux config for LCD2\n");
			return;
		}

		break;
	case OMAP_DSS_CHANNEL_LCD3:
		shift = 7;

		switch (pll_id) {
		case DSS_PLL_VIDEO1:
			val = 1; break;
		case DSS_PLL_VIDEO2:
			val = 0; break;
		case DSS_PLL_HDMI:
			val = 2; break;
		default:
			DSSERR("error in PLL mux config for LCD3\n");
			return;
		}

		break;
	default:
		DSSERR("error in PLL mux config\n");
		return;
	}

	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
		0x3 << shift, val << shift);
}

269
void dss_sdi_init(int datapairs)
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
{
	u32 l;

	BUG_ON(datapairs > 3 || datapairs < 1);

	l = dss_read_reg(DSS_SDI_CONTROL);
	l = FLD_MOD(l, 0xf, 19, 15);		/* SDI_PDIV */
	l = FLD_MOD(l, datapairs-1, 3, 2);	/* SDI_PRSEL */
	l = FLD_MOD(l, 2, 1, 0);		/* SDI_BWSEL */
	dss_write_reg(DSS_SDI_CONTROL, l);

	l = dss_read_reg(DSS_PLL_CONTROL);
	l = FLD_MOD(l, 0x7, 25, 22);	/* SDI_PLL_FREQSEL */
	l = FLD_MOD(l, 0xb, 16, 11);	/* SDI_PLL_REGN */
	l = FLD_MOD(l, 0xb4, 10, 1);	/* SDI_PLL_REGM */
	dss_write_reg(DSS_PLL_CONTROL, l);
}

int dss_sdi_enable(void)
{
	unsigned long timeout;

	dispc_pck_free_enable(1);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
	udelay(1);	/* wait 2x PCLK */

	/* Lock SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */

	/* Waiting for PLL lock request to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock request timed out\n");
			goto err1;
		}
	}

	/* Clearing PLL_GO bit */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);

	/* Waiting for PLL to lock */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock timed out\n");
			goto err1;
		}
	}

	dispc_lcd_enable_signal(1);

	/* Waiting for SDI reset to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("SDI reset timed out\n");
			goto err2;
		}
	}

	return 0;

 err2:
	dispc_lcd_enable_signal(0);
 err1:
	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */

	dispc_pck_free_enable(0);

	return -ETIMEDOUT;
}

void dss_sdi_disable(void)
{
	dispc_lcd_enable_signal(0);

	dispc_pck_free_enable(0);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
}

356
const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
357
{
358
	return dss_generic_clk_source_names[clk_src];
359 360
}

361 362
void dss_dump_clocks(struct seq_file *s)
{
363
	const char *fclk_name;
364
	unsigned long fclk_rate;
365

366 367
	if (dss_runtime_get())
		return;
368 369 370

	seq_printf(s, "- DSS -\n");

371
	fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
372
	fclk_rate = clk_get_rate(dss.dss_clk);
373

374 375
	seq_printf(s, "%s = %lu\n",
			fclk_name,
T
Tomi Valkeinen 已提交
376
			fclk_rate);
377

378
	dss_runtime_put();
379 380
}

381
static void dss_dump_regs(struct seq_file *s)
382 383 384
{
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))

385 386
	if (dss_runtime_get())
		return;
387 388 389 390 391

	DUMPREG(DSS_REVISION);
	DUMPREG(DSS_SYSCONFIG);
	DUMPREG(DSS_SYSSTATUS);
	DUMPREG(DSS_CONTROL);
392 393 394 395 396 397 398

	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DISPLAY_TYPE_SDI) {
		DUMPREG(DSS_SDI_CONTROL);
		DUMPREG(DSS_PLL_CONTROL);
		DUMPREG(DSS_SDI_STATUS);
	}
399

400
	dss_runtime_put();
401 402 403
#undef DUMPREG
}

404
static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
405 406
{
	int b;
407
	u8 start, end;
408

409
	switch (clk_src) {
410
	case DSS_CLK_SRC_FCK:
411 412
		b = 0;
		break;
413
	case DSS_CLK_SRC_PLL1_1:
414 415
		b = 1;
		break;
416
	case DSS_CLK_SRC_PLL2_1:
417 418
		b = 2;
		break;
419 420
	default:
		BUG();
421
		return;
422
	}
423

424 425 426
	dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);

	REG_FLD_MOD(DSS_CONTROL, b, start, end);	/* DISPC_CLK_SWITCH */
427 428 429 430

	dss.dispc_clk_source = clk_src;
}

431
void dss_select_dsi_clk_source(int dsi_module,
432
		enum dss_clk_source clk_src)
433
{
434
	int b, pos;
435

436
	switch (clk_src) {
437
	case DSS_CLK_SRC_FCK:
438 439
		b = 0;
		break;
440
	case DSS_CLK_SRC_PLL1_2:
441
		BUG_ON(dsi_module != 0);
442 443
		b = 1;
		break;
444
	case DSS_CLK_SRC_PLL2_2:
445 446 447
		BUG_ON(dsi_module != 1);
		b = 1;
		break;
448 449
	default:
		BUG();
450
		return;
451
	}
452

453 454
	pos = dsi_module == 0 ? 1 : 10;
	REG_FLD_MOD(DSS_CONTROL, b, pos, pos);	/* DSIx_CLK_SWITCH */
455

456
	dss.dsi_clk_source[dsi_module] = clk_src;
457 458
}

459
void dss_select_lcd_clk_source(enum omap_channel channel,
460
		enum dss_clk_source clk_src)
461 462 463
{
	int b, ix, pos;

464 465
	if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
		dss_select_dispc_clk_source(clk_src);
466
		return;
467
	}
468 469

	switch (clk_src) {
470
	case DSS_CLK_SRC_FCK:
471 472
		b = 0;
		break;
473
	case DSS_CLK_SRC_PLL1_1:
474 475 476
		BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
		b = 1;
		break;
477
	case DSS_CLK_SRC_PLL2_1:
478 479
		BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
		       channel != OMAP_DSS_CHANNEL_LCD3);
480 481
		b = 1;
		break;
482 483
	default:
		BUG();
484
		return;
485 486
	}

487 488
	pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
	     (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
489 490
	REG_FLD_MOD(DSS_CONTROL, b, pos, pos);	/* LCDx_CLK_SWITCH */

491 492
	ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
	    (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
493 494 495
	dss.lcd_clk_source[ix] = clk_src;
}

496
enum dss_clk_source dss_get_dispc_clk_source(void)
497
{
498
	return dss.dispc_clk_source;
499 500
}

501
enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
502
{
503
	return dss.dsi_clk_source[dsi_module];
504 505
}

506
enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
507
{
508
	if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
509 510
		int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
			(channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
511 512 513 514 515 516
		return dss.lcd_clk_source[ix];
	} else {
		/* LCD_CLK source is the same as DISPC_FCLK source for
		 * OMAP2 and OMAP3 */
		return dss.dispc_clk_source;
	}
517 518
}

519 520
bool dss_div_calc(unsigned long pck, unsigned long fck_min,
		dss_div_calc_func func, void *data)
521 522 523 524 525 526
{
	int fckd, fckd_start, fckd_stop;
	unsigned long fck;
	unsigned long fck_hw_max;
	unsigned long fckd_hw_max;
	unsigned long prate;
527
	unsigned m;
528

529 530
	fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);

531
	if (dss.parent_clk == NULL) {
532 533 534 535 536 537 538 539
		unsigned pckd;

		pckd = fck_hw_max / pck;

		fck = pck * pckd;

		fck = clk_round_rate(dss.dss_clk, fck);

540
		return func(fck, data);
541 542 543 544
	}

	fckd_hw_max = dss.feat->fck_div_max;

545
	m = dss.feat->dss_fck_multiplier;
546
	prate = clk_get_rate(dss.parent_clk);
547 548 549

	fck_min = fck_min ? fck_min : 1;

550 551
	fckd_start = min(prate * m / fck_min, fckd_hw_max);
	fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
552 553

	for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
554
		fck = DIV_ROUND_UP(prate, fckd) * m;
555

556
		if (func(fck, data))
557 558 559 560 561 562
			return true;
	}

	return false;
}

563
int dss_set_fck_rate(unsigned long rate)
564
{
565
	int r;
566

567
	DSSDBG("set fck to %lu\n", rate);
568

569 570 571
	r = clk_set_rate(dss.dss_clk, rate);
	if (r)
		return r;
572

573 574
	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);

575
	WARN_ONCE(dss.dss_clk_rate != rate,
576
			"clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
577
			rate);
578 579 580 581

	return 0;
}

582 583 584 585 586
unsigned long dss_get_dispc_clk_rate(void)
{
	return dss.dss_clk_rate;
}

T
Tomi Valkeinen 已提交
587 588 589
static int dss_setup_default_clock(void)
{
	unsigned long max_dss_fck, prate;
590
	unsigned long fck;
T
Tomi Valkeinen 已提交
591 592 593 594 595
	unsigned fck_div;
	int r;

	max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);

596 597 598 599
	if (dss.parent_clk == NULL) {
		fck = clk_round_rate(dss.dss_clk, max_dss_fck);
	} else {
		prate = clk_get_rate(dss.parent_clk);
T
Tomi Valkeinen 已提交
600

601 602
		fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
				max_dss_fck);
603
		fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
604
	}
T
Tomi Valkeinen 已提交
605

606
	r = dss_set_fck_rate(fck);
T
Tomi Valkeinen 已提交
607 608 609 610 611 612
	if (r)
		return r;

	return 0;
}

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
void dss_set_venc_output(enum omap_dss_venc_type type)
{
	int l = 0;

	if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
		l = 0;
	else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
		l = 1;
	else
		BUG();

	/* venc out selection. 0 = comp, 1 = svideo */
	REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
}

void dss_set_dac_pwrdn_bgz(bool enable)
{
	REG_FLD_MOD(DSS_CONTROL, enable, 5, 5);	/* DAC Power-Down Control */
}

633
void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
634
{
635 636 637 638 639 640 641 642 643 644
	enum omap_display_type dp;
	dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);

	/* Complain about invalid selections */
	WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
	WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));

	/* Select only if we have options */
	if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
		REG_FLD_MOD(DSS_CONTROL, src, 15, 15);	/* VENC_HDMI_SWITCH */
645 646
}

647 648 649 650 651 652 653 654
enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
{
	enum omap_display_type displays;

	displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
	if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
		return DSS_VENC_TV_CLK;

655 656 657
	if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
		return DSS_HDMI_M_PCLK;

658 659 660
	return REG_GET(DSS_CONTROL, 15, 15);
}

661
static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
662 663 664 665 666 667 668
{
	if (channel != OMAP_DSS_CHANNEL_LCD)
		return -EINVAL;

	return 0;
}

669
static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
{
	int val;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD2:
		val = 0;
		break;
	case OMAP_DSS_CHANNEL_DIGIT:
		val = 1;
		break;
	default:
		return -EINVAL;
	}

	REG_FLD_MOD(DSS_CONTROL, val, 17, 17);

	return 0;
}

689
static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
{
	int val;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		val = 1;
		break;
	case OMAP_DSS_CHANNEL_LCD2:
		val = 2;
		break;
	case OMAP_DSS_CHANNEL_LCD3:
		val = 3;
		break;
	case OMAP_DSS_CHANNEL_DIGIT:
		val = 0;
		break;
	default:
		return -EINVAL;
	}

	REG_FLD_MOD(DSS_CONTROL, val, 17, 16);

	return 0;
}

715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734
static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
{
	switch (port) {
	case 0:
		return dss_dpi_select_source_omap5(port, channel);
	case 1:
		if (channel != OMAP_DSS_CHANNEL_LCD2)
			return -EINVAL;
		break;
	case 2:
		if (channel != OMAP_DSS_CHANNEL_LCD3)
			return -EINVAL;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

735
int dss_dpi_select_source(int port, enum omap_channel channel)
736
{
737
	return dss.feat->dpi_select_source(port, channel);
738 739
}

740 741
static int dss_get_clocks(void)
{
742
	struct clk *clk;
743

A
Archit Taneja 已提交
744
	clk = devm_clk_get(&dss.pdev->dev, "fck");
745 746
	if (IS_ERR(clk)) {
		DSSERR("can't get clock fck\n");
A
Archit Taneja 已提交
747
		return PTR_ERR(clk);
748
	}
749

750
	dss.dss_clk = clk;
751

752 753
	if (dss.feat->parent_clk_name) {
		clk = clk_get(NULL, dss.feat->parent_clk_name);
754
		if (IS_ERR(clk)) {
755
			DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
A
Archit Taneja 已提交
756
			return PTR_ERR(clk);
757 758 759
		}
	} else {
		clk = NULL;
760 761
	}

762
	dss.parent_clk = clk;
763

764 765 766 767 768
	return 0;
}

static void dss_put_clocks(void)
{
769 770
	if (dss.parent_clk)
		clk_put(dss.parent_clk);
771 772
}

773
int dss_runtime_get(void)
774
{
775
	int r;
776

777
	DSSDBG("dss_runtime_get\n");
778

779 780 781
	r = pm_runtime_get_sync(&dss.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
782 783
}

784
void dss_runtime_put(void)
785
{
786
	int r;
787

788
	DSSDBG("dss_runtime_put\n");
789

790
	r = pm_runtime_put_sync(&dss.pdev->dev);
791
	WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
792 793 794
}

/* DEBUGFS */
795
#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
796 797 798 799 800 801 802 803 804 805
void dss_debug_dump_clocks(struct seq_file *s)
{
	dss_dump_clocks(s);
	dispc_dump_clocks(s);
#ifdef CONFIG_OMAP2_DSS_DSI
	dsi_dump_clocks(s);
#endif
}
#endif

806

T
Tomi Valkeinen 已提交
807
static const enum omap_display_type omap2plus_ports[] = {
808 809 810
	OMAP_DISPLAY_TYPE_DPI,
};

T
Tomi Valkeinen 已提交
811
static const enum omap_display_type omap34xx_ports[] = {
812 813 814 815
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_SDI,
};

816 817 818 819 820 821
static const enum omap_display_type dra7xx_ports[] = {
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_DPI,
};

822
static const struct dss_features omap24xx_dss_feats = {
823 824 825 826 827
	/*
	 * fck div max is really 16, but the divider range has gaps. The range
	 * from 1 to 6 has no gaps, so let's use that as a max.
	 */
	.fck_div_max		=	6,
828
	.dss_fck_multiplier	=	2,
829
	.parent_clk_name	=	"core_ck",
830
	.dpi_select_source	=	&dss_dpi_select_source_omap2_omap3,
831 832
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
833 834
};

835
static const struct dss_features omap34xx_dss_feats = {
836 837
	.fck_div_max		=	16,
	.dss_fck_multiplier	=	2,
838
	.parent_clk_name	=	"dpll4_ck",
839
	.dpi_select_source	=	&dss_dpi_select_source_omap2_omap3,
840 841
	.ports			=	omap34xx_ports,
	.num_ports		=	ARRAY_SIZE(omap34xx_ports),
842 843
};

844
static const struct dss_features omap3630_dss_feats = {
845 846
	.fck_div_max		=	32,
	.dss_fck_multiplier	=	1,
847
	.parent_clk_name	=	"dpll4_ck",
848
	.dpi_select_source	=	&dss_dpi_select_source_omap2_omap3,
849 850
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
851 852
};

853
static const struct dss_features omap44xx_dss_feats = {
854 855
	.fck_div_max		=	32,
	.dss_fck_multiplier	=	1,
856
	.parent_clk_name	=	"dpll_per_x2_ck",
857
	.dpi_select_source	=	&dss_dpi_select_source_omap4,
858 859
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
860 861
};

862
static const struct dss_features omap54xx_dss_feats = {
863 864
	.fck_div_max		=	64,
	.dss_fck_multiplier	=	1,
865
	.parent_clk_name	=	"dpll_per_x2_ck",
866
	.dpi_select_source	=	&dss_dpi_select_source_omap5,
867 868
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
869 870
};

871
static const struct dss_features am43xx_dss_feats = {
872 873 874 875
	.fck_div_max		=	0,
	.dss_fck_multiplier	=	0,
	.parent_clk_name	=	NULL,
	.dpi_select_source	=	&dss_dpi_select_source_omap2_omap3,
876 877
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
878 879
};

880
static const struct dss_features dra7xx_dss_feats = {
881 882 883 884 885 886 887 888
	.fck_div_max		=	64,
	.dss_fck_multiplier	=	1,
	.parent_clk_name	=	"dpll_per_x2_ck",
	.dpi_select_source	=	&dss_dpi_select_source_dra7xx,
	.ports			=	dra7xx_ports,
	.num_ports		=	ARRAY_SIZE(dra7xx_ports),
};

889
static int dss_init_features(struct platform_device *pdev)
890 891 892 893
{
	const struct dss_features *src;
	struct dss_features *dst;

T
Tomi Valkeinen 已提交
894
	dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
895
	if (!dst) {
T
Tomi Valkeinen 已提交
896
		dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
897 898 899
		return -ENOMEM;
	}

900
	switch (omapdss_get_version()) {
T
Tomi Valkeinen 已提交
901
	case OMAPDSS_VER_OMAP24xx:
902
		src = &omap24xx_dss_feats;
T
Tomi Valkeinen 已提交
903 904 905 906 907
		break;

	case OMAPDSS_VER_OMAP34xx_ES1:
	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_AM35xx:
908
		src = &omap34xx_dss_feats;
T
Tomi Valkeinen 已提交
909 910 911
		break;

	case OMAPDSS_VER_OMAP3630:
912
		src = &omap3630_dss_feats;
T
Tomi Valkeinen 已提交
913 914 915 916 917
		break;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
918
		src = &omap44xx_dss_feats;
T
Tomi Valkeinen 已提交
919 920 921
		break;

	case OMAPDSS_VER_OMAP5:
922
		src = &omap54xx_dss_feats;
T
Tomi Valkeinen 已提交
923 924
		break;

925 926 927 928
	case OMAPDSS_VER_AM43xx:
		src = &am43xx_dss_feats;
		break;

929 930 931 932
	case OMAPDSS_VER_DRA7xx:
		src = &dra7xx_dss_feats;
		break;

T
Tomi Valkeinen 已提交
933
	default:
934
		return -ENODEV;
T
Tomi Valkeinen 已提交
935
	}
936 937 938 939 940 941 942

	memcpy(dst, src, sizeof(*dst));
	dss.feat = dst;

	return 0;
}

943
static int dss_init_ports(struct platform_device *pdev)
T
Tomi Valkeinen 已提交
944 945 946 947 948 949 950 951 952
{
	struct device_node *parent = pdev->dev.of_node;
	struct device_node *port;
	int r;

	if (parent == NULL)
		return 0;

	port = omapdss_of_get_next_port(parent, NULL);
953
	if (!port)
T
Tomi Valkeinen 已提交
954 955
		return 0;

956 957 958
	if (dss.feat->num_ports == 0)
		return 0;

T
Tomi Valkeinen 已提交
959
	do {
960
		enum omap_display_type port_type;
T
Tomi Valkeinen 已提交
961 962 963 964 965 966
		u32 reg;

		r = of_property_read_u32(port, "reg", &reg);
		if (r)
			reg = 0;

967 968
		if (reg >= dss.feat->num_ports)
			continue;
T
Tomi Valkeinen 已提交
969

970
		port_type = dss.feat->ports[reg];
T
Tomi Valkeinen 已提交
971

972 973 974 975 976 977 978 979 980 981
		switch (port_type) {
		case OMAP_DISPLAY_TYPE_DPI:
			dpi_init_port(pdev, port);
			break;
		case OMAP_DISPLAY_TYPE_SDI:
			sdi_init_port(pdev, port);
			break;
		default:
			break;
		}
T
Tomi Valkeinen 已提交
982 983 984 985 986
	} while ((port = omapdss_of_get_next_port(parent, port)) != NULL);

	return 0;
}

987
static void dss_uninit_ports(struct platform_device *pdev)
T
Tomi Valkeinen 已提交
988
{
989 990 991 992 993 994 995 996 997 998
	struct device_node *parent = pdev->dev.of_node;
	struct device_node *port;

	if (parent == NULL)
		return;

	port = omapdss_of_get_next_port(parent, NULL);
	if (!port)
		return;

999 1000
	if (dss.feat->num_ports == 0)
		return;
T
Tomi Valkeinen 已提交
1001

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	do {
		enum omap_display_type port_type;
		u32 reg;
		int r;

		r = of_property_read_u32(port, "reg", &reg);
		if (r)
			reg = 0;

		if (reg >= dss.feat->num_ports)
			continue;

		port_type = dss.feat->ports[reg];

		switch (port_type) {
		case OMAP_DISPLAY_TYPE_DPI:
			dpi_uninit_port(port);
			break;
		case OMAP_DISPLAY_TYPE_SDI:
			sdi_uninit_port(port);
			break;
		default:
			break;
		}
	} while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
T
Tomi Valkeinen 已提交
1027 1028
}

1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
static int dss_video_pll_probe(struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
	struct regulator *pll_regulator;
	int r;

	if (!np)
		return 0;

	if (of_property_read_bool(np, "syscon-pll-ctrl")) {
		dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
			"syscon-pll-ctrl");
		if (IS_ERR(dss.syscon_pll_ctrl)) {
			dev_err(&pdev->dev,
				"failed to get syscon-pll-ctrl regmap\n");
			return PTR_ERR(dss.syscon_pll_ctrl);
		}

		if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
				&dss.syscon_pll_ctrl_offset)) {
			dev_err(&pdev->dev,
				"failed to get syscon-pll-ctrl offset\n");
			return -EINVAL;
		}
	}

	pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
	if (IS_ERR(pll_regulator)) {
		r = PTR_ERR(pll_regulator);

		switch (r) {
		case -ENOENT:
			pll_regulator = NULL;
			break;

		case -EPROBE_DEFER:
			return -EPROBE_DEFER;

		default:
			DSSERR("can't get DPLL VDDA regulator\n");
			return r;
		}
	}

	if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
		dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
		if (IS_ERR(dss.video1_pll))
			return PTR_ERR(dss.video1_pll);
	}

	if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
		dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
		if (IS_ERR(dss.video2_pll)) {
			dss_video_pll_uninit(dss.video1_pll);
			return PTR_ERR(dss.video2_pll);
		}
	}

	return 0;
}

1090
/* DSS HW IP initialisation */
T
Tomi Valkeinen 已提交
1091
static int dss_bind(struct device *dev)
1092
{
T
Tomi Valkeinen 已提交
1093
	struct platform_device *pdev = to_platform_device(dev);
1094 1095
	struct resource *dss_mem;
	u32 rev;
1096 1097 1098 1099
	int r;

	dss.pdev = pdev;

T
Tomi Valkeinen 已提交
1100
	r = dss_init_features(dss.pdev);
1101 1102 1103
	if (r)
		return r;

1104 1105 1106
	dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
	if (!dss_mem) {
		DSSERR("can't get IORESOURCE_MEM DSS\n");
1107
		return -EINVAL;
1108
	}
1109

J
Julia Lawall 已提交
1110 1111
	dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
				resource_size(dss_mem));
1112 1113
	if (!dss.base) {
		DSSERR("can't ioremap DSS\n");
1114
		return -ENOMEM;
1115 1116
	}

1117 1118
	r = dss_get_clocks();
	if (r)
1119
		return r;
1120

T
Tomi Valkeinen 已提交
1121 1122 1123 1124
	r = dss_setup_default_clock();
	if (r)
		goto err_setup_clocks;

1125 1126 1127 1128
	r = dss_video_pll_probe(pdev);
	if (r)
		goto err_pll_init;

1129 1130 1131 1132
	r = dss_init_ports(pdev);
	if (r)
		goto err_init_ports;

1133
	pm_runtime_enable(&pdev->dev);
1134

1135 1136 1137
	r = dss_runtime_get();
	if (r)
		goto err_runtime_get;
1138

1139 1140
	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);

1141 1142 1143
	/* Select DPLL */
	REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);

1144
	dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
1145

1146 1147 1148 1149 1150
#ifdef CONFIG_OMAP2_DSS_VENC
	REG_FLD_MOD(DSS_CONTROL, 1, 4, 4);	/* venc dac demen */
	REG_FLD_MOD(DSS_CONTROL, 1, 3, 3);	/* venc clock 4x enable */
	REG_FLD_MOD(DSS_CONTROL, 0, 2, 2);	/* venc clock mode = normal */
#endif
1151 1152 1153 1154 1155
	dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
	dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
	dss.dispc_clk_source = DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
1156

1157 1158 1159 1160
	rev = dss_read_reg(DSS_REVISION);
	printk(KERN_INFO "OMAP DSS rev %d.%d\n",
			FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

1161
	dss_runtime_put();
1162

T
Tomi Valkeinen 已提交
1163 1164 1165 1166
	r = component_bind_all(&pdev->dev, NULL);
	if (r)
		goto err_component;

1167 1168
	dss_debugfs_create_file("dss", dss_dump_regs);

T
Tomi Valkeinen 已提交
1169 1170
	pm_set_vt_switch(0);

1171 1172
	dss_initialized = true;

1173
	return 0;
1174

T
Tomi Valkeinen 已提交
1175
err_component:
1176 1177
err_runtime_get:
	pm_runtime_disable(&pdev->dev);
1178 1179
	dss_uninit_ports(pdev);
err_init_ports:
1180 1181 1182 1183 1184
	if (dss.video1_pll)
		dss_video_pll_uninit(dss.video1_pll);

	if (dss.video2_pll)
		dss_video_pll_uninit(dss.video2_pll);
1185
err_pll_init:
T
Tomi Valkeinen 已提交
1186
err_setup_clocks:
1187
	dss_put_clocks();
1188 1189 1190
	return r;
}

T
Tomi Valkeinen 已提交
1191
static void dss_unbind(struct device *dev)
1192
{
T
Tomi Valkeinen 已提交
1193 1194
	struct platform_device *pdev = to_platform_device(dev);

1195 1196
	dss_initialized = false;

T
Tomi Valkeinen 已提交
1197 1198
	component_unbind_all(&pdev->dev, NULL);

1199 1200 1201 1202 1203 1204
	if (dss.video1_pll)
		dss_video_pll_uninit(dss.video1_pll);

	if (dss.video2_pll)
		dss_video_pll_uninit(dss.video2_pll);

A
Archit Taneja 已提交
1205
	dss_uninit_ports(pdev);
T
Tomi Valkeinen 已提交
1206

1207
	pm_runtime_disable(&pdev->dev);
1208 1209

	dss_put_clocks();
T
Tomi Valkeinen 已提交
1210 1211 1212 1213 1214 1215
}

static const struct component_master_ops dss_component_ops = {
	.bind = dss_bind,
	.unbind = dss_unbind,
};
1216

T
Tomi Valkeinen 已提交
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
static int dss_component_compare(struct device *dev, void *data)
{
	struct device *child = data;
	return dev == child;
}

static int dss_add_child_component(struct device *dev, void *data)
{
	struct component_match **match = data;

1227 1228 1229 1230 1231 1232 1233 1234 1235
	/*
	 * HACK
	 * We don't have a working driver for rfbi, so skip it here always.
	 * Otherwise dss will never get probed successfully, as it will wait
	 * for rfbi to get probed.
	 */
	if (strstr(dev_name(dev), "rfbi"))
		return 0;

T
Tomi Valkeinen 已提交
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
	component_match_add(dev->parent, match, dss_component_compare, dev);

	return 0;
}

static int dss_probe(struct platform_device *pdev)
{
	struct component_match *match = NULL;
	int r;

	/* add all the child devices as components */
	device_for_each_child(&pdev->dev, &match, dss_add_child_component);

	r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
	if (r)
		return r;

	return 0;
}

static int dss_remove(struct platform_device *pdev)
{
	component_master_del(&pdev->dev, &dss_component_ops);
1259 1260 1261
	return 0;
}

1262 1263 1264
static int dss_runtime_suspend(struct device *dev)
{
	dss_save_context();
1265
	dss_set_min_bus_tput(dev, 0);
D
Dave Gerlach 已提交
1266 1267 1268

	pinctrl_pm_select_sleep_state(dev);

1269 1270 1271 1272 1273
	return 0;
}

static int dss_runtime_resume(struct device *dev)
{
1274
	int r;
D
Dave Gerlach 已提交
1275 1276 1277

	pinctrl_pm_select_default_state(dev);

1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	/*
	 * Set an arbitrarily high tput request to ensure OPP100.
	 * What we should really do is to make a request to stay in OPP100,
	 * without any tput requirements, but that is not currently possible
	 * via the PM layer.
	 */

	r = dss_set_min_bus_tput(dev, 1000000000);
	if (r)
		return r;

1289
	dss_restore_context();
1290 1291 1292 1293 1294 1295 1296 1297
	return 0;
}

static const struct dev_pm_ops dss_pm_ops = {
	.runtime_suspend = dss_runtime_suspend,
	.runtime_resume = dss_runtime_resume,
};

T
Tomi Valkeinen 已提交
1298 1299 1300 1301
static const struct of_device_id dss_of_match[] = {
	{ .compatible = "ti,omap2-dss", },
	{ .compatible = "ti,omap3-dss", },
	{ .compatible = "ti,omap4-dss", },
1302
	{ .compatible = "ti,omap5-dss", },
1303
	{ .compatible = "ti,dra7-dss", },
T
Tomi Valkeinen 已提交
1304 1305 1306 1307 1308
	{},
};

MODULE_DEVICE_TABLE(of, dss_of_match);

1309
static struct platform_driver omap_dsshw_driver = {
T
Tomi Valkeinen 已提交
1310 1311
	.probe		= dss_probe,
	.remove		= dss_remove,
1312 1313
	.driver         = {
		.name   = "omapdss_dss",
1314
		.pm	= &dss_pm_ops,
T
Tomi Valkeinen 已提交
1315
		.of_match_table = dss_of_match,
T
Tomi Valkeinen 已提交
1316
		.suppress_bind_attrs = true,
1317 1318 1319
	},
};

T
Tomi Valkeinen 已提交
1320
int __init dss_init_platform_driver(void)
1321
{
T
Tomi Valkeinen 已提交
1322
	return platform_driver_register(&omap_dsshw_driver);
1323 1324 1325 1326
}

void dss_uninit_platform_driver(void)
{
1327
	platform_driver_unregister(&omap_dsshw_driver);
1328
}