dss.c 29.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * linux/drivers/video/omap2/dss/dss.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSS"

#include <linux/kernel.h>
T
Tomi Valkeinen 已提交
26
#include <linux/module.h>
27
#include <linux/io.h>
28
#include <linux/export.h>
29 30 31 32
#include <linux/err.h>
#include <linux/delay.h>
#include <linux/seq_file.h>
#include <linux/clk.h>
33
#include <linux/pinctrl/consumer.h>
34
#include <linux/platform_device.h>
35
#include <linux/pm_runtime.h>
36
#include <linux/gfp.h>
37
#include <linux/sizes.h>
38 39
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
T
Tomi Valkeinen 已提交
40
#include <linux/of.h>
41
#include <linux/of_graph.h>
42
#include <linux/regulator/consumer.h>
T
Tomi Valkeinen 已提交
43
#include <linux/suspend.h>
T
Tomi Valkeinen 已提交
44
#include <linux/component.h>
45

46
#include "omapdss.h"
47
#include "dss.h"
48
#include "dss_features.h"
49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71

#define DSS_SZ_REGS			SZ_512

struct dss_reg {
	u16 idx;
};

#define DSS_REG(idx)			((const struct dss_reg) { idx })

#define DSS_REVISION			DSS_REG(0x0000)
#define DSS_SYSCONFIG			DSS_REG(0x0010)
#define DSS_SYSSTATUS			DSS_REG(0x0014)
#define DSS_CONTROL			DSS_REG(0x0040)
#define DSS_SDI_CONTROL			DSS_REG(0x0044)
#define DSS_PLL_CONTROL			DSS_REG(0x0048)
#define DSS_SDI_STATUS			DSS_REG(0x005C)

#define REG_GET(idx, start, end) \
	FLD_GET(dss_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end) \
	dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))

72 73 74 75 76 77
struct dss_ops {
	int (*dpi_select_source)(int port, enum omap_channel channel);
	int (*select_lcd_source)(enum omap_channel channel,
		enum dss_clk_source clk_src);
};

78
struct dss_features {
79
	enum dss_model model;
80 81
	u8 fck_div_max;
	u8 dss_fck_multiplier;
82
	const char *parent_clk_name;
T
Tomi Valkeinen 已提交
83
	const enum omap_display_type *ports;
84
	int num_ports;
85
	const struct dss_ops *ops;
86 87
};

88
static struct {
89
	struct platform_device *pdev;
90
	void __iomem    *base;
91 92
	struct regmap	*syscon_pll_ctrl;
	u32		syscon_pll_ctrl_offset;
93

94
	struct clk	*parent_clk;
95
	struct clk	*dss_clk;
96
	unsigned long	dss_clk_rate;
97 98 99 100 101

	unsigned long	cache_req_pck;
	unsigned long	cache_prate;
	struct dispc_clock_info cache_dispc_cinfo;

102 103 104
	enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
	enum dss_clk_source dispc_clk_source;
	enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
105

106
	bool		ctx_valid;
107
	u32		ctx[DSS_SZ_REGS / sizeof(u32)];
108 109

	const struct dss_features *feat;
110 111 112

	struct dss_pll	*video1_pll;
	struct dss_pll	*video2_pll;
113 114
} dss;

115
static const char * const dss_generic_clk_source_names[] = {
116 117 118
	[DSS_CLK_SRC_FCK]	= "FCK",
	[DSS_CLK_SRC_PLL1_1]	= "PLL1:1",
	[DSS_CLK_SRC_PLL1_2]	= "PLL1:2",
119
	[DSS_CLK_SRC_PLL1_3]	= "PLL1:3",
120 121
	[DSS_CLK_SRC_PLL2_1]	= "PLL2:1",
	[DSS_CLK_SRC_PLL2_2]	= "PLL2:2",
122 123
	[DSS_CLK_SRC_PLL2_3]	= "PLL2:3",
	[DSS_CLK_SRC_HDMI_PLL]	= "HDMI PLL",
124 125
};

126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
static inline void dss_write_reg(const struct dss_reg idx, u32 val)
{
	__raw_writel(val, dss.base + idx.idx);
}

static inline u32 dss_read_reg(const struct dss_reg idx)
{
	return __raw_readl(dss.base + idx.idx);
}

#define SR(reg) \
	dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
#define RR(reg) \
	dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])

141
static void dss_save_context(void)
142
{
143
	DSSDBG("dss_save_context\n");
144 145 146

	SR(CONTROL);

147 148 149 150 151
	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DISPLAY_TYPE_SDI) {
		SR(SDI_CONTROL);
		SR(PLL_CONTROL);
	}
152 153 154 155

	dss.ctx_valid = true;

	DSSDBG("context saved\n");
156 157
}

158
static void dss_restore_context(void)
159
{
160
	DSSDBG("dss_restore_context\n");
161

162 163 164
	if (!dss.ctx_valid)
		return;

165 166
	RR(CONTROL);

167 168 169 170 171
	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DISPLAY_TYPE_SDI) {
		RR(SDI_CONTROL);
		RR(PLL_CONTROL);
	}
172 173

	DSSDBG("context restored\n");
174 175 176 177 178
}

#undef SR
#undef RR

179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
{
	unsigned shift;
	unsigned val;

	if (!dss.syscon_pll_ctrl)
		return;

	val = !enable;

	switch (pll_id) {
	case DSS_PLL_VIDEO1:
		shift = 0;
		break;
	case DSS_PLL_VIDEO2:
		shift = 1;
		break;
	case DSS_PLL_HDMI:
		shift = 2;
		break;
	default:
		DSSERR("illegal DSS PLL ID %d\n", pll_id);
		return;
	}

	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
		1 << shift, val << shift);
}

208
static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
209 210 211 212 213
	enum omap_channel channel)
{
	unsigned shift, val;

	if (!dss.syscon_pll_ctrl)
214
		return -EINVAL;
215 216 217 218 219

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		shift = 3;

220 221
		switch (clk_src) {
		case DSS_CLK_SRC_PLL1_1:
222
			val = 0; break;
223
		case DSS_CLK_SRC_HDMI_PLL:
224 225 226
			val = 1; break;
		default:
			DSSERR("error in PLL mux config for LCD\n");
227
			return -EINVAL;
228 229 230 231 232 233
		}

		break;
	case OMAP_DSS_CHANNEL_LCD2:
		shift = 5;

234 235
		switch (clk_src) {
		case DSS_CLK_SRC_PLL1_3:
236
			val = 0; break;
237
		case DSS_CLK_SRC_PLL2_3:
238
			val = 1; break;
239
		case DSS_CLK_SRC_HDMI_PLL:
240 241 242
			val = 2; break;
		default:
			DSSERR("error in PLL mux config for LCD2\n");
243
			return -EINVAL;
244 245 246 247 248 249
		}

		break;
	case OMAP_DSS_CHANNEL_LCD3:
		shift = 7;

250 251
		switch (clk_src) {
		case DSS_CLK_SRC_PLL2_1:
252
			val = 0; break;
253 254 255
		case DSS_CLK_SRC_PLL1_3:
			val = 1; break;
		case DSS_CLK_SRC_HDMI_PLL:
256 257 258
			val = 2; break;
		default:
			DSSERR("error in PLL mux config for LCD3\n");
259
			return -EINVAL;
260 261 262 263 264
		}

		break;
	default:
		DSSERR("error in PLL mux config\n");
265
		return -EINVAL;
266 267 268 269
	}

	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
		0x3 << shift, val << shift);
270 271

	return 0;
272 273
}

274
void dss_sdi_init(int datapairs)
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
{
	u32 l;

	BUG_ON(datapairs > 3 || datapairs < 1);

	l = dss_read_reg(DSS_SDI_CONTROL);
	l = FLD_MOD(l, 0xf, 19, 15);		/* SDI_PDIV */
	l = FLD_MOD(l, datapairs-1, 3, 2);	/* SDI_PRSEL */
	l = FLD_MOD(l, 2, 1, 0);		/* SDI_BWSEL */
	dss_write_reg(DSS_SDI_CONTROL, l);

	l = dss_read_reg(DSS_PLL_CONTROL);
	l = FLD_MOD(l, 0x7, 25, 22);	/* SDI_PLL_FREQSEL */
	l = FLD_MOD(l, 0xb, 16, 11);	/* SDI_PLL_REGN */
	l = FLD_MOD(l, 0xb4, 10, 1);	/* SDI_PLL_REGM */
	dss_write_reg(DSS_PLL_CONTROL, l);
}

int dss_sdi_enable(void)
{
	unsigned long timeout;

	dispc_pck_free_enable(1);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
	udelay(1);	/* wait 2x PCLK */

	/* Lock SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */

	/* Waiting for PLL lock request to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock request timed out\n");
			goto err1;
		}
	}

	/* Clearing PLL_GO bit */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);

	/* Waiting for PLL to lock */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock timed out\n");
			goto err1;
		}
	}

	dispc_lcd_enable_signal(1);

	/* Waiting for SDI reset to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("SDI reset timed out\n");
			goto err2;
		}
	}

	return 0;

 err2:
	dispc_lcd_enable_signal(0);
 err1:
	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */

	dispc_pck_free_enable(0);

	return -ETIMEDOUT;
}

void dss_sdi_disable(void)
{
	dispc_lcd_enable_signal(0);

	dispc_pck_free_enable(0);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
}

361
const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
362
{
363
	return dss_generic_clk_source_names[clk_src];
364 365
}

366 367
void dss_dump_clocks(struct seq_file *s)
{
368
	const char *fclk_name;
369
	unsigned long fclk_rate;
370

371 372
	if (dss_runtime_get())
		return;
373 374 375

	seq_printf(s, "- DSS -\n");

376
	fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
377
	fclk_rate = clk_get_rate(dss.dss_clk);
378

379 380
	seq_printf(s, "%s = %lu\n",
			fclk_name,
T
Tomi Valkeinen 已提交
381
			fclk_rate);
382

383
	dss_runtime_put();
384 385
}

386
static void dss_dump_regs(struct seq_file *s)
387 388 389
{
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))

390 391
	if (dss_runtime_get())
		return;
392 393 394 395 396

	DUMPREG(DSS_REVISION);
	DUMPREG(DSS_SYSCONFIG);
	DUMPREG(DSS_SYSSTATUS);
	DUMPREG(DSS_CONTROL);
397 398 399 400 401 402 403

	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DISPLAY_TYPE_SDI) {
		DUMPREG(DSS_SDI_CONTROL);
		DUMPREG(DSS_PLL_CONTROL);
		DUMPREG(DSS_SDI_STATUS);
	}
404

405
	dss_runtime_put();
406 407 408
#undef DUMPREG
}

409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
static int dss_get_channel_index(enum omap_channel channel)
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		return 0;
	case OMAP_DSS_CHANNEL_LCD2:
		return 1;
	case OMAP_DSS_CHANNEL_LCD3:
		return 2;
	default:
		WARN_ON(1);
		return 0;
	}
}

424
static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
425 426
{
	int b;
427
	u8 start, end;
428

429 430 431 432 433 434 435 436
	/*
	 * We always use PRCM clock as the DISPC func clock, except on DSS3,
	 * where we don't have separate DISPC and LCD clock sources.
	 */
	if (WARN_ON(dss_has_feature(FEAT_LCD_CLK_SRC) &&
		clk_src != DSS_CLK_SRC_FCK))
		return;

437
	switch (clk_src) {
438
	case DSS_CLK_SRC_FCK:
439 440
		b = 0;
		break;
441
	case DSS_CLK_SRC_PLL1_1:
442 443
		b = 1;
		break;
444
	case DSS_CLK_SRC_PLL2_1:
445 446
		b = 2;
		break;
447 448
	default:
		BUG();
449
		return;
450
	}
451

452 453 454
	dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);

	REG_FLD_MOD(DSS_CONTROL, b, start, end);	/* DISPC_CLK_SWITCH */
455 456 457 458

	dss.dispc_clk_source = clk_src;
}

459
void dss_select_dsi_clk_source(int dsi_module,
460
		enum dss_clk_source clk_src)
461
{
462
	int b, pos;
463

464
	switch (clk_src) {
465
	case DSS_CLK_SRC_FCK:
466 467
		b = 0;
		break;
468
	case DSS_CLK_SRC_PLL1_2:
469
		BUG_ON(dsi_module != 0);
470 471
		b = 1;
		break;
472
	case DSS_CLK_SRC_PLL2_2:
473 474 475
		BUG_ON(dsi_module != 1);
		b = 1;
		break;
476 477
	default:
		BUG();
478
		return;
479
	}
480

481 482
	pos = dsi_module == 0 ? 1 : 10;
	REG_FLD_MOD(DSS_CONTROL, b, pos, pos);	/* DSIx_CLK_SWITCH */
483

484
	dss.dsi_clk_source[dsi_module] = clk_src;
485 486
}

487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
	enum dss_clk_source clk_src)
{
	const u8 ctrl_bits[] = {
		[OMAP_DSS_CHANNEL_LCD] = 0,
		[OMAP_DSS_CHANNEL_LCD2] = 12,
		[OMAP_DSS_CHANNEL_LCD3] = 19,
	};

	u8 ctrl_bit = ctrl_bits[channel];
	int r;

	if (clk_src == DSS_CLK_SRC_FCK) {
		/* LCDx_CLK_SWITCH */
		REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
		return -EINVAL;
	}

	r = dss_ctrl_pll_set_control_mux(clk_src, channel);
	if (r)
		return r;

	REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);

	return 0;
}

static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
	enum dss_clk_source clk_src)
{
	const u8 ctrl_bits[] = {
		[OMAP_DSS_CHANNEL_LCD] = 0,
		[OMAP_DSS_CHANNEL_LCD2] = 12,
		[OMAP_DSS_CHANNEL_LCD3] = 19,
	};
	const enum dss_clk_source allowed_plls[] = {
		[OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
		[OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
		[OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
	};

	u8 ctrl_bit = ctrl_bits[channel];

	if (clk_src == DSS_CLK_SRC_FCK) {
		/* LCDx_CLK_SWITCH */
		REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
		return -EINVAL;
	}

	if (WARN_ON(allowed_plls[channel] != clk_src))
		return -EINVAL;

	REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);

	return 0;
}

static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
	enum dss_clk_source clk_src)
{
	const u8 ctrl_bits[] = {
		[OMAP_DSS_CHANNEL_LCD] = 0,
		[OMAP_DSS_CHANNEL_LCD2] = 12,
	};
	const enum dss_clk_source allowed_plls[] = {
		[OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
		[OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
	};

	u8 ctrl_bit = ctrl_bits[channel];

	if (clk_src == DSS_CLK_SRC_FCK) {
		/* LCDx_CLK_SWITCH */
		REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
		return 0;
	}

	if (WARN_ON(allowed_plls[channel] != clk_src))
		return -EINVAL;

	REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);

	return 0;
}

572
void dss_select_lcd_clk_source(enum omap_channel channel,
573
		enum dss_clk_source clk_src)
574
{
575 576
	int idx = dss_get_channel_index(channel);
	int r;
577

578 579
	if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
		dss_select_dispc_clk_source(clk_src);
580
		dss.lcd_clk_source[idx] = clk_src;
581
		return;
582
	}
583

584
	r = dss.feat->ops->select_lcd_source(channel, clk_src);
585
	if (r)
586
		return;
587

588
	dss.lcd_clk_source[idx] = clk_src;
589 590
}

591
enum dss_clk_source dss_get_dispc_clk_source(void)
592
{
593
	return dss.dispc_clk_source;
594 595
}

596
enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
597
{
598
	return dss.dsi_clk_source[dsi_module];
599 600
}

601
enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
602
{
603
	if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
604 605
		int idx = dss_get_channel_index(channel);
		return dss.lcd_clk_source[idx];
606 607 608 609 610
	} else {
		/* LCD_CLK source is the same as DISPC_FCLK source for
		 * OMAP2 and OMAP3 */
		return dss.dispc_clk_source;
	}
611 612
}

613 614
bool dss_div_calc(unsigned long pck, unsigned long fck_min,
		dss_div_calc_func func, void *data)
615 616 617 618 619 620
{
	int fckd, fckd_start, fckd_stop;
	unsigned long fck;
	unsigned long fck_hw_max;
	unsigned long fckd_hw_max;
	unsigned long prate;
621
	unsigned m;
622

623 624
	fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);

625
	if (dss.parent_clk == NULL) {
626 627 628 629 630 631 632 633
		unsigned pckd;

		pckd = fck_hw_max / pck;

		fck = pck * pckd;

		fck = clk_round_rate(dss.dss_clk, fck);

634
		return func(fck, data);
635 636 637 638
	}

	fckd_hw_max = dss.feat->fck_div_max;

639
	m = dss.feat->dss_fck_multiplier;
640
	prate = clk_get_rate(dss.parent_clk);
641 642 643

	fck_min = fck_min ? fck_min : 1;

644 645
	fckd_start = min(prate * m / fck_min, fckd_hw_max);
	fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
646 647

	for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
648
		fck = DIV_ROUND_UP(prate, fckd) * m;
649

650
		if (func(fck, data))
651 652 653 654 655 656
			return true;
	}

	return false;
}

657
int dss_set_fck_rate(unsigned long rate)
658
{
659
	int r;
660

661
	DSSDBG("set fck to %lu\n", rate);
662

663 664 665
	r = clk_set_rate(dss.dss_clk, rate);
	if (r)
		return r;
666

667 668
	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);

669
	WARN_ONCE(dss.dss_clk_rate != rate,
670
			"clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
671
			rate);
672 673 674 675

	return 0;
}

676 677 678 679 680
unsigned long dss_get_dispc_clk_rate(void)
{
	return dss.dss_clk_rate;
}

T
Tomi Valkeinen 已提交
681 682 683
static int dss_setup_default_clock(void)
{
	unsigned long max_dss_fck, prate;
684
	unsigned long fck;
T
Tomi Valkeinen 已提交
685 686 687 688 689
	unsigned fck_div;
	int r;

	max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);

690 691 692 693
	if (dss.parent_clk == NULL) {
		fck = clk_round_rate(dss.dss_clk, max_dss_fck);
	} else {
		prate = clk_get_rate(dss.parent_clk);
T
Tomi Valkeinen 已提交
694

695 696
		fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
				max_dss_fck);
697
		fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
698
	}
T
Tomi Valkeinen 已提交
699

700
	r = dss_set_fck_rate(fck);
T
Tomi Valkeinen 已提交
701 702 703 704 705 706
	if (r)
		return r;

	return 0;
}

707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
void dss_set_venc_output(enum omap_dss_venc_type type)
{
	int l = 0;

	if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
		l = 0;
	else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
		l = 1;
	else
		BUG();

	/* venc out selection. 0 = comp, 1 = svideo */
	REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
}

void dss_set_dac_pwrdn_bgz(bool enable)
{
	REG_FLD_MOD(DSS_CONTROL, enable, 5, 5);	/* DAC Power-Down Control */
}

727
void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
728
{
729 730 731 732 733 734 735 736 737 738
	enum omap_display_type dp;
	dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);

	/* Complain about invalid selections */
	WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
	WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));

	/* Select only if we have options */
	if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
		REG_FLD_MOD(DSS_CONTROL, src, 15, 15);	/* VENC_HDMI_SWITCH */
739 740
}

741 742 743 744 745 746 747 748
enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
{
	enum omap_display_type displays;

	displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
	if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
		return DSS_VENC_TV_CLK;

749 750 751
	if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
		return DSS_HDMI_M_PCLK;

752 753 754
	return REG_GET(DSS_CONTROL, 15, 15);
}

755
static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
756 757 758 759 760 761 762
{
	if (channel != OMAP_DSS_CHANNEL_LCD)
		return -EINVAL;

	return 0;
}

763
static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
{
	int val;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD2:
		val = 0;
		break;
	case OMAP_DSS_CHANNEL_DIGIT:
		val = 1;
		break;
	default:
		return -EINVAL;
	}

	REG_FLD_MOD(DSS_CONTROL, val, 17, 17);

	return 0;
}

783
static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
{
	int val;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		val = 1;
		break;
	case OMAP_DSS_CHANNEL_LCD2:
		val = 2;
		break;
	case OMAP_DSS_CHANNEL_LCD3:
		val = 3;
		break;
	case OMAP_DSS_CHANNEL_DIGIT:
		val = 0;
		break;
	default:
		return -EINVAL;
	}

	REG_FLD_MOD(DSS_CONTROL, val, 17, 16);

	return 0;
}

809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
{
	switch (port) {
	case 0:
		return dss_dpi_select_source_omap5(port, channel);
	case 1:
		if (channel != OMAP_DSS_CHANNEL_LCD2)
			return -EINVAL;
		break;
	case 2:
		if (channel != OMAP_DSS_CHANNEL_LCD3)
			return -EINVAL;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

829
int dss_dpi_select_source(int port, enum omap_channel channel)
830
{
831
	return dss.feat->ops->dpi_select_source(port, channel);
832 833
}

834 835
static int dss_get_clocks(void)
{
836
	struct clk *clk;
837

A
Archit Taneja 已提交
838
	clk = devm_clk_get(&dss.pdev->dev, "fck");
839 840
	if (IS_ERR(clk)) {
		DSSERR("can't get clock fck\n");
A
Archit Taneja 已提交
841
		return PTR_ERR(clk);
842
	}
843

844
	dss.dss_clk = clk;
845

846 847
	if (dss.feat->parent_clk_name) {
		clk = clk_get(NULL, dss.feat->parent_clk_name);
848
		if (IS_ERR(clk)) {
849
			DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
A
Archit Taneja 已提交
850
			return PTR_ERR(clk);
851 852 853
		}
	} else {
		clk = NULL;
854 855
	}

856
	dss.parent_clk = clk;
857

858 859 860 861 862
	return 0;
}

static void dss_put_clocks(void)
{
863 864
	if (dss.parent_clk)
		clk_put(dss.parent_clk);
865 866
}

867
int dss_runtime_get(void)
868
{
869
	int r;
870

871
	DSSDBG("dss_runtime_get\n");
872

873 874 875
	r = pm_runtime_get_sync(&dss.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
876 877
}

878
void dss_runtime_put(void)
879
{
880
	int r;
881

882
	DSSDBG("dss_runtime_put\n");
883

884
	r = pm_runtime_put_sync(&dss.pdev->dev);
885
	WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
886 887 888
}

/* DEBUGFS */
889
#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
890 891 892 893 894 895 896 897 898 899
void dss_debug_dump_clocks(struct seq_file *s)
{
	dss_dump_clocks(s);
	dispc_dump_clocks(s);
#ifdef CONFIG_OMAP2_DSS_DSI
	dsi_dump_clocks(s);
#endif
}
#endif

900

901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
static const struct dss_ops dss_ops_omap2_omap3 = {
	.dpi_select_source = &dss_dpi_select_source_omap2_omap3,
};

static const struct dss_ops dss_ops_omap4 = {
	.dpi_select_source = &dss_dpi_select_source_omap4,
	.select_lcd_source = &dss_lcd_clk_mux_omap4,
};

static const struct dss_ops dss_ops_omap5 = {
	.dpi_select_source = &dss_dpi_select_source_omap5,
	.select_lcd_source = &dss_lcd_clk_mux_omap5,
};

static const struct dss_ops dss_ops_dra7 = {
	.dpi_select_source = &dss_dpi_select_source_dra7xx,
	.select_lcd_source = &dss_lcd_clk_mux_dra7,
};

T
Tomi Valkeinen 已提交
920
static const enum omap_display_type omap2plus_ports[] = {
921 922 923
	OMAP_DISPLAY_TYPE_DPI,
};

T
Tomi Valkeinen 已提交
924
static const enum omap_display_type omap34xx_ports[] = {
925 926 927 928
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_SDI,
};

929 930 931 932 933 934
static const enum omap_display_type dra7xx_ports[] = {
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_DPI,
};

935
static const struct dss_features omap24xx_dss_feats = {
936
	.model			=	DSS_MODEL_OMAP2,
937 938 939 940 941
	/*
	 * fck div max is really 16, but the divider range has gaps. The range
	 * from 1 to 6 has no gaps, so let's use that as a max.
	 */
	.fck_div_max		=	6,
942
	.dss_fck_multiplier	=	2,
943
	.parent_clk_name	=	"core_ck",
944 945
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
946
	.ops			=	&dss_ops_omap2_omap3,
947 948
};

949
static const struct dss_features omap34xx_dss_feats = {
950
	.model			=	DSS_MODEL_OMAP3,
951 952
	.fck_div_max		=	16,
	.dss_fck_multiplier	=	2,
953
	.parent_clk_name	=	"dpll4_ck",
954 955
	.ports			=	omap34xx_ports,
	.num_ports		=	ARRAY_SIZE(omap34xx_ports),
956
	.ops			=	&dss_ops_omap2_omap3,
957 958
};

959
static const struct dss_features omap3630_dss_feats = {
960
	.model			=	DSS_MODEL_OMAP3,
961 962
	.fck_div_max		=	32,
	.dss_fck_multiplier	=	1,
963
	.parent_clk_name	=	"dpll4_ck",
964 965
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
966
	.ops			=	&dss_ops_omap2_omap3,
967 968
};

969
static const struct dss_features omap44xx_dss_feats = {
970
	.model			=	DSS_MODEL_OMAP4,
971 972
	.fck_div_max		=	32,
	.dss_fck_multiplier	=	1,
973
	.parent_clk_name	=	"dpll_per_x2_ck",
974 975
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
976
	.ops			=	&dss_ops_omap4,
977 978
};

979
static const struct dss_features omap54xx_dss_feats = {
980
	.model			=	DSS_MODEL_OMAP5,
981 982
	.fck_div_max		=	64,
	.dss_fck_multiplier	=	1,
983
	.parent_clk_name	=	"dpll_per_x2_ck",
984 985
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
986
	.ops			=	&dss_ops_omap5,
987 988
};

989
static const struct dss_features am43xx_dss_feats = {
990
	.model			=	DSS_MODEL_OMAP3,
991 992 993
	.fck_div_max		=	0,
	.dss_fck_multiplier	=	0,
	.parent_clk_name	=	NULL,
994 995
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
996
	.ops			=	&dss_ops_omap2_omap3,
997 998
};

999
static const struct dss_features dra7xx_dss_feats = {
1000
	.model			=	DSS_MODEL_DRA7,
1001 1002 1003 1004 1005
	.fck_div_max		=	64,
	.dss_fck_multiplier	=	1,
	.parent_clk_name	=	"dpll_per_x2_ck",
	.ports			=	dra7xx_ports,
	.num_ports		=	ARRAY_SIZE(dra7xx_ports),
1006
	.ops			=	&dss_ops_dra7,
1007 1008
};

1009
static int dss_init_features(struct platform_device *pdev)
1010 1011 1012 1013
{
	const struct dss_features *src;
	struct dss_features *dst;

T
Tomi Valkeinen 已提交
1014
	dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
1015
	if (!dst) {
T
Tomi Valkeinen 已提交
1016
		dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
1017 1018 1019
		return -ENOMEM;
	}

1020
	switch (omapdss_get_version()) {
T
Tomi Valkeinen 已提交
1021
	case OMAPDSS_VER_OMAP24xx:
1022
		src = &omap24xx_dss_feats;
T
Tomi Valkeinen 已提交
1023 1024 1025 1026 1027
		break;

	case OMAPDSS_VER_OMAP34xx_ES1:
	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_AM35xx:
1028
		src = &omap34xx_dss_feats;
T
Tomi Valkeinen 已提交
1029 1030 1031
		break;

	case OMAPDSS_VER_OMAP3630:
1032
		src = &omap3630_dss_feats;
T
Tomi Valkeinen 已提交
1033 1034 1035 1036 1037
		break;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
1038
		src = &omap44xx_dss_feats;
T
Tomi Valkeinen 已提交
1039 1040 1041
		break;

	case OMAPDSS_VER_OMAP5:
1042
		src = &omap54xx_dss_feats;
T
Tomi Valkeinen 已提交
1043 1044
		break;

1045 1046 1047 1048
	case OMAPDSS_VER_AM43xx:
		src = &am43xx_dss_feats;
		break;

1049 1050 1051 1052
	case OMAPDSS_VER_DRA7xx:
		src = &dra7xx_dss_feats;
		break;

T
Tomi Valkeinen 已提交
1053
	default:
1054
		return -ENODEV;
T
Tomi Valkeinen 已提交
1055
	}
1056 1057 1058 1059 1060 1061 1062

	memcpy(dst, src, sizeof(*dst));
	dss.feat = dst;

	return 0;
}

1063
static int dss_init_ports(struct platform_device *pdev)
T
Tomi Valkeinen 已提交
1064 1065 1066
{
	struct device_node *parent = pdev->dev.of_node;
	struct device_node *port;
1067
	int i;
T
Tomi Valkeinen 已提交
1068

1069 1070 1071
	for (i = 0; i < dss.feat->num_ports; i++) {
		port = of_graph_get_port_by_id(parent, i);
		if (!port)
1072
			continue;
T
Tomi Valkeinen 已提交
1073

1074
		switch (dss.feat->ports[i]) {
1075
		case OMAP_DISPLAY_TYPE_DPI:
1076
			dpi_init_port(pdev, port, dss.feat->model);
1077 1078 1079 1080 1081 1082 1083
			break;
		case OMAP_DISPLAY_TYPE_SDI:
			sdi_init_port(pdev, port);
			break;
		default:
			break;
		}
1084
	}
T
Tomi Valkeinen 已提交
1085 1086 1087 1088

	return 0;
}

1089
static void dss_uninit_ports(struct platform_device *pdev)
T
Tomi Valkeinen 已提交
1090
{
1091 1092
	struct device_node *parent = pdev->dev.of_node;
	struct device_node *port;
1093
	int i;
1094

1095 1096 1097
	for (i = 0; i < dss.feat->num_ports; i++) {
		port = of_graph_get_port_by_id(parent, i);
		if (!port)
1098 1099
			continue;

1100
		switch (dss.feat->ports[i]) {
1101 1102 1103 1104 1105 1106 1107 1108 1109
		case OMAP_DISPLAY_TYPE_DPI:
			dpi_uninit_port(port);
			break;
		case OMAP_DISPLAY_TYPE_SDI:
			sdi_uninit_port(port);
			break;
		default:
			break;
		}
1110
	}
T
Tomi Valkeinen 已提交
1111 1112
}

1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
static int dss_video_pll_probe(struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
	struct regulator *pll_regulator;
	int r;

	if (!np)
		return 0;

	if (of_property_read_bool(np, "syscon-pll-ctrl")) {
		dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
			"syscon-pll-ctrl");
		if (IS_ERR(dss.syscon_pll_ctrl)) {
			dev_err(&pdev->dev,
				"failed to get syscon-pll-ctrl regmap\n");
			return PTR_ERR(dss.syscon_pll_ctrl);
		}

		if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
				&dss.syscon_pll_ctrl_offset)) {
			dev_err(&pdev->dev,
				"failed to get syscon-pll-ctrl offset\n");
			return -EINVAL;
		}
	}

	pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
	if (IS_ERR(pll_regulator)) {
		r = PTR_ERR(pll_regulator);

		switch (r) {
		case -ENOENT:
			pll_regulator = NULL;
			break;

		case -EPROBE_DEFER:
			return -EPROBE_DEFER;

		default:
			DSSERR("can't get DPLL VDDA regulator\n");
			return r;
		}
	}

	if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
		dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
		if (IS_ERR(dss.video1_pll))
			return PTR_ERR(dss.video1_pll);
	}

	if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
		dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
		if (IS_ERR(dss.video2_pll)) {
			dss_video_pll_uninit(dss.video1_pll);
			return PTR_ERR(dss.video2_pll);
		}
	}

	return 0;
}

1174
/* DSS HW IP initialisation */
T
Tomi Valkeinen 已提交
1175
static int dss_bind(struct device *dev)
1176
{
T
Tomi Valkeinen 已提交
1177
	struct platform_device *pdev = to_platform_device(dev);
1178 1179
	struct resource *dss_mem;
	u32 rev;
1180 1181 1182 1183
	int r;

	dss.pdev = pdev;

T
Tomi Valkeinen 已提交
1184
	r = dss_init_features(dss.pdev);
1185 1186 1187
	if (r)
		return r;

1188
	dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
1189 1190 1191
	dss.base = devm_ioremap_resource(&pdev->dev, dss_mem);
	if (IS_ERR(dss.base))
		return PTR_ERR(dss.base);
1192

1193 1194
	r = dss_get_clocks();
	if (r)
1195
		return r;
1196

T
Tomi Valkeinen 已提交
1197 1198 1199 1200
	r = dss_setup_default_clock();
	if (r)
		goto err_setup_clocks;

1201 1202 1203 1204
	r = dss_video_pll_probe(pdev);
	if (r)
		goto err_pll_init;

1205 1206 1207 1208
	r = dss_init_ports(pdev);
	if (r)
		goto err_init_ports;

1209
	pm_runtime_enable(&pdev->dev);
1210

1211 1212 1213
	r = dss_runtime_get();
	if (r)
		goto err_runtime_get;
1214

1215 1216
	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);

1217 1218 1219
	/* Select DPLL */
	REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);

1220
	dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
1221

1222 1223 1224 1225 1226
#ifdef CONFIG_OMAP2_DSS_VENC
	REG_FLD_MOD(DSS_CONTROL, 1, 4, 4);	/* venc dac demen */
	REG_FLD_MOD(DSS_CONTROL, 1, 3, 3);	/* venc clock 4x enable */
	REG_FLD_MOD(DSS_CONTROL, 0, 2, 2);	/* venc clock mode = normal */
#endif
1227 1228 1229 1230 1231
	dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
	dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
	dss.dispc_clk_source = DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
1232

1233
	rev = dss_read_reg(DSS_REVISION);
1234
	pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1235

1236
	dss_runtime_put();
1237

T
Tomi Valkeinen 已提交
1238 1239 1240 1241
	r = component_bind_all(&pdev->dev, NULL);
	if (r)
		goto err_component;

1242 1243
	dss_debugfs_create_file("dss", dss_dump_regs);

T
Tomi Valkeinen 已提交
1244 1245
	pm_set_vt_switch(0);

1246
	omapdss_gather_components(dev);
1247
	omapdss_set_is_initialized(true);
1248

1249
	return 0;
1250

T
Tomi Valkeinen 已提交
1251
err_component:
1252 1253
err_runtime_get:
	pm_runtime_disable(&pdev->dev);
1254 1255
	dss_uninit_ports(pdev);
err_init_ports:
1256 1257 1258 1259 1260
	if (dss.video1_pll)
		dss_video_pll_uninit(dss.video1_pll);

	if (dss.video2_pll)
		dss_video_pll_uninit(dss.video2_pll);
1261
err_pll_init:
T
Tomi Valkeinen 已提交
1262
err_setup_clocks:
1263
	dss_put_clocks();
1264 1265 1266
	return r;
}

T
Tomi Valkeinen 已提交
1267
static void dss_unbind(struct device *dev)
1268
{
T
Tomi Valkeinen 已提交
1269 1270
	struct platform_device *pdev = to_platform_device(dev);

1271
	omapdss_set_is_initialized(false);
1272

T
Tomi Valkeinen 已提交
1273 1274
	component_unbind_all(&pdev->dev, NULL);

1275 1276 1277 1278 1279 1280
	if (dss.video1_pll)
		dss_video_pll_uninit(dss.video1_pll);

	if (dss.video2_pll)
		dss_video_pll_uninit(dss.video2_pll);

A
Archit Taneja 已提交
1281
	dss_uninit_ports(pdev);
T
Tomi Valkeinen 已提交
1282

1283
	pm_runtime_disable(&pdev->dev);
1284 1285

	dss_put_clocks();
T
Tomi Valkeinen 已提交
1286 1287 1288 1289 1290 1291
}

static const struct component_master_ops dss_component_ops = {
	.bind = dss_bind,
	.unbind = dss_unbind,
};
1292

T
Tomi Valkeinen 已提交
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
static int dss_component_compare(struct device *dev, void *data)
{
	struct device *child = data;
	return dev == child;
}

static int dss_add_child_component(struct device *dev, void *data)
{
	struct component_match **match = data;

1303 1304 1305 1306 1307 1308 1309 1310 1311
	/*
	 * HACK
	 * We don't have a working driver for rfbi, so skip it here always.
	 * Otherwise dss will never get probed successfully, as it will wait
	 * for rfbi to get probed.
	 */
	if (strstr(dev_name(dev), "rfbi"))
		return 0;

T
Tomi Valkeinen 已提交
1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
	component_match_add(dev->parent, match, dss_component_compare, dev);

	return 0;
}

static int dss_probe(struct platform_device *pdev)
{
	struct component_match *match = NULL;
	int r;

	/* add all the child devices as components */
	device_for_each_child(&pdev->dev, &match, dss_add_child_component);

	r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
	if (r)
		return r;

	return 0;
}

static int dss_remove(struct platform_device *pdev)
{
	component_master_del(&pdev->dev, &dss_component_ops);
1335 1336 1337
	return 0;
}

1338 1339 1340
static int dss_runtime_suspend(struct device *dev)
{
	dss_save_context();
1341
	dss_set_min_bus_tput(dev, 0);
D
Dave Gerlach 已提交
1342 1343 1344

	pinctrl_pm_select_sleep_state(dev);

1345 1346 1347 1348 1349
	return 0;
}

static int dss_runtime_resume(struct device *dev)
{
1350
	int r;
D
Dave Gerlach 已提交
1351 1352 1353

	pinctrl_pm_select_default_state(dev);

1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
	/*
	 * Set an arbitrarily high tput request to ensure OPP100.
	 * What we should really do is to make a request to stay in OPP100,
	 * without any tput requirements, but that is not currently possible
	 * via the PM layer.
	 */

	r = dss_set_min_bus_tput(dev, 1000000000);
	if (r)
		return r;

1365
	dss_restore_context();
1366 1367 1368 1369 1370 1371 1372 1373
	return 0;
}

static const struct dev_pm_ops dss_pm_ops = {
	.runtime_suspend = dss_runtime_suspend,
	.runtime_resume = dss_runtime_resume,
};

T
Tomi Valkeinen 已提交
1374 1375 1376 1377
static const struct of_device_id dss_of_match[] = {
	{ .compatible = "ti,omap2-dss", },
	{ .compatible = "ti,omap3-dss", },
	{ .compatible = "ti,omap4-dss", },
1378
	{ .compatible = "ti,omap5-dss", },
1379
	{ .compatible = "ti,dra7-dss", },
T
Tomi Valkeinen 已提交
1380 1381 1382 1383 1384
	{},
};

MODULE_DEVICE_TABLE(of, dss_of_match);

1385
static struct platform_driver omap_dsshw_driver = {
T
Tomi Valkeinen 已提交
1386 1387
	.probe		= dss_probe,
	.remove		= dss_remove,
1388 1389
	.driver         = {
		.name   = "omapdss_dss",
1390
		.pm	= &dss_pm_ops,
T
Tomi Valkeinen 已提交
1391
		.of_match_table = dss_of_match,
T
Tomi Valkeinen 已提交
1392
		.suppress_bind_attrs = true,
1393 1394 1395
	},
};

T
Tomi Valkeinen 已提交
1396
int __init dss_init_platform_driver(void)
1397
{
T
Tomi Valkeinen 已提交
1398
	return platform_driver_register(&omap_dsshw_driver);
1399 1400 1401 1402
}

void dss_uninit_platform_driver(void)
{
1403
	platform_driver_unregister(&omap_dsshw_driver);
1404
}