dc.h 18.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
38
#include "inc/compressor.h"
39 40
#include "dml/display_mode_lib.h"

T
Tony Cheng 已提交
41
#define DC_VER "3.1.24"
42

43
#define MAX_SURFACES 3
44
#define MAX_STREAMS 6
45 46
#define MAX_SINKS_PER_LINK 4

47

48 49 50 51
/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
struct dc_caps {
52
	uint32_t max_streams;
53 54 55
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
56
	uint32_t max_planes;
57 58
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
59
	unsigned int max_cursor_size;
60
	unsigned int max_video_width;
61
	int linear_pitch_alignment;
62
	bool dcc_const_color;
63
	bool dynamic_audio;
64
	bool is_apu;
65 66 67 68
};

struct dc_dcc_surface_param {
	struct dc_size surface_size;
69
	enum surface_pixel_format format;
70
	enum swizzle_mode_values swizzle_mode;
71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
91 92 93

	bool capable;
	bool const_color_support;
94 95
};

S
Sylvia Tsai 已提交
96 97 98 99 100 101
struct dc_static_screen_events {
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

135 136
/* Forward declaration*/
struct dc;
137
struct dc_plane_state;
138
struct dc_state;
139

140

141
struct dc_cap_funcs {
142 143 144
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
145 146 147 148 149 150 151 152 153 154 155
};

struct link_training_settings;


/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
};

156 157 158 159 160 161
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

162 163 164 165 166 167
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

168 169 170 171 172
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};

173 174
struct dc_debug {
	bool surface_visual_confirm;
175
	bool sanity_checks;
176 177
	bool max_disp_clk;
	bool surface_trace;
178
	bool timing_trace;
179
	bool clock_trace;
180
	bool validation_trace;
181 182

	/* stutter efficiency related */
183
	bool disable_stutter;
184
	bool use_max_lb;
185
	enum dcc_option disable_dcc;
186 187
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
188
	bool voltage_align_fclk;
189

190
	bool disable_dfs_bypass;
191 192 193
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
	bool disable_pplib_wm_range;
194
	enum wm_report_mode pplib_wm_report_mode;
195
	unsigned int min_disp_clk_khz;
196 197
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
198 199 200 201 202
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
203
	int always_scale;
204
	bool disable_pplib_clock_request;
205
	bool disable_clock_gate;
206
	bool disable_dmcu;
207
	bool disable_psr;
208
	bool force_abm_enable;
209 210
	bool disable_hbup_pg;
	bool disable_dpp_pg;
211
	bool disable_stereo_support;
212
	bool vsr_support;
213
	bool performance_trace;
214
};
215
struct dc_state;
216 217
struct resource_pool;
struct dce_hwseq;
218 219 220 221 222
struct dc {
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
	struct dc_debug debug;
223 224 225 226 227 228

	struct dc_context *ctx;

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

229
	struct dc_state *current_state;
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
	struct resource_pool *res_pool;

	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
#ifdef CONFIG_DRM_AMD_DC_DCN1_0
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

	/* temp store of dm_pp_display_configuration
	 * to compare to see if display config changed
	 */
	struct dm_pp_display_configuration prev_display_config;

253 254
	bool optimized_required;

255
	/* FBC compressor */
256
#if defined(CONFIG_DRM_AMD_DC_FBC)
257 258
	struct compressor *fbc_compressor;
#endif
259 260
};

261 262 263 264 265 266 267 268 269 270 271
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
272 273
	bool dchub_initialzied;
	bool dchub_info_valid;
274 275
};

276 277 278 279 280 281 282 283 284 285 286 287 288 289
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

	struct dc_config flags;
290
	uint32_t log_mask;
291
#if defined(CONFIG_DRM_AMD_DC_FBC)
292 293
	uint64_t fbc_gpu_addr;
#endif
294 295 296 297 298 299 300 301 302 303 304
};

struct dc *dc_create(const struct dc_init_data *init_params);

void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
305
	TRANSFER_FUNC_POINTS = 1025
306 307
};

308 309 310 311 312 313 314 315 316 317 318 319 320 321
// Moved here from color module for linux
enum color_transfer_func {
	transfer_func_unknown,
	transfer_func_srgb,
	transfer_func_bt709,
	transfer_func_pq2084,
	transfer_func_pq2084_interim,
	transfer_func_linear_0_1,
	transfer_func_linear_0_125,
	transfer_func_dolbyvision,
	transfer_func_gamma_22,
	transfer_func_gamma_26
};

322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
337 338 339

	bool hdr_supported;
	bool is_hdr;
340 341
};

342 343 344
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
345 346
	TF_TYPE_BYPASS,
	TF_TYPE_UNITY
347 348 349
};

struct dc_transfer_func_distributed_points {
350 351 352 353
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

354
	uint16_t end_exponent;
355 356 357
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
358 359 360 361 362
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
363
	TRANSFER_FUNCTION_PQ,
364 365 366 367
	TRANSFER_FUNCTION_LINEAR,
};

struct dc_transfer_func {
368
	struct kref refcount;
369
	struct dc_transfer_func_distributed_points tf_pts;
370 371
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
372
	struct dc_context *ctx;
373 374
};

375 376 377 378 379
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
380
struct dc_plane_status {
381 382 383 384 385 386
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

387 388 389 390
union surface_update_flags {

	struct {
		/* Medium updates */
391
		uint32_t dcc_change:1;
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
		uint32_t color_space_change:1;
		uint32_t input_tf_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
		uint32_t in_transfer_func:1;
		uint32_t input_csc_change:1;

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
409
		uint32_t full_update:1;
410 411 412 413 414
	} bits;

	uint32_t raw;
};

415
struct dc_plane_state {
416 417 418 419 420 421 422 423
	struct dc_plane_address address;
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

	union plane_size plane_size;
	union dc_tiling_info tiling_info;
424

425
	struct dc_plane_dcc_param dcc;
426

427
	struct dc_gamma *gamma_correction;
428
	struct dc_transfer_func *in_transfer_func;
429 430 431
	struct dc_bias_and_scale *bias_and_scale;
	struct csc_transform input_csc_color_matrix;
	struct fixed31_32 coeff_reduction_factor;
432

433 434
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
435

436
	enum dc_color_space color_space;
437 438
	enum color_transfer_func input_tf;

439 440 441 442
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

443
	bool is_tiling_rotated;
444 445 446 447
	bool per_pixel_alpha;
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
448

449
	union surface_update_flags update_flags;
450
	/* private to DC core */
451
	struct dc_plane_status status;
452 453 454 455
	struct dc_context *ctx;

	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
456
	struct kref refcount;
457 458 459 460 461
};

struct dc_plane_info {
	union plane_size plane_size;
	union dc_tiling_info tiling_info;
462
	struct dc_plane_dcc_param dcc;
463 464 465
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
466 467
	enum dc_color_space color_space;
	enum color_transfer_func input_tf;
468
	bool horizontal_mirror;
469
	bool visible;
470
	bool per_pixel_alpha;
471
	bool input_csc_enabled;
472 473 474
};

struct dc_scaling_info {
475 476 477 478
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
479 480 481
};

struct dc_surface_update {
482
	struct dc_plane_state *surface;
483 484 485 486 487

	/* isr safe update parameters.  null means no updates */
	struct dc_flip_addrs *flip_addr;
	struct dc_plane_info *plane_info;
	struct dc_scaling_info *scaling_info;
488

489 490 491
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
492
	/* gamma TO BE REMOVED */
493
	struct dc_gamma *gamma;
494 495
	enum color_transfer_func color_input_tf;
	enum color_transfer_func color_output_tf;
496
	struct dc_transfer_func *in_transfer_func;
497 498 499

	struct csc_transform *input_csc_color_matrix;
	struct fixed31_32 *coeff_reduction_factor;
500 501 502 503 504
};

/*
 * Create a new surface with default parameters;
 */
505
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
506 507
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
508

509 510
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
511

512 513
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
514 515
struct dc_gamma *dc_create_gamma(void);

516 517
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
518
struct dc_transfer_func *dc_create_transfer_func(void);
519

520 521 522 523 524 525 526 527 528 529 530
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

531
bool dc_post_update_surfaces_to_stream(
532 533
		struct dc *dc);

534
#include "dc_stream.h"
535

536
/*
537
 * Structure to store surface/stream associations for validation
538 539
 */
struct dc_validation_set {
540
	struct dc_stream_state *stream;
541 542
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
543 544
};

545
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
546

547
enum dc_status dc_validate_global_state(
548
		struct dc *dc,
549
		struct dc_state *new_ctx);
550

551 552 553 554 555

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

556
void dc_resource_state_copy_construct(
557 558
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
559

560
void dc_resource_state_copy_construct_current(
561
		const struct dc *dc,
562
		struct dc_state *dst_ctx);
563

564
void dc_resource_state_destruct(struct dc_state *context);
565

566 567 568 569 570 571 572 573 574
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
575
bool dc_commit_state(struct dc *dc, struct dc_state *context);
576

577

578 579 580
struct dc_state *dc_create_state(void);
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
581

582 583 584 585
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
606
	bool dpcd_display_control_capable;
607 608
};

609
#include "dc_link.h"
610 611 612 613 614

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

615 616 617 618 619 620 621 622 623 624 625
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

626

627

628 629 630 631 632 633 634
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
635
	struct dc_container_id *dc_container_id;
636
	uint32_t dongle_max_pix_clk;
637
	void *priv;
638
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
639
	bool converter_disable_audio;
640 641 642 643 644 645

	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

	/* private to dc_sink.c */
D
Dave Airlie 已提交
646
	struct kref refcount;
647

648 649
};

650 651
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
652 653 654

struct dc_sink_init_data {
	enum signal_type sink_signal;
655
	struct dc_link *link;
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
675
void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
676 677 678 679 680 681 682 683 684 685
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
686
		enum dc_acpi_cm_power_state power_state);
687
void dc_resume(struct dc *dc);
688 689

#endif /* DC_INTERFACE_H_ */