lapic.c 67.6 KB
Newer Older
E
Eddie Dong 已提交
1 2 3 4 5 6 7

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
8
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
9 10 11 12 13 14 15 16 17 18 19 20
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 */

21
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
22 23 24 25 26 27
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
28
#include <linux/export.h>
R
Roman Zippel 已提交
29
#include <linux/math64.h>
30
#include <linux/slab.h>
E
Eddie Dong 已提交
31 32 33 34 35
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
36
#include <asm/delay.h>
A
Arun Sharma 已提交
37
#include <linux/atomic.h>
38
#include <linux/jump_label.h>
39
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
40
#include "irq.h"
41
#include "trace.h"
42
#include "x86.h"
A
Avi Kivity 已提交
43
#include "cpuid.h"
44
#include "hyperv.h"
E
Eddie Dong 已提交
45

46 47 48 49 50 51
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
52 53 54 55 56 57
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
Y
Yi Wang 已提交
58
#define apic_debug(fmt, arg...) do {} while (0)
E
Eddie Dong 已提交
59 60

/* 14 is the version for Xeon and Pentium 8.4.8*/
61
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
62 63 64 65 66 67
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define APIC_SHORT_MASK			0xc0000
#define APIC_DEST_NOSHORT		0x0
#define APIC_DEST_MASK			0x800
#define MAX_APIC_VECTOR			256
68
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
69

70 71 72
#define APIC_BROADCAST			0xFF
#define X2APIC_BROADCAST		0xFFFFFFFFul

M
Michael S. Tsirkin 已提交
73 74 75 76 77
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

78 79 80 81 82 83 84 85
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

E
Eddie Dong 已提交
86 87 88 89 90
static inline void apic_clear_vector(int vec, void *bitmap)
{
	clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

M
Michael S. Tsirkin 已提交
91 92 93 94 95 96 97 98 99 100
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

101
struct static_key_deferred apic_hw_disabled __read_mostly;
102 103
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
104 105
static inline int apic_enabled(struct kvm_lapic *apic)
{
106
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
107 108
}

E
Eddie Dong 已提交
109 110 111 112 113 114 115
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

116 117 118 119 120 121 122 123 124 125
static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
{
	return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
}

static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

126 127 128 129 130
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
131
		u32 max_apic_id = map->max_apic_id;
132 133 134 135

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

P
Paolo Bonzini 已提交
136
			offset = array_index_nospec(offset, map->max_apic_id + 1);
137 138 139 140 141
			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
142

143 144 145 146 147 148 149
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
150
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
151 152 153 154 155 156
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
157 158
}

159
static void kvm_apic_map_free(struct rcu_head *rcu)
160
{
161
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
162

163
	kvfree(map);
164 165
}

166 167 168 169 170
static void recalculate_apic_map(struct kvm *kvm)
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
171
	u32 max_id = 255; /* enough space for any xAPIC ID */
172 173 174

	mutex_lock(&kvm->arch.apic_map_lock);

R
Radim Krčmář 已提交
175 176
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
177
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
178

M
Michal Hocko 已提交
179 180
	new = kvzalloc(sizeof(struct kvm_apic_map) +
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1), GFP_KERNEL);
R
Radim Krčmář 已提交
181

182 183 184
	if (!new)
		goto out;

R
Radim Krčmář 已提交
185 186
	new->max_apic_id = max_id;

187 188
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
189 190
		struct kvm_lapic **cluster;
		u16 mask;
191 192 193
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
194

195 196 197
		if (!kvm_apic_present(vcpu))
			continue;

198 199 200 201 202 203 204 205 206 207 208 209 210
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
211

212 213
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

214 215 216 217
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
218
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
219 220 221 222 223
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

224
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
225 226
			continue;

227 228
		if (mask)
			cluster[ffs(mask) - 1] = apic;
229 230 231 232 233 234 235 236
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
237
		call_rcu(&old->rcu, kvm_apic_map_free);
238

239
	kvm_make_scan_ioapic_request(kvm);
240 241
}

242 243
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
244
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
245

246
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
247 248 249 250

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
		if (enabled) {
251 252 253 254 255 256 257
			static_key_slow_dec_deferred(&apic_sw_disabled);
			recalculate_apic_map(apic->vcpu->kvm);
		} else
			static_key_slow_inc(&apic_sw_disabled.key);
	}
}

258
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
259
{
260
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
261 262 263 264 265
	recalculate_apic_map(apic->vcpu->kvm);
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
266
	kvm_lapic_set_reg(apic, APIC_LDR, id);
267 268 269
	recalculate_apic_map(apic->vcpu->kvm);
}

270 271 272 273 274
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
{
	return ((id >> 4) << 16) | (1 << (id & 0xf));
}

275
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
276
{
277
	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
278

279 280
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

281
	kvm_lapic_set_reg(apic, APIC_ID, id);
282
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
283 284 285
	recalculate_apic_map(apic->vcpu->kvm);
}

E
Eddie Dong 已提交
286 287
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
288
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
289 290 291 292
}

static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
{
293
	return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
E
Eddie Dong 已提交
294 295
}

296 297
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
298
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
299 300
}

E
Eddie Dong 已提交
301 302
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
303
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
304 305 306 307
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
308
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
309 310
}

311 312 313 314 315
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

316 317 318 319 320 321
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	struct kvm_cpuid_entry2 *feat;
	u32 v = APIC_VERSION;

322
	if (!lapic_in_kernel(vcpu))
323 324
		return;

325 326 327 328 329 330 331
	/*
	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
	 * version first and level-triggered interrupts never get EOIed in
	 * IOAPIC.
	 */
332
	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
333 334
	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
	    !ioapic_in_kernel(vcpu->kvm))
335
		v |= APIC_LVR_DIRECTED_EOI;
336
	kvm_lapic_set_reg(apic, APIC_LVR, v);
337 338
}

339
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
340
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
341 342 343 344 345 346 347 348
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
349 350
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
351

352 353 354 355
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
356
			return __fls(*reg) + vec;
357
	}
E
Eddie Dong 已提交
358

359
	return -1;
E
Eddie Dong 已提交
360 361
}

M
Michael S. Tsirkin 已提交
362 363
static u8 count_vectors(void *bitmap)
{
364 365
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
366
	u8 count = 0;
367 368 369 370 371 372

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
373 374 375
	return count;
}

376
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
377
{
378
	u32 i, vec;
379 380 381 382 383
	u32 pir_val, irr_val, prev_irr_val;
	int max_updated_irr;

	max_updated_irr = -1;
	*max_irr = -1;
384

385
	for (i = vec = 0; i <= 7; i++, vec += 32) {
386
		pir_val = READ_ONCE(pir[i]);
387
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
388
		if (pir_val) {
389
			prev_irr_val = irr_val;
390 391
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
392 393 394 395
			if (prev_irr_val != irr_val) {
				max_updated_irr =
					__fls(irr_val ^ prev_irr_val) + vec;
			}
396
		}
397
		if (irr_val)
398
			*max_irr = __fls(irr_val) + vec;
399
	}
400

401 402
	return ((max_updated_irr != -1) &&
		(max_updated_irr == *max_irr));
403
}
404 405
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

406
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
407 408 409
{
	struct kvm_lapic *apic = vcpu->arch.apic;

410
	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
411
}
412 413
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

414
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
415
{
416
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
417 418 419 420 421 422
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

423 424 425 426
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
427 428 429 430
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
431 432 433 434 435
	ASSERT(result == -1 || result >= 16);

	return result;
}

436 437
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
438 439 440 441
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

442
	if (unlikely(vcpu->arch.apicv_active)) {
443
		/* need to update RVI */
444
		apic_clear_vector(vec, apic->regs + APIC_IRR);
445 446
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
447 448 449 450 451
	} else {
		apic->irr_pending = false;
		apic_clear_vector(vec, apic->regs + APIC_IRR);
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
452
	}
453 454
}

M
Michael S. Tsirkin 已提交
455 456
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
457 458 459 460 461 462
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
463

M
Michael S. Tsirkin 已提交
464
	/*
465 466 467
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
468
	 */
469
	if (unlikely(vcpu->arch.apicv_active))
470
		kvm_x86_ops->hwapic_isr_update(vcpu, vec);
471 472 473 474 475 476 477 478 479 480
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
481 482
}

483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
502 503
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
504 505 506 507 508 509 510 511 512 513 514 515 516
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
517
	if (unlikely(vcpu->arch.apicv_active))
518
		kvm_x86_ops->hwapic_isr_update(vcpu,
519 520
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
521
		--apic->isr_count;
522 523 524
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
525 526
}

527 528
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
529 530 531 532 533
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
534
	return apic_find_highest_irr(vcpu->arch.apic);
535
}
536
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
537

538
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
539
			     int vector, int level, int trig_mode,
540
			     struct dest_map *dest_map);
541

542
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
543
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
544
{
545
	struct kvm_lapic *apic = vcpu->arch.apic;
546

547
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
548
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
549 550
}

551
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
552
		    unsigned long ipi_bitmap_high, u32 min,
553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
		    unsigned long icr, int op_64_bit)
{
	int i;
	struct kvm_apic_map *map;
	struct kvm_vcpu *vcpu;
	struct kvm_lapic_irq irq = {0};
	int cluster_size = op_64_bit ? 64 : 32;
	int count = 0;

	irq.vector = icr & APIC_VECTOR_MASK;
	irq.delivery_mode = icr & APIC_MODE_MASK;
	irq.level = (icr & APIC_INT_ASSERT) != 0;
	irq.trig_mode = icr & APIC_INT_LEVELTRIG;

	if (icr & APIC_DEST_MASK)
		return -KVM_EINVAL;
	if (icr & APIC_SHORT_MASK)
		return -KVM_EINVAL;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

575 576 577 578 579
	if (unlikely(!map)) {
		count = -EOPNOTSUPP;
		goto out;
	}

580 581
	if (min > map->max_apic_id)
		goto out;
582
	/* Bits above cluster_size are masked in the caller.  */
583 584 585 586 587 588
	for_each_set_bit(i, &ipi_bitmap_low,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, &irq, NULL);
		}
589 590 591
	}

	min += cluster_size;
592 593 594 595 596 597 598 599 600 601

	if (min > map->max_apic_id)
		goto out;

	for_each_set_bit(i, &ipi_bitmap_high,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, &irq, NULL);
		}
602 603
	}

604
out:
605 606 607 608
	rcu_read_unlock();
	return count;
}

609 610
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
611 612 613

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
614 615 616 617
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
618 619 620

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
621 622 623 624 625 626 627 628 629 630 631 632
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
	if (pv_eoi_get_user(vcpu, &val) < 0)
		apic_debug("Can't read EOI MSR value: 0x%llx\n",
633
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
634 635 636 637 638 639 640
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
		apic_debug("Can't set EOI MSR value: 0x%llx\n",
641
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
642 643 644 645 646 647 648 649 650
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
		apic_debug("Can't clear EOI MSR value: 0x%llx\n",
651
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
652 653 654 655 656
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

657 658
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
659
	int highest_irr;
660
	if (apic->vcpu->arch.apicv_active)
661 662 663
		highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
	else
		highest_irr = apic_find_highest_irr(apic);
664 665 666 667 668 669
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
670
{
671
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
672 673
	int isr;

674 675
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
676 677 678 679 680 681 682 683 684 685 686
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

	apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
		   apic, ppr, isr, isrv);

687 688
	*new_ppr = ppr;
	if (old_ppr != ppr)
689
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
690 691 692 693 694 695 696 697

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

698 699
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
700
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
701 702
}

703 704 705 706 707 708
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
709 710
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
711
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
712 713 714
	apic_update_ppr(apic);
}

715
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
716
{
717 718
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
719 720
}

721
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
722
{
723 724 725 726
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
727
		return mda == kvm_x2apic_id(apic);
728

729 730 731 732 733 734 735 736 737
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

738
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
739 740
}

741
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
742
{
G
Gleb Natapov 已提交
743 744
	u32 logical_id;

745
	if (kvm_apic_broadcast(apic, mda))
746
		return true;
747

748
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
749

750
	if (apic_x2apic_mode(apic))
751 752
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
753

754
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
755

756
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
757
	case APIC_DFR_FLAT:
758
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
759
	case APIC_DFR_CLUSTER:
760 761
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
762
	default:
763
		apic_debug("Bad DFR vcpu %d: %08x\n",
764
			   apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
765
		return false;
E
Eddie Dong 已提交
766 767 768
	}
}

769 770
/* The KVM local APIC implementation has two quirks:
 *
771 772 773
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
774 775 776 777 778 779 780 781 782 783
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
784
 */
785 786
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
787 788 789
{
	bool ipi = source != NULL;

790
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
791
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
792 793
		return X2APIC_BROADCAST;

794
	return dest_id;
795 796
}

797
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
798
			   int short_hand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
799
{
800
	struct kvm_lapic *target = vcpu->arch.apic;
801
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
802 803

	apic_debug("target %p, source %p, dest 0x%x, "
804
		   "dest_mode 0x%x, short_hand 0x%x\n",
E
Eddie Dong 已提交
805 806
		   target, source, dest, dest_mode, short_hand);

Z
Zachary Amsden 已提交
807
	ASSERT(target);
E
Eddie Dong 已提交
808 809
	switch (short_hand) {
	case APIC_DEST_NOSHORT:
810
		if (dest_mode == APIC_DEST_PHYSICAL)
811
			return kvm_apic_match_physical_addr(target, mda);
812
		else
813
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
814
	case APIC_DEST_SELF:
815
		return target == source;
E
Eddie Dong 已提交
816
	case APIC_DEST_ALLINC:
817
		return true;
E
Eddie Dong 已提交
818
	case APIC_DEST_ALLBUT:
819
		return target != source;
E
Eddie Dong 已提交
820
	default:
821 822
		apic_debug("kvm: apic: Bad dest shorthand value %x\n",
			   short_hand);
823
		return false;
E
Eddie Dong 已提交
824 825
	}
}
826
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
827

828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

844 845 846 847 848 849 850 851 852
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

853 854
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
855
{
856 857 858 859 860 861 862 863 864 865 866 867
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
868

869 870
	return false;
}
871

872 873 874 875 876 877 878 879 880 881 882 883 884
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
885

886 887 888 889 890
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
891 892
		return false;

893
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
894 895
		return false;

896
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
897
		if (irq->dest_id > map->max_apic_id) {
898 899
			*bitmap = 0;
		} else {
P
Paolo Bonzini 已提交
900 901
			u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
			*dst = &map->phys_map[dest_id];
902 903
			*bitmap = 1;
		}
904
		return true;
905
	}
906

907 908 909
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
910
		return false;
911

912 913
	if (!kvm_lowest_prio_delivery(irq))
		return true;
914

915 916 917 918 919 920 921 922 923 924
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
925
		}
926 927 928
	} else {
		if (!*bitmap)
			return true;
929

930 931
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
932

933 934 935 936 937 938
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
939

940
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
941

942 943
	return true;
}
944

945 946 947 948 949 950 951 952
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
953

954
	*r = -1;
955

956 957 958 959
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
960

961 962
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
963

964 965 966 967 968 969 970 971
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
	if (ret)
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			if (*r < 0)
				*r = 0;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
972 973 974 975 976 977
		}

	rcu_read_unlock();
	return ret;
}

978 979 980 981 982 983 984 985 986 987 988 989 990 991
/*
 * This routine tries to handler interrupts in posted mode, here is how
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
 *   to find the destinaiton vCPU.
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
992 993 994 995
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
996 997
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
998 999 1000 1001 1002 1003 1004 1005
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

1006 1007 1008
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
1009

1010 1011 1012
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
1013
		}
1014 1015 1016 1017 1018 1019
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
1020 1021 1022 1023 1024
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1025
			     int vector, int level, int trig_mode,
1026
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
1027
{
1028
	int result = 0;
1029
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
1030

1031 1032
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
1033 1034
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
1035 1036
		vcpu->arch.apic_arb_prio++;
	case APIC_DM_FIXED:
1037 1038 1039
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
1040 1041 1042 1043
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

1044 1045
		result = 1;

1046
		if (dest_map) {
1047
			__set_bit(vcpu->vcpu_id, dest_map->map);
1048 1049
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
1050

1051 1052
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
1053
				kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
1054 1055 1056 1057
			else
				apic_clear_vector(vector, apic->regs + APIC_TMR);
		}

1058
		if (vcpu->arch.apicv_active)
1059
			kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
1060
		else {
1061
			kvm_lapic_set_irr(vector, apic);
1062 1063 1064 1065

			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1066 1067 1068
		break;

	case APIC_DM_REMRD:
1069 1070 1071 1072
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1073 1074 1075
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
1076 1077 1078
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1079
		break;
1080

E
Eddie Dong 已提交
1081
	case APIC_DM_NMI:
1082
		result = 1;
1083
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1084
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1085 1086 1087
		break;

	case APIC_DM_INIT:
1088
		if (!trig_mode || level) {
1089
			result = 1;
1090 1091 1092 1093 1094
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
			/* make sure pending_events is visible before sending
			 * the request */
			smp_wmb();
1095
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1096 1097
			kvm_vcpu_kick(vcpu);
		} else {
1098 1099
			apic_debug("Ignoring de-assert INIT to vcpu %d\n",
				   vcpu->vcpu_id);
1100
		}
E
Eddie Dong 已提交
1101 1102 1103
		break;

	case APIC_DM_STARTUP:
1104 1105
		apic_debug("SIPI to vcpu %d vector 0x%02x\n",
			   vcpu->vcpu_id, vector);
1106 1107 1108 1109 1110 1111 1112
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1113 1114
		break;

1115 1116 1117 1118 1119 1120 1121 1122
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1123 1124 1125 1126 1127 1128 1129 1130
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1131
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1132
{
1133
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1134 1135
}

1136 1137
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1138
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1139 1140
}

1141 1142
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1143 1144 1145 1146 1147
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1148

1149 1150 1151 1152 1153
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1154
	}
1155 1156 1157 1158 1159 1160 1161

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1162 1163
}

1164
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1165 1166
{
	int vector = apic_find_highest_isr(apic);
1167 1168 1169

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1170 1171 1172 1173 1174
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1175
		return vector;
E
Eddie Dong 已提交
1176

M
Michael S. Tsirkin 已提交
1177
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1178 1179
	apic_update_ppr(apic);

1180 1181 1182
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1183
	kvm_ioapic_send_eoi(apic, vector);
1184
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1185
	return vector;
E
Eddie Dong 已提交
1186 1187
}

1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

E
Eddie Dong 已提交
1203 1204
static void apic_send_ipi(struct kvm_lapic *apic)
{
1205 1206
	u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
	u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
1207
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1208

1209 1210 1211
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1212
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1213 1214
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1215
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1216 1217 1218 1219
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1220

1221 1222
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

E
Eddie Dong 已提交
1223 1224
	apic_debug("icr_high 0x%x, icr_low 0x%x, "
		   "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
1225 1226
		   "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
		   "msi_redir_hint 0x%x\n",
G
Glauber Costa 已提交
1227
		   icr_high, icr_low, irq.shorthand, irq.dest_id,
1228
		   irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
1229
		   irq.vector, irq.msi_redir_hint);
1230

1231
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1232 1233 1234 1235
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1236
	ktime_t remaining, now;
1237
	s64 ns;
1238
	u32 tmcct;
E
Eddie Dong 已提交
1239 1240 1241

	ASSERT(apic != NULL);

1242
	/* if initial count is 0, current count should also be 0 */
1243
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1244
		apic->lapic_timer.period == 0)
1245 1246
		return 0;

1247
	now = ktime_get();
1248
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1249
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1250
		remaining = 0;
1251

1252 1253 1254
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1255 1256 1257 1258

	return tmcct;
}

1259 1260 1261 1262 1263
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1264
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1265
	run->tpr_access.rip = kvm_rip_read(vcpu);
1266 1267 1268 1269 1270 1271 1272 1273 1274
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1275 1276 1277 1278 1279 1280 1281 1282 1283
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
1284
		apic_debug("Access APIC ARBPRI register which is for P6\n");
E
Eddie Dong 已提交
1285 1286 1287
		break;

	case APIC_TMCCT:	/* Timer CCR */
1288 1289 1290
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1291 1292
		val = apic_get_tmcct(apic);
		break;
1293 1294
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1295
		val = kvm_lapic_get_reg(apic, offset);
1296
		break;
1297 1298 1299
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1300
	default:
1301
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1302 1303 1304 1305 1306 1307
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1308 1309 1310 1311 1312
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1313
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1314
		void *data)
E
Eddie Dong 已提交
1315 1316 1317
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1318
	/* this bitmask has a bit cleared for each reserved register */
G
Gleb Natapov 已提交
1319
	static const u64 rmask = 0x43ff01ffffffe70cULL;
E
Eddie Dong 已提交
1320 1321

	if ((alignment + len) > 4) {
1322 1323
		apic_debug("KVM_APIC_READ: alignment error %x %d\n",
			   offset, len);
G
Gleb Natapov 已提交
1324
		return 1;
E
Eddie Dong 已提交
1325
	}
G
Gleb Natapov 已提交
1326 1327

	if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
1328 1329
		apic_debug("KVM_APIC_READ: read reserved register %x\n",
			   offset);
G
Gleb Natapov 已提交
1330 1331 1332
		return 1;
	}

E
Eddie Dong 已提交
1333 1334
	result = __apic_read(apic, offset & ~0xf);

1335 1336
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1348
	return 0;
E
Eddie Dong 已提交
1349
}
1350
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1351

G
Gleb Natapov 已提交
1352 1353
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1354 1355
	return addr >= apic->base_address &&
		addr < apic->base_address + LAPIC_MMIO_LENGTH;
G
Gleb Natapov 已提交
1356 1357
}

1358
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1359 1360 1361 1362 1363 1364 1365 1366
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1367 1368 1369 1370 1371 1372 1373 1374 1375
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		memset(data, 0xff, len);
		return 0;
	}

1376
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1377 1378 1379 1380

	return 0;
}

E
Eddie Dong 已提交
1381 1382 1383 1384
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1385
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1386 1387
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1388
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1389 1390

	apic_debug("timer divide count is 0x%x\n",
G
Glauber Costa 已提交
1391
				   apic->divide_count);
E
Eddie Dong 已提交
1392 1393
}

1394 1395 1396 1397 1398 1399 1400
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
1401
	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1415 1416
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1417
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1418 1419 1420
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1421
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1422 1423
				APIC_LVT_TIMER_TSCDEADLINE)) {
			hrtimer_cancel(&apic->lapic_timer.timer);
1424 1425 1426
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
			apic->lapic_timer.period = 0;
			apic->lapic_timer.tscdeadline = 0;
1427
		}
1428
		apic->lapic_timer.timer_mode = timer_mode;
1429
		limit_periodic_timer_frequency(apic);
1430 1431 1432
	}
}

1433 1434 1435
static void apic_timer_expired(struct kvm_lapic *apic)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
1436
	struct swait_queue_head *q = &vcpu->wq;
1437
	struct kvm_timer *ktimer = &apic->lapic_timer;
1438 1439 1440 1441 1442

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	atomic_inc(&apic->lapic_timer.pending);
1443
	kvm_set_pending_timer(vcpu);
1444

1445 1446 1447 1448
	/*
	 * For x86, the atomic_inc() is serialized, thus
	 * using swait_active() is safe.
	 */
1449
	if (swait_active(q))
1450
		swake_up_one(q);
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463

	if (apic_lvtt_tscdeadline(apic))
		ktimer->expired_tscdeadline = ktimer->tscdeadline;
}

/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1464
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1465 1466 1467

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1468
		void *bitmap = apic->regs + APIC_ISR;
1469

1470
		if (vcpu->arch.apicv_active)
1471 1472 1473 1474
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1475 1476 1477 1478 1479 1480 1481 1482 1483
	}
	return false;
}

void wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;

1484
	if (!lapic_in_kernel(vcpu))
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
		return;

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	if (!lapic_timer_int_injected(vcpu))
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1495
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1496
	trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
1497 1498 1499

	/* __delay is delay_tsc whenever the hardware has TSC, thus always.  */
	if (guest_tsc < tsc_deadline)
1500 1501
		__delay(min(tsc_deadline - guest_tsc,
			nsec_to_cycles(vcpu, lapic_timer_advance_ns)));
1502 1503
}

1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
	u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1519
	now = ktime_get();
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
	if (likely(tscdeadline > guest_tsc)) {
		ns = (tscdeadline - guest_tsc) * 1000000ULL;
		do_div(ns, this_tsc_khz);
		expire = ktime_add_ns(now, ns);
		expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
		hrtimer_start(&apic->lapic_timer.timer,
				expire, HRTIMER_MODE_ABS_PINNED);
	} else
		apic_timer_expired(apic);

	local_irq_restore(flags);
}

1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
{
	ktime_t now, remaining;
	u64 ns_remaining_old, ns_remaining_new;

	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
		* APIC_BUS_CYCLE_NS * apic->divide_count;
	limit_periodic_timer_frequency(apic);

	now = ktime_get();
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
	if (ktime_to_ns(remaining) < 0)
		remaining = 0;

	ns_remaining_old = ktime_to_ns(remaining);
	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
	                                   apic->divide_count, old_divisor);

	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
		nsec_to_cycles(apic->vcpu, ns_remaining_old);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
}

1558
static bool set_target_expiration(struct kvm_lapic *apic)
1559 1560
{
	ktime_t now;
1561
	u64 tscl = rdtsc();
1562

1563
	now = ktime_get();
1564
	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1565
		* APIC_BUS_CYCLE_NS * apic->divide_count;
1566

1567 1568
	if (!apic->lapic_timer.period) {
		apic->lapic_timer.tscdeadline = 0;
1569
		return false;
1570 1571
	}

1572
	limit_periodic_timer_frequency(apic);
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582

	apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
		   PRIx64 ", "
		   "timer initial count 0x%x, period %lldns, "
		   "expire @ 0x%016" PRIx64 ".\n", __func__,
		   APIC_BUS_CYCLE_NS, ktime_to_ns(now),
		   kvm_lapic_get_reg(apic, APIC_TMICT),
		   apic->lapic_timer.period,
		   ktime_to_ns(ktime_add_ns(now,
				apic->lapic_timer.period)));
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592

	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
	ktime_t now = ktime_get();
	u64 tscl = rdtsc();
	ktime_t delta;

	/*
	 * Synchronize both deadlines to the same time source or
	 * differences in the periods (caused by differences in the
	 * underlying clocks or numerical approximation errors) will
	 * cause the two to drift apart over time as the errors
	 * accumulate.
	 */
1604 1605 1606
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1607 1608 1609
	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, delta);
1610 1611
}

1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
static void start_sw_period(struct kvm_lapic *apic)
{
	if (!apic->lapic_timer.period)
		return;

	if (ktime_after(ktime_get(),
			apic->lapic_timer.target_expiration)) {
		apic_timer_expired(apic);

		if (apic_lvtt_oneshot(apic))
			return;

		advance_periodic_target_expiration(apic);
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
		HRTIMER_MODE_ABS_PINNED);
}

1632 1633
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1634 1635 1636
	if (!lapic_in_kernel(vcpu))
		return false;

1637 1638 1639 1640
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1641
static void cancel_hv_timer(struct kvm_lapic *apic)
1642
{
1643
	WARN_ON(preemptible());
1644
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1645 1646 1647 1648
	kvm_x86_ops->cancel_hv_timer(apic->vcpu);
	apic->lapic_timer.hv_timer_in_use = false;
}

1649
static bool start_hv_timer(struct kvm_lapic *apic)
1650
{
1651 1652
	struct kvm_timer *ktimer = &apic->lapic_timer;
	int r;
1653

1654
	WARN_ON(preemptible());
1655 1656 1657
	if (!kvm_x86_ops->set_hv_timer)
		return false;

1658 1659 1660
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return false;

1661 1662 1663
	if (!ktimer->tscdeadline)
		return false;

1664 1665 1666 1667 1668 1669
	r = kvm_x86_ops->set_hv_timer(apic->vcpu, ktimer->tscdeadline);
	if (r < 0)
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1670

1671 1672 1673 1674 1675
	/*
	 * Also recheck ktimer->pending, in case the sw timer triggered in
	 * the window.  For periodic timer, leave the hv timer running for
	 * simplicity, and the deadline will be recomputed on the next vmexit.
	 */
1676 1677 1678
	if (!apic_lvtt_period(apic) && (r || atomic_read(&ktimer->pending))) {
		if (r)
			apic_timer_expired(apic);
1679
		return false;
1680
	}
1681 1682

	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, true);
1683 1684 1685
	return true;
}

1686
static void start_sw_timer(struct kvm_lapic *apic)
1687
{
1688
	struct kvm_timer *ktimer = &apic->lapic_timer;
1689 1690

	WARN_ON(preemptible());
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1702

1703 1704
static void restart_apic_timer(struct kvm_lapic *apic)
{
1705
	preempt_disable();
1706 1707
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1708
	preempt_enable();
1709 1710
}

1711 1712 1713 1714
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1715 1716 1717 1718
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1719 1720 1721 1722 1723 1724
	WARN_ON(swait_active(&vcpu->wq));
	cancel_hv_timer(apic);
	apic_timer_expired(apic);

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1725
		restart_apic_timer(apic);
1726
	}
1727 1728
out:
	preempt_enable();
1729 1730 1731
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1732 1733
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1734
	restart_apic_timer(vcpu->arch.apic);
1735 1736 1737 1738 1739 1740 1741
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1742
	preempt_disable();
1743
	/* Possibly the TSC deadline timer is not enabled yet */
1744 1745
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1746
	preempt_enable();
1747 1748
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1749

1750 1751 1752
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1753

1754 1755
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1756 1757
}

E
Eddie Dong 已提交
1758 1759
static void start_apic_timer(struct kvm_lapic *apic)
{
1760
	atomic_set(&apic->lapic_timer.pending, 0);
1761

1762 1763 1764 1765 1766
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
	    && !set_target_expiration(apic))
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1767 1768
}

1769 1770
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1771
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1772

1773 1774 1775
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1776 1777
			apic_debug("Receive NMI setting on APIC_LVT0 "
				   "for cpu %d\n", apic->vcpu->vcpu_id);
1778
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1779 1780 1781
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1782 1783
}

1784
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1785
{
G
Gleb Natapov 已提交
1786
	int ret = 0;
E
Eddie Dong 已提交
1787

G
Gleb Natapov 已提交
1788
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1789

G
Gleb Natapov 已提交
1790
	switch (reg) {
E
Eddie Dong 已提交
1791
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1792
		if (!apic_x2apic_mode(apic))
1793
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1794 1795
		else
			ret = 1;
E
Eddie Dong 已提交
1796 1797 1798
		break;

	case APIC_TASKPRI:
1799
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1800 1801 1802 1803 1804 1805 1806 1807
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1808
		if (!apic_x2apic_mode(apic))
1809
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1810 1811
		else
			ret = 1;
E
Eddie Dong 已提交
1812 1813 1814
		break;

	case APIC_DFR:
1815
		if (!apic_x2apic_mode(apic)) {
1816
			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1817 1818
			recalculate_apic_map(apic->vcpu->kvm);
		} else
G
Gleb Natapov 已提交
1819
			ret = 1;
E
Eddie Dong 已提交
1820 1821
		break;

1822 1823
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1824
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1825
			mask |= APIC_SPIV_DIRECTED_EOI;
1826
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1827 1828 1829 1830
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

1831
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
1832
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
1833
						       APIC_LVTT + 0x10 * i);
1834
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
1835 1836
					     lvt_val | APIC_LVT_MASKED);
			}
1837
			apic_update_lvtt(apic);
1838
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
1839 1840 1841

		}
		break;
1842
	}
E
Eddie Dong 已提交
1843 1844
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
1845
		kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
E
Eddie Dong 已提交
1846 1847 1848 1849
		apic_send_ipi(apic);
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
1850 1851
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
1852
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
1853 1854
		break;

1855
	case APIC_LVT0:
1856
		apic_manage_nmi_watchdog(apic, val);
E
Eddie Dong 已提交
1857 1858 1859 1860 1861
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
	case APIC_LVTERR:
		/* TODO: Check vector */
1862
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
1863 1864
			val |= APIC_LVT_MASKED;

G
Gleb Natapov 已提交
1865
		val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1866
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
1867 1868 1869

		break;

1870
	case APIC_LVTT:
1871
		if (!kvm_apic_sw_enabled(apic))
1872 1873
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1874
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
1875
		apic_update_lvtt(apic);
1876 1877
		break;

E
Eddie Dong 已提交
1878
	case APIC_TMICT:
1879 1880 1881
		if (apic_lvtt_tscdeadline(apic))
			break;

1882
		hrtimer_cancel(&apic->lapic_timer.timer);
1883
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
1884
		start_apic_timer(apic);
G
Gleb Natapov 已提交
1885
		break;
E
Eddie Dong 已提交
1886

1887 1888 1889
	case APIC_TDCR: {
		uint32_t old_divisor = apic->divide_count;

E
Eddie Dong 已提交
1890
		if (val & 4)
1891
			apic_debug("KVM_WRITE:TDCR %x\n", val);
1892
		kvm_lapic_set_reg(apic, APIC_TDCR, val);
E
Eddie Dong 已提交
1893
		update_divide_count(apic);
1894 1895 1896 1897 1898 1899
		if (apic->divide_count != old_divisor &&
				apic->lapic_timer.period) {
			hrtimer_cancel(&apic->lapic_timer.timer);
			update_target_expiration(apic, old_divisor);
			restart_apic_timer(apic);
		}
E
Eddie Dong 已提交
1900
		break;
1901
	}
G
Gleb Natapov 已提交
1902 1903
	case APIC_ESR:
		if (apic_x2apic_mode(apic) && val != 0) {
1904
			apic_debug("KVM_WRITE:ESR not zero %x\n", val);
G
Gleb Natapov 已提交
1905 1906 1907 1908 1909 1910
			ret = 1;
		}
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
1911
			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
G
Gleb Natapov 已提交
1912 1913 1914
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
1915
	default:
G
Gleb Natapov 已提交
1916
		ret = 1;
E
Eddie Dong 已提交
1917 1918
		break;
	}
G
Gleb Natapov 已提交
1919 1920 1921 1922
	if (ret)
		apic_debug("Local APIC Write to read-only register %x\n", reg);
	return ret;
}
1923
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
1924

1925
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1926 1927 1928 1929 1930 1931 1932 1933 1934
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1935 1936 1937 1938 1939 1940 1941 1942
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		return 0;
	}

G
Gleb Natapov 已提交
1943 1944 1945 1946 1947 1948 1949 1950
	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
	if (len != 4 || (offset & 0xf)) {
		/* Don't shout loud, $infamous_os would cause only noise. */
		apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
1951
		return 0;
G
Gleb Natapov 已提交
1952 1953 1954 1955 1956 1957 1958 1959 1960
	}

	val = *(u32*)data;

	/* too common printing */
	if (offset != APIC_EOI)
		apic_debug("%s: offset 0x%x with length 0x%x, and value is "
			   "0x%x\n", __func__, offset, len, val);

1961
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
1962

1963
	return 0;
E
Eddie Dong 已提交
1964 1965
}

1966 1967
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
1968
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1969 1970 1971
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

1972 1973 1974 1975 1976 1977 1978 1979
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

1980
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
1981 1982

	/* TODO: optimize to just emulate side effect w/o one more write */
1983
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
1984 1985 1986
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

1987
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
1988
{
1989 1990
	struct kvm_lapic *apic = vcpu->arch.apic;

1991
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
1992 1993
		return;

1994
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
1995

1996 1997 1998
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

1999
	if (!apic->sw_enabled)
2000
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
2001

2002 2003 2004 2005
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
2006 2007 2008 2009 2010 2011 2012
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
2013 2014 2015 2016
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2017 2018
	if (!lapic_in_kernel(vcpu) ||
		!apic_lvtt_tscdeadline(apic))
2019 2020 2021 2022 2023 2024 2025 2026 2027
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2028
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
2029
			apic_lvtt_period(apic))
2030 2031 2032 2033 2034 2035 2036
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
2037 2038
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
2039
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2040

A
Avi Kivity 已提交
2041
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2042
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
2043 2044 2045 2046 2047 2048
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

2049
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
2050 2051 2052 2053 2054 2055

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
2056
	u64 old_value = vcpu->arch.apic_base;
2057
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2058

2059
	if (!apic)
E
Eddie Dong 已提交
2060
		value |= MSR_IA32_APICBASE_BSP;
2061

2062 2063
	vcpu->arch.apic_base = value;

2064 2065 2066 2067 2068 2069
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
		kvm_update_cpuid(vcpu);

	if (!apic)
		return;

2070
	/* update jump label if enable bit changes */
2071
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2072 2073
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2074
			static_key_slow_dec_deferred(&apic_hw_disabled);
2075
		} else {
2076
			static_key_slow_inc(&apic_hw_disabled.key);
2077 2078
			recalculate_apic_map(vcpu->kvm);
		}
2079 2080
	}

2081 2082 2083 2084 2085
	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);

	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
		kvm_x86_ops->set_virtual_apic_mode(vcpu);
2086

2087
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
2088 2089
			     MSR_IA32_APICBASE_BASE;

2090 2091 2092 2093
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");

E
Eddie Dong 已提交
2094 2095
	/* with FSB delivery interrupt, we can restart APIC functionality */
	apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
2096
		   "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
2097 2098 2099

}

2100
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
2101
{
2102
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2103 2104
	int i;

2105 2106
	if (!apic)
		return;
E
Eddie Dong 已提交
2107

2108
	apic_debug("%s\n", __func__);
E
Eddie Dong 已提交
2109 2110

	/* Stop the timer in case it's a reset to an active apic */
2111
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2112

2113 2114 2115
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
2116
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2117
	}
2118
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
2119

2120 2121
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2122
	apic_update_lvtt(apic);
2123 2124
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2125
		kvm_lapic_set_reg(apic, APIC_LVT0,
2126
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2127
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
2128

2129
	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
2130
	apic_set_spiv(apic, 0xff);
2131
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2132 2133
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
2134 2135 2136 2137 2138
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
2139
	for (i = 0; i < 8; i++) {
2140 2141 2142
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
2143
	}
2144 2145
	apic->irr_pending = vcpu->arch.apicv_active;
	apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
M
Michael S. Tsirkin 已提交
2146
	apic->highest_isr_cache = -1;
2147
	update_divide_count(apic);
2148
	atomic_set(&apic->lapic_timer.pending, 0);
2149
	if (kvm_vcpu_is_bsp(vcpu))
2150 2151
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2152
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2153
	apic_update_ppr(apic);
2154 2155 2156 2157 2158
	if (vcpu->arch.apicv_active) {
		kvm_x86_ops->apicv_post_state_restore(vcpu);
		kvm_x86_ops->hwapic_irr_update(vcpu, -1);
		kvm_x86_ops->hwapic_isr_update(vcpu, -1);
	}
E
Eddie Dong 已提交
2159

2160
	vcpu->arch.apic_arb_prio = 0;
2161
	vcpu->arch.apic_attention = 0;
2162

2163
	apic_debug("%s: vcpu=%p, id=0x%x, base_msr="
2164
		   "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
2165
		   vcpu, kvm_lapic_get_reg(apic, APIC_ID),
2166
		   vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
2167 2168 2169 2170 2171 2172 2173
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2174

A
Avi Kivity 已提交
2175
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2176
{
2177
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2178 2179
}

2180 2181
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2182
	struct kvm_lapic *apic = vcpu->arch.apic;
2183

2184
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2185
		return atomic_read(&apic->lapic_timer.pending);
2186 2187 2188 2189

	return 0;
}

A
Avi Kivity 已提交
2190
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2191
{
2192
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2193 2194
	int vector, mode, trig_mode;

2195
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2196 2197 2198
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2199 2200
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2201 2202 2203
	}
	return 0;
}
2204

2205
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2206
{
2207 2208 2209 2210
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2211 2212
}

G
Gregory Haskins 已提交
2213 2214 2215 2216 2217
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2218 2219 2220
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2221
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2222

2223
	apic_timer_expired(apic);
2224

A
Avi Kivity 已提交
2225
	if (lapic_is_periodic(apic)) {
2226
		advance_periodic_target_expiration(apic);
2227 2228 2229 2230 2231 2232
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

E
Eddie Dong 已提交
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
int kvm_create_lapic(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);
	apic_debug("apic_init %d\n", vcpu->vcpu_id);

	apic = kzalloc(sizeof(*apic), GFP_KERNEL);
	if (!apic)
		goto nomem;

2244
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2245

2246 2247
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
	if (!apic->regs) {
E
Eddie Dong 已提交
2248 2249
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2250
		goto nomem_free_apic;
E
Eddie Dong 已提交
2251 2252 2253
	}
	apic->vcpu = vcpu;

2254
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2255
		     HRTIMER_MODE_ABS_PINNED);
2256
	apic->lapic_timer.timer.function = apic_timer_fn;
2257

2258 2259 2260 2261 2262
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
	 * thinking that APIC satet has changed.
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2263
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
G
Gregory Haskins 已提交
2264
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2265 2266

	return 0;
2267 2268
nomem_free_apic:
	kfree(apic);
E
Eddie Dong 已提交
2269 2270 2271 2272 2273 2274
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2275
	struct kvm_lapic *apic = vcpu->arch.apic;
2276
	u32 ppr;
E
Eddie Dong 已提交
2277

2278
	if (!apic_enabled(apic))
E
Eddie Dong 已提交
2279 2280
		return -1;

2281 2282
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2283 2284
}

Q
Qing He 已提交
2285 2286
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2287
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2288 2289
	int r = 0;

2290
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2291 2292 2293 2294
		r = 1;
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
		r = 1;
Q
Qing He 已提交
2295 2296 2297
	return r;
}

2298 2299
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2300
	struct kvm_lapic *apic = vcpu->arch.apic;
2301

2302
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2303
		kvm_apic_local_deliver(apic, APIC_LVTT);
2304 2305
		if (apic_lvtt_tscdeadline(apic))
			apic->lapic_timer.tscdeadline = 0;
2306 2307
		if (apic_lvtt_oneshot(apic)) {
			apic->lapic_timer.tscdeadline = 0;
T
Thomas Gleixner 已提交
2308
			apic->lapic_timer.target_expiration = 0;
2309
		}
2310
		atomic_set(&apic->lapic_timer.pending, 0);
2311 2312 2313
	}
}

E
Eddie Dong 已提交
2314 2315 2316
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2317
	struct kvm_lapic *apic = vcpu->arch.apic;
2318
	u32 ppr;
E
Eddie Dong 已提交
2319 2320 2321 2322

	if (vector == -1)
		return -1;

2323 2324 2325 2326 2327 2328 2329
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2330
	apic_clear_irr(vector, apic);
2331
	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2332 2333 2334 2335 2336
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2337
		apic_update_ppr(apic);
2338 2339 2340 2341 2342 2343 2344 2345 2346
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2347 2348
	}

E
Eddie Dong 已提交
2349 2350
	return vector;
}
2351

2352 2353 2354 2355 2356
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);
2357
		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2358

2359 2360 2361 2362 2363 2364 2365 2366 2367
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2368 2369 2370 2371

		/* In x2APIC mode, the LDR is fixed and based on the id */
		if (set)
			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2384
{
2385
	struct kvm_lapic *apic = vcpu->arch.apic;
2386 2387
	int r;

2388

2389
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2390 2391
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2392 2393 2394 2395

	r = kvm_apic_state_fixup(vcpu, s, true);
	if (r)
		return r;
2396
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
2397 2398

	recalculate_apic_map(vcpu->kvm);
2399 2400
	kvm_apic_set_version(vcpu);

2401
	apic_update_ppr(apic);
2402
	hrtimer_cancel(&apic->lapic_timer.timer);
2403
	apic_update_lvtt(apic);
2404
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2405 2406
	update_divide_count(apic);
	start_apic_timer(apic);
2407
	apic->irr_pending = true;
2408
	apic->isr_count = vcpu->arch.apicv_active ?
2409
				1 : count_vectors(apic->regs + APIC_ISR);
M
Michael S. Tsirkin 已提交
2410
	apic->highest_isr_cache = -1;
2411
	if (vcpu->arch.apicv_active) {
2412
		kvm_x86_ops->apicv_post_state_restore(vcpu);
W
Wei Wang 已提交
2413 2414
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
2415
		kvm_x86_ops->hwapic_isr_update(vcpu,
2416
				apic_find_highest_isr(apic));
2417
	}
2418
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2419 2420
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2421 2422

	vcpu->arch.apic_arb_prio = 0;
2423 2424

	return 0;
2425
}
2426

2427
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2428 2429 2430
{
	struct hrtimer *timer;

2431
	if (!lapic_in_kernel(vcpu))
2432 2433
		return;

2434
	timer = &vcpu->arch.apic->lapic_timer.timer;
2435
	if (hrtimer_cancel(timer))
2436
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
2437
}
A
Avi Kivity 已提交
2438

2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2476 2477 2478 2479
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2480 2481 2482
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2483
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2484 2485
		return;

2486 2487
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2488
		return;
A
Avi Kivity 已提交
2489 2490 2491 2492

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2508
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2519 2520 2521 2522
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2523
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2524

2525 2526
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2527
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2528 2529
		return;

2530
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2531 2532 2533 2534 2535 2536 2537 2538
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2539 2540
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2541 2542
}

2543
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2544
{
2545
	if (vapic_addr) {
2546
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2547 2548 2549
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2550
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2551
	} else {
2552
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2553 2554 2555 2556
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2557
}
G
Gleb Natapov 已提交
2558 2559 2560 2561 2562 2563

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2564
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2565 2566
		return 1;

2567 2568 2569
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2570
	/* if this is ICR write vector before command */
2571
	if (reg == APIC_ICR)
2572 2573
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2574 2575 2576 2577 2578 2579 2580
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2581
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2582 2583
		return 1;

2584 2585 2586 2587 2588 2589
	if (reg == APIC_DFR || reg == APIC_ICR2) {
		apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
			   reg);
		return 1;
	}

2590
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2591
		return 1;
2592
	if (reg == APIC_ICR)
2593
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2594 2595 2596 2597 2598

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2599 2600 2601 2602 2603

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2604
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2605 2606 2607 2608
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2609 2610
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2611 2612 2613 2614 2615 2616 2617
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2618
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2619 2620
		return 1;

2621
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2622 2623
		return 1;
	if (reg == APIC_ICR)
2624
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2625 2626 2627 2628 2629

	*data = (((u64)high) << 32) | low;

	return 0;
}
2630 2631 2632 2633 2634 2635 2636 2637 2638 2639

int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
{
	u64 addr = data & ~KVM_MSR_ENABLED;
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2640
	return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
2641
					 addr, sizeof(u8));
2642
}
2643

2644 2645 2646
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2647
	u8 sipi_vector;
2648
	unsigned long pe;
2649

2650
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2651 2652
		return;

2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663
	/*
	 * INITs are latched while in SMM.  Because an SMM CPU cannot
	 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
	 * and delay processing of INIT until the next RSM.
	 */
	if (is_smm(vcpu)) {
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2664

2665
	pe = xchg(&apic->pending_events, 0);
2666
	if (test_bit(KVM_APIC_INIT, &pe)) {
2667
		kvm_vcpu_reset(vcpu, true);
2668 2669 2670 2671 2672
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2673
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2674 2675 2676 2677
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
N
Nadav Amit 已提交
2678
		apic_debug("vcpu %d received sipi with vector # %x\n",
2679 2680 2681 2682 2683 2684
			 vcpu->vcpu_id, sipi_vector);
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2685 2686 2687 2688
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2689
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2690
}
2691 2692 2693 2694 2695 2696

void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}