lapic.c 62.6 KB
Newer Older
E
Eddie Dong 已提交
1 2 3 4 5 6 7

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
8
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
9 10 11 12 13 14 15 16 17 18 19 20
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 */

21
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
22 23 24 25 26 27
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
28
#include <linux/export.h>
R
Roman Zippel 已提交
29
#include <linux/math64.h>
30
#include <linux/slab.h>
E
Eddie Dong 已提交
31 32 33 34 35
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
36
#include <asm/delay.h>
A
Arun Sharma 已提交
37
#include <linux/atomic.h>
38
#include <linux/jump_label.h>
39
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
40
#include "irq.h"
41
#include "trace.h"
42
#include "x86.h"
A
Avi Kivity 已提交
43
#include "cpuid.h"
44
#include "hyperv.h"
E
Eddie Dong 已提交
45

46 47 48 49 50 51
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
52 53 54 55 56 57 58 59 60 61 62
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

#define APIC_BUS_CYCLE_NS 1

/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
#define apic_debug(fmt, arg...)

/* 14 is the version for Xeon and Pentium 8.4.8*/
63
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
64 65 66 67 68 69
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define APIC_SHORT_MASK			0xc0000
#define APIC_DEST_NOSHORT		0x0
#define APIC_DEST_MASK			0x800
#define MAX_APIC_VECTOR			256
70
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
71

72 73 74
#define APIC_BROADCAST			0xFF
#define X2APIC_BROADCAST		0xFFFFFFFFul

M
Michael S. Tsirkin 已提交
75 76 77 78 79
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

80 81 82 83 84 85 86 87
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

E
Eddie Dong 已提交
88 89 90 91 92
static inline void apic_clear_vector(int vec, void *bitmap)
{
	clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

M
Michael S. Tsirkin 已提交
93 94 95 96 97 98 99 100 101 102
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

103
struct static_key_deferred apic_hw_disabled __read_mostly;
104 105
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
106 107
static inline int apic_enabled(struct kvm_lapic *apic)
{
108
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
109 110
}

E
Eddie Dong 已提交
111 112 113 114 115 116 117
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

118 119 120 121 122 123 124 125 126 127
static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
{
	return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
}

static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

128 129 130 131 132
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
133
		u32 max_apic_id = map->max_apic_id;
134 135 136 137 138 139 140 141 142

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
143

144 145 146 147 148 149 150
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
151
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
152 153 154 155 156 157
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
158 159
}

160
static void kvm_apic_map_free(struct rcu_head *rcu)
161
{
162
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
163

164
	kvfree(map);
165 166
}

167 168 169 170 171
static void recalculate_apic_map(struct kvm *kvm)
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
172
	u32 max_id = 255; /* enough space for any xAPIC ID */
173 174 175

	mutex_lock(&kvm->arch.apic_map_lock);

R
Radim Krčmář 已提交
176 177
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
178
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
179

M
Michal Hocko 已提交
180 181
	new = kvzalloc(sizeof(struct kvm_apic_map) +
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1), GFP_KERNEL);
R
Radim Krčmář 已提交
182

183 184 185
	if (!new)
		goto out;

R
Radim Krčmář 已提交
186 187
	new->max_apic_id = max_id;

188 189
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
190 191
		struct kvm_lapic **cluster;
		u16 mask;
192 193 194
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
195

196 197 198
		if (!kvm_apic_present(vcpu))
			continue;

199 200 201 202 203 204 205 206 207 208 209 210 211
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
212

213 214
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

215 216 217 218
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
219
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
220 221 222 223 224
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

225
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
226 227
			continue;

228 229
		if (mask)
			cluster[ffs(mask) - 1] = apic;
230 231 232 233 234 235 236 237
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
238
		call_rcu(&old->rcu, kvm_apic_map_free);
239

240
	kvm_make_scan_ioapic_request(kvm);
241 242
}

243 244
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
245
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
246

247
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
248 249 250 251

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
		if (enabled) {
252 253 254 255 256 257 258
			static_key_slow_dec_deferred(&apic_sw_disabled);
			recalculate_apic_map(apic->vcpu->kvm);
		} else
			static_key_slow_inc(&apic_sw_disabled.key);
	}
}

259
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
260
{
261
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
262 263 264 265 266
	recalculate_apic_map(apic->vcpu->kvm);
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
267
	kvm_lapic_set_reg(apic, APIC_LDR, id);
268 269 270
	recalculate_apic_map(apic->vcpu->kvm);
}

271
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
272 273 274
{
	u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));

275 276
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

277
	kvm_lapic_set_reg(apic, APIC_ID, id);
278
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
279 280 281
	recalculate_apic_map(apic->vcpu->kvm);
}

E
Eddie Dong 已提交
282 283
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
284
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
285 286 287 288
}

static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
{
289
	return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
E
Eddie Dong 已提交
290 291
}

292 293
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
294
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
295 296
}

E
Eddie Dong 已提交
297 298
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
299
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
300 301 302 303
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
304
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
305 306
}

307 308 309 310 311
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

312 313 314 315 316 317
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	struct kvm_cpuid_entry2 *feat;
	u32 v = APIC_VERSION;

318
	if (!lapic_in_kernel(vcpu))
319 320 321 322 323
		return;

	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
		v |= APIC_LVR_DIRECTED_EOI;
324
	kvm_lapic_set_reg(apic, APIC_LVR, v);
325 326
}

327
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
328
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
329 330 331 332 333 334 335 336
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
337 338
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
339

340 341 342 343
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
344
			return __fls(*reg) + vec;
345
	}
E
Eddie Dong 已提交
346

347
	return -1;
E
Eddie Dong 已提交
348 349
}

M
Michael S. Tsirkin 已提交
350 351
static u8 count_vectors(void *bitmap)
{
352 353
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
354
	u8 count = 0;
355 356 357 358 359 360

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
361 362 363
	return count;
}

364
int __kvm_apic_update_irr(u32 *pir, void *regs)
365
{
366 367 368
	u32 i, vec;
	u32 pir_val, irr_val;
	int max_irr = -1;
369

370
	for (i = vec = 0; i <= 7; i++, vec += 32) {
371
		pir_val = READ_ONCE(pir[i]);
372
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
373
		if (pir_val) {
374 375
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
376
		}
377 378
		if (irr_val)
			max_irr = __fls(irr_val) + vec;
379
	}
380 381

	return max_irr;
382
}
383 384
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

385
int kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
386 387 388
{
	struct kvm_lapic *apic = vcpu->arch.apic;

389
	return __kvm_apic_update_irr(pir, apic->regs);
390
}
391 392
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

393
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
394
{
395
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
396 397 398 399 400 401
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

402 403 404 405
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
406 407 408 409
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
410 411 412 413 414
	ASSERT(result == -1 || result >= 16);

	return result;
}

415 416
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
417 418 419 420
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

421
	if (unlikely(vcpu->arch.apicv_active)) {
422
		/* need to update RVI */
423
		apic_clear_vector(vec, apic->regs + APIC_IRR);
424 425
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
426 427 428 429 430
	} else {
		apic->irr_pending = false;
		apic_clear_vector(vec, apic->regs + APIC_IRR);
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
431
	}
432 433
}

M
Michael S. Tsirkin 已提交
434 435
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
436 437 438 439 440 441
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
442

M
Michael S. Tsirkin 已提交
443
	/*
444 445 446
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
447
	 */
448
	if (unlikely(vcpu->arch.apicv_active))
449
		kvm_x86_ops->hwapic_isr_update(vcpu, vec);
450 451 452 453 454 455 456 457 458 459
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
460 461
}

462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
481 482
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
483 484 485 486 487 488 489 490 491 492 493 494 495
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
496
	if (unlikely(vcpu->arch.apicv_active))
497
		kvm_x86_ops->hwapic_isr_update(vcpu,
498 499
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
500
		--apic->isr_count;
501 502 503
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
504 505
}

506 507
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
508 509 510 511 512
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
513
	return apic_find_highest_irr(vcpu->arch.apic);
514
}
515
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
516

517
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
518
			     int vector, int level, int trig_mode,
519
			     struct dest_map *dest_map);
520

521
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
522
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
523
{
524
	struct kvm_lapic *apic = vcpu->arch.apic;
525

526
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
527
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
528 529
}

530 531
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
532 533 534

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
535 536 537 538
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
539 540 541

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
542 543 544 545 546 547 548 549 550 551 552 553
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
	if (pv_eoi_get_user(vcpu, &val) < 0)
		apic_debug("Can't read EOI MSR value: 0x%llx\n",
554
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
555 556 557 558 559 560 561
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
		apic_debug("Can't set EOI MSR value: 0x%llx\n",
562
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
563 564 565 566 567 568 569 570 571
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
		apic_debug("Can't clear EOI MSR value: 0x%llx\n",
572
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
573 574 575 576 577
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

578 579
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
580
	int highest_irr;
581 582 583 584
	if (kvm_x86_ops->sync_pir_to_irr && apic->vcpu->arch.apicv_active)
		highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
	else
		highest_irr = apic_find_highest_irr(apic);
585 586 587 588 589 590
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
591
{
592
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
593 594
	int isr;

595 596
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
597 598 599 600 601 602 603 604 605 606 607
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

	apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
		   apic, ppr, isr, isrv);

608 609
	*new_ppr = ppr;
	if (old_ppr != ppr)
610
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
611 612 613 614 615 616 617 618

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

619 620
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
621
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
622 623
}

624 625 626 627 628 629
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
630 631
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
632
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
633 634 635
	apic_update_ppr(apic);
}

636
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
637
{
638 639
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
640 641
}

642
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
643
{
644 645 646 647
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
648
		return mda == kvm_x2apic_id(apic);
649

650 651 652 653 654 655 656 657 658
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

659
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
660 661
}

662
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
663
{
G
Gleb Natapov 已提交
664 665
	u32 logical_id;

666
	if (kvm_apic_broadcast(apic, mda))
667
		return true;
668

669
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
670

671
	if (apic_x2apic_mode(apic))
672 673
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
674

675
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
676

677
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
678
	case APIC_DFR_FLAT:
679
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
680
	case APIC_DFR_CLUSTER:
681 682
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
683
	default:
684
		apic_debug("Bad DFR vcpu %d: %08x\n",
685
			   apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
686
		return false;
E
Eddie Dong 已提交
687 688 689
	}
}

690 691
/* The KVM local APIC implementation has two quirks:
 *
692 693 694
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
695 696 697 698 699 700 701 702 703 704
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
705
 */
706 707
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
708 709 710
{
	bool ipi = source != NULL;

711
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
712
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
713 714
		return X2APIC_BROADCAST;

715
	return dest_id;
716 717
}

718
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
719
			   int short_hand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
720
{
721
	struct kvm_lapic *target = vcpu->arch.apic;
722
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
723 724

	apic_debug("target %p, source %p, dest 0x%x, "
725
		   "dest_mode 0x%x, short_hand 0x%x\n",
E
Eddie Dong 已提交
726 727
		   target, source, dest, dest_mode, short_hand);

Z
Zachary Amsden 已提交
728
	ASSERT(target);
E
Eddie Dong 已提交
729 730
	switch (short_hand) {
	case APIC_DEST_NOSHORT:
731
		if (dest_mode == APIC_DEST_PHYSICAL)
732
			return kvm_apic_match_physical_addr(target, mda);
733
		else
734
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
735
	case APIC_DEST_SELF:
736
		return target == source;
E
Eddie Dong 已提交
737
	case APIC_DEST_ALLINC:
738
		return true;
E
Eddie Dong 已提交
739
	case APIC_DEST_ALLBUT:
740
		return target != source;
E
Eddie Dong 已提交
741
	default:
742 743
		apic_debug("kvm: apic: Bad dest shorthand value %x\n",
			   short_hand);
744
		return false;
E
Eddie Dong 已提交
745 746
	}
}
747
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
748

749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

765 766 767 768 769 770 771 772 773
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

774 775
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
776
{
777 778 779 780 781 782 783 784 785 786 787 788
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
789

790 791
	return false;
}
792

793 794 795 796 797 798 799 800 801 802 803 804 805
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
806

807 808 809 810 811
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
812 813
		return false;

814
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
815 816
		return false;

817
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
818
		if (irq->dest_id > map->max_apic_id) {
819 820 821 822 823
			*bitmap = 0;
		} else {
			*dst = &map->phys_map[irq->dest_id];
			*bitmap = 1;
		}
824
		return true;
825
	}
826

827 828 829
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
830
		return false;
831

832 833
	if (!kvm_lowest_prio_delivery(irq))
		return true;
834

835 836 837 838 839 840 841 842 843 844
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
845
		}
846 847 848
	} else {
		if (!*bitmap)
			return true;
849

850 851
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
852

853 854 855 856 857 858
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
859

860
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
861

862 863
	return true;
}
864

865 866 867 868 869 870 871 872
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
873

874
	*r = -1;
875

876 877 878 879
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
880

881 882
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
883

884 885 886 887 888 889 890 891
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
	if (ret)
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			if (*r < 0)
				*r = 0;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
892 893 894 895 896 897
		}

	rcu_read_unlock();
	return ret;
}

898 899 900 901 902 903 904 905 906 907 908 909 910 911
/*
 * This routine tries to handler interrupts in posted mode, here is how
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
 *   to find the destinaiton vCPU.
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
912 913 914 915
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
916 917
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
918 919 920 921 922 923 924 925
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

926 927 928
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
929

930 931 932
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
933
		}
934 935 936 937 938 939
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
940 941 942 943 944
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
945
			     int vector, int level, int trig_mode,
946
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
947
{
948
	int result = 0;
949
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
950

951 952
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
953 954
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
955 956
		vcpu->arch.apic_arb_prio++;
	case APIC_DM_FIXED:
957 958 959
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
960 961 962 963
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

964 965
		result = 1;

966
		if (dest_map) {
967
			__set_bit(vcpu->vcpu_id, dest_map->map);
968 969
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
970

971 972
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
973
				kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
974 975 976 977
			else
				apic_clear_vector(vector, apic->regs + APIC_TMR);
		}

978
		if (vcpu->arch.apicv_active)
979
			kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
980
		else {
981
			kvm_lapic_set_irr(vector, apic);
982 983 984 985

			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
986 987 988
		break;

	case APIC_DM_REMRD:
989 990 991 992
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
993 994 995
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
996 997 998
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
999
		break;
1000

E
Eddie Dong 已提交
1001
	case APIC_DM_NMI:
1002
		result = 1;
1003
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1004
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1005 1006 1007
		break;

	case APIC_DM_INIT:
1008
		if (!trig_mode || level) {
1009
			result = 1;
1010 1011 1012 1013 1014
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
			/* make sure pending_events is visible before sending
			 * the request */
			smp_wmb();
1015
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1016 1017
			kvm_vcpu_kick(vcpu);
		} else {
1018 1019
			apic_debug("Ignoring de-assert INIT to vcpu %d\n",
				   vcpu->vcpu_id);
1020
		}
E
Eddie Dong 已提交
1021 1022 1023
		break;

	case APIC_DM_STARTUP:
1024 1025
		apic_debug("SIPI to vcpu %d vector 0x%02x\n",
			   vcpu->vcpu_id, vector);
1026 1027 1028 1029 1030 1031 1032
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1033 1034
		break;

1035 1036 1037 1038 1039 1040 1041 1042
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1043 1044 1045 1046 1047 1048 1049 1050
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1051
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1052
{
1053
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1054 1055
}

1056 1057
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1058
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1059 1060
}

1061 1062
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1063 1064 1065 1066 1067
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1068

1069 1070 1071 1072 1073
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1074
	}
1075 1076 1077 1078 1079 1080 1081

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1082 1083
}

1084
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1085 1086
{
	int vector = apic_find_highest_isr(apic);
1087 1088 1089

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1090 1091 1092 1093 1094
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1095
		return vector;
E
Eddie Dong 已提交
1096

M
Michael S. Tsirkin 已提交
1097
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1098 1099
	apic_update_ppr(apic);

1100 1101 1102
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1103
	kvm_ioapic_send_eoi(apic, vector);
1104
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1105
	return vector;
E
Eddie Dong 已提交
1106 1107
}

1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

E
Eddie Dong 已提交
1123 1124
static void apic_send_ipi(struct kvm_lapic *apic)
{
1125 1126
	u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
	u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
1127
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1128

1129 1130 1131
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1132
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1133 1134
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1135
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1136 1137 1138 1139
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1140

1141 1142
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

E
Eddie Dong 已提交
1143 1144
	apic_debug("icr_high 0x%x, icr_low 0x%x, "
		   "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
1145 1146
		   "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
		   "msi_redir_hint 0x%x\n",
G
Glauber Costa 已提交
1147
		   icr_high, icr_low, irq.shorthand, irq.dest_id,
1148
		   irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
1149
		   irq.vector, irq.msi_redir_hint);
1150

1151
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1152 1153 1154 1155
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1156
	ktime_t remaining, now;
1157
	s64 ns;
1158
	u32 tmcct;
E
Eddie Dong 已提交
1159 1160 1161

	ASSERT(apic != NULL);

1162
	/* if initial count is 0, current count should also be 0 */
1163
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1164
		apic->lapic_timer.period == 0)
1165 1166
		return 0;

1167
	now = ktime_get();
1168
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1169
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1170
		remaining = 0;
1171

1172 1173 1174
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1175 1176 1177 1178

	return tmcct;
}

1179 1180 1181 1182 1183
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1184
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1185
	run->tpr_access.rip = kvm_rip_read(vcpu);
1186 1187 1188 1189 1190 1191 1192 1193 1194
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1195 1196 1197 1198 1199 1200 1201 1202 1203
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
1204
		apic_debug("Access APIC ARBPRI register which is for P6\n");
E
Eddie Dong 已提交
1205 1206 1207
		break;

	case APIC_TMCCT:	/* Timer CCR */
1208 1209 1210
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1211 1212
		val = apic_get_tmcct(apic);
		break;
1213 1214
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1215
		val = kvm_lapic_get_reg(apic, offset);
1216
		break;
1217 1218 1219
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1220
	default:
1221
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1222 1223 1224 1225 1226 1227
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1228 1229 1230 1231 1232
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1233
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1234
		void *data)
E
Eddie Dong 已提交
1235 1236 1237
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1238
	/* this bitmask has a bit cleared for each reserved register */
G
Gleb Natapov 已提交
1239
	static const u64 rmask = 0x43ff01ffffffe70cULL;
E
Eddie Dong 已提交
1240 1241

	if ((alignment + len) > 4) {
1242 1243
		apic_debug("KVM_APIC_READ: alignment error %x %d\n",
			   offset, len);
G
Gleb Natapov 已提交
1244
		return 1;
E
Eddie Dong 已提交
1245
	}
G
Gleb Natapov 已提交
1246 1247

	if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
1248 1249
		apic_debug("KVM_APIC_READ: read reserved register %x\n",
			   offset);
G
Gleb Natapov 已提交
1250 1251 1252
		return 1;
	}

E
Eddie Dong 已提交
1253 1254
	result = __apic_read(apic, offset & ~0xf);

1255 1256
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1268
	return 0;
E
Eddie Dong 已提交
1269
}
1270
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1271

G
Gleb Natapov 已提交
1272 1273
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1274
	return kvm_apic_hw_enabled(apic) &&
G
Gleb Natapov 已提交
1275 1276 1277 1278
	    addr >= apic->base_address &&
	    addr < apic->base_address + LAPIC_MMIO_LENGTH;
}

1279
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1280 1281 1282 1283 1284 1285 1286 1287
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1288
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1289 1290 1291 1292

	return 0;
}

E
Eddie Dong 已提交
1293 1294 1295 1296
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1297
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1298 1299
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1300
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1301 1302

	apic_debug("timer divide count is 0x%x\n",
G
Glauber Costa 已提交
1303
				   apic->divide_count);
E
Eddie Dong 已提交
1304 1305
}

1306 1307
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1308
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1309 1310 1311 1312 1313 1314 1315 1316
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
		apic->lapic_timer.timer_mode = timer_mode;
		hrtimer_cancel(&apic->lapic_timer.timer);
	}
}

1317 1318 1319
static void apic_timer_expired(struct kvm_lapic *apic)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
1320
	struct swait_queue_head *q = &vcpu->wq;
1321
	struct kvm_timer *ktimer = &apic->lapic_timer;
1322 1323 1324 1325 1326

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	atomic_inc(&apic->lapic_timer.pending);
1327
	kvm_set_pending_timer(vcpu);
1328

1329 1330
	if (swait_active(q))
		swake_up(q);
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343

	if (apic_lvtt_tscdeadline(apic))
		ktimer->expired_tscdeadline = ktimer->tscdeadline;
}

/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1344
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1345 1346 1347

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1348
		void *bitmap = apic->regs + APIC_ISR;
1349

1350
		if (vcpu->arch.apicv_active)
1351 1352 1353 1354
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1355 1356 1357 1358 1359 1360 1361 1362 1363
	}
	return false;
}

void wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;

1364
	if (!lapic_in_kernel(vcpu))
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
		return;

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	if (!lapic_timer_int_injected(vcpu))
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1375
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1376
	trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
1377 1378 1379

	/* __delay is delay_tsc whenever the hardware has TSC, thus always.  */
	if (guest_tsc < tsc_deadline)
1380 1381
		__delay(min(tsc_deadline - guest_tsc,
			nsec_to_cycles(vcpu, lapic_timer_advance_ns)));
1382 1383
}

1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
	u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1399
	now = ktime_get();
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
	if (likely(tscdeadline > guest_tsc)) {
		ns = (tscdeadline - guest_tsc) * 1000000ULL;
		do_div(ns, this_tsc_khz);
		expire = ktime_add_ns(now, ns);
		expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
		hrtimer_start(&apic->lapic_timer.timer,
				expire, HRTIMER_MODE_ABS_PINNED);
	} else
		apic_timer_expired(apic);

	local_irq_restore(flags);
}

1414
static void start_sw_period(struct kvm_lapic *apic)
1415 1416 1417 1418 1419
{
	if (!apic->lapic_timer.period)
		return;

	if (apic_lvtt_oneshot(apic) &&
1420
	    ktime_after(ktime_get(),
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
			apic->lapic_timer.target_expiration)) {
		apic_timer_expired(apic);
		return;
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
		HRTIMER_MODE_ABS_PINNED);
}

static bool set_target_expiration(struct kvm_lapic *apic)
1432 1433
{
	ktime_t now;
1434
	u64 tscl = rdtsc();
1435

1436
	now = ktime_get();
1437
	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1438
		* APIC_BUS_CYCLE_NS * apic->divide_count;
1439 1440

	if (!apic->lapic_timer.period)
1441 1442
		return false;

1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
	if (apic_lvtt_period(apic)) {
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}

	apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
		   PRIx64 ", "
		   "timer initial count 0x%x, period %lldns, "
		   "expire @ 0x%016" PRIx64 ".\n", __func__,
		   APIC_BUS_CYCLE_NS, ktime_to_ns(now),
		   kvm_lapic_get_reg(apic, APIC_TMICT),
		   apic->lapic_timer.period,
		   ktime_to_ns(ktime_add_ns(now,
				apic->lapic_timer.period)));
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484

	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1485 1486
}

1487 1488
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1489 1490 1491
	if (!lapic_in_kernel(vcpu))
		return false;

1492 1493 1494 1495
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1496
static void cancel_hv_timer(struct kvm_lapic *apic)
1497
{
1498
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1499
	preempt_disable();
1500 1501
	kvm_x86_ops->cancel_hv_timer(apic->vcpu);
	apic->lapic_timer.hv_timer_in_use = false;
1502
	preempt_enable();
1503 1504
}

1505
static bool start_hv_timer(struct kvm_lapic *apic)
1506
{
1507 1508
	struct kvm_timer *ktimer = &apic->lapic_timer;
	int r;
1509

1510 1511 1512
	if (!kvm_x86_ops->set_hv_timer)
		return false;

1513 1514 1515 1516 1517 1518 1519 1520 1521
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return false;

	r = kvm_x86_ops->set_hv_timer(apic->vcpu, ktimer->tscdeadline);
	if (r < 0)
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1522

1523 1524 1525 1526 1527 1528 1529
	/*
	 * Also recheck ktimer->pending, in case the sw timer triggered in
	 * the window.  For periodic timer, leave the hv timer running for
	 * simplicity, and the deadline will be recomputed on the next vmexit.
	 */
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return false;
1530 1531

	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, true);
1532 1533 1534
	return true;
}

1535
static void start_sw_timer(struct kvm_lapic *apic)
1536
{
1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
	struct kvm_timer *ktimer = &apic->lapic_timer;
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1549

1550 1551 1552 1553
static void restart_apic_timer(struct kvm_lapic *apic)
{
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1554 1555
}

1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	WARN_ON(swait_active(&vcpu->wq));
	cancel_hv_timer(apic);
	apic_timer_expired(apic);

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1567
		restart_apic_timer(apic);
1568 1569 1570 1571
	}
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1572 1573
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1574
	restart_apic_timer(vcpu->arch.apic);
1575 1576 1577 1578 1579 1580 1581 1582
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	/* Possibly the TSC deadline timer is not enabled yet */
1583 1584 1585 1586
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1587

1588 1589 1590
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1591

1592 1593
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1594 1595
}

E
Eddie Dong 已提交
1596 1597
static void start_apic_timer(struct kvm_lapic *apic)
{
1598
	atomic_set(&apic->lapic_timer.pending, 0);
1599

1600 1601 1602 1603 1604
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
	    && !set_target_expiration(apic))
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1605 1606
}

1607 1608
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1609
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1610

1611 1612 1613
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1614 1615
			apic_debug("Receive NMI setting on APIC_LVT0 "
				   "for cpu %d\n", apic->vcpu->vcpu_id);
1616
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1617 1618 1619
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1620 1621
}

1622
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1623
{
G
Gleb Natapov 已提交
1624
	int ret = 0;
E
Eddie Dong 已提交
1625

G
Gleb Natapov 已提交
1626
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1627

G
Gleb Natapov 已提交
1628
	switch (reg) {
E
Eddie Dong 已提交
1629
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1630
		if (!apic_x2apic_mode(apic))
1631
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1632 1633
		else
			ret = 1;
E
Eddie Dong 已提交
1634 1635 1636
		break;

	case APIC_TASKPRI:
1637
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1638 1639 1640 1641 1642 1643 1644 1645
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1646
		if (!apic_x2apic_mode(apic))
1647
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1648 1649
		else
			ret = 1;
E
Eddie Dong 已提交
1650 1651 1652
		break;

	case APIC_DFR:
1653
		if (!apic_x2apic_mode(apic)) {
1654
			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1655 1656
			recalculate_apic_map(apic->vcpu->kvm);
		} else
G
Gleb Natapov 已提交
1657
			ret = 1;
E
Eddie Dong 已提交
1658 1659
		break;

1660 1661
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1662
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1663
			mask |= APIC_SPIV_DIRECTED_EOI;
1664
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1665 1666 1667 1668
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

1669
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
1670
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
1671
						       APIC_LVTT + 0x10 * i);
1672
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
1673 1674
					     lvt_val | APIC_LVT_MASKED);
			}
1675
			apic_update_lvtt(apic);
1676
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
1677 1678 1679

		}
		break;
1680
	}
E
Eddie Dong 已提交
1681 1682
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
1683
		kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
E
Eddie Dong 已提交
1684 1685 1686 1687
		apic_send_ipi(apic);
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
1688 1689
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
1690
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
1691 1692
		break;

1693
	case APIC_LVT0:
1694
		apic_manage_nmi_watchdog(apic, val);
E
Eddie Dong 已提交
1695 1696 1697 1698 1699
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
	case APIC_LVTERR:
		/* TODO: Check vector */
1700
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
1701 1702
			val |= APIC_LVT_MASKED;

G
Gleb Natapov 已提交
1703
		val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1704
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
1705 1706 1707

		break;

1708
	case APIC_LVTT:
1709
		if (!kvm_apic_sw_enabled(apic))
1710 1711
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1712
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
1713
		apic_update_lvtt(apic);
1714 1715
		break;

E
Eddie Dong 已提交
1716
	case APIC_TMICT:
1717 1718 1719
		if (apic_lvtt_tscdeadline(apic))
			break;

1720
		hrtimer_cancel(&apic->lapic_timer.timer);
1721
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
1722
		start_apic_timer(apic);
G
Gleb Natapov 已提交
1723
		break;
E
Eddie Dong 已提交
1724 1725 1726

	case APIC_TDCR:
		if (val & 4)
1727
			apic_debug("KVM_WRITE:TDCR %x\n", val);
1728
		kvm_lapic_set_reg(apic, APIC_TDCR, val);
E
Eddie Dong 已提交
1729 1730 1731
		update_divide_count(apic);
		break;

G
Gleb Natapov 已提交
1732 1733
	case APIC_ESR:
		if (apic_x2apic_mode(apic) && val != 0) {
1734
			apic_debug("KVM_WRITE:ESR not zero %x\n", val);
G
Gleb Natapov 已提交
1735 1736 1737 1738 1739 1740
			ret = 1;
		}
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
1741
			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
G
Gleb Natapov 已提交
1742 1743 1744
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
1745
	default:
G
Gleb Natapov 已提交
1746
		ret = 1;
E
Eddie Dong 已提交
1747 1748
		break;
	}
G
Gleb Natapov 已提交
1749 1750 1751 1752
	if (ret)
		apic_debug("Local APIC Write to read-only register %x\n", reg);
	return ret;
}
1753
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
1754

1755
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
	if (len != 4 || (offset & 0xf)) {
		/* Don't shout loud, $infamous_os would cause only noise. */
		apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
1773
		return 0;
G
Gleb Natapov 已提交
1774 1775 1776 1777 1778 1779 1780 1781 1782
	}

	val = *(u32*)data;

	/* too common printing */
	if (offset != APIC_EOI)
		apic_debug("%s: offset 0x%x with length 0x%x, and value is "
			   "0x%x\n", __func__, offset, len, val);

1783
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
1784

1785
	return 0;
E
Eddie Dong 已提交
1786 1787
}

1788 1789
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
1790
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1791 1792 1793
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

1794 1795 1796 1797 1798 1799 1800 1801
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

1802
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
1803 1804

	/* TODO: optimize to just emulate side effect w/o one more write */
1805
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
1806 1807 1808
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

1809
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
1810
{
1811 1812
	struct kvm_lapic *apic = vcpu->arch.apic;

1813
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
1814 1815
		return;

1816
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
1817

1818 1819 1820
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

1821
	if (!apic->sw_enabled)
1822
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
1823

1824 1825 1826 1827
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
1828 1829 1830 1831 1832 1833 1834
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
1835 1836 1837 1838
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1839 1840
	if (!lapic_in_kernel(vcpu) ||
		!apic_lvtt_tscdeadline(apic))
1841 1842 1843 1844 1845 1846 1847 1848 1849
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1850
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
1851
			apic_lvtt_period(apic))
1852 1853 1854 1855 1856 1857 1858
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
1859 1860
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
1861
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1862

A
Avi Kivity 已提交
1863
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
1864
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
1865 1866 1867 1868 1869 1870
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

1871
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
1872 1873 1874 1875 1876 1877

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
1878
	u64 old_value = vcpu->arch.apic_base;
1879
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1880

1881
	if (!apic)
E
Eddie Dong 已提交
1882
		value |= MSR_IA32_APICBASE_BSP;
1883

1884 1885
	vcpu->arch.apic_base = value;

1886 1887 1888 1889 1890 1891
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
		kvm_update_cpuid(vcpu);

	if (!apic)
		return;

1892
	/* update jump label if enable bit changes */
1893
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
1894 1895
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
1896
			static_key_slow_dec_deferred(&apic_hw_disabled);
1897
		} else {
1898
			static_key_slow_inc(&apic_hw_disabled.key);
1899 1900
			recalculate_apic_map(vcpu->kvm);
		}
1901 1902
	}

1903 1904
	if ((old_value ^ value) & X2APIC_ENABLE) {
		if (value & X2APIC_ENABLE) {
1905
			kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
1906 1907 1908
			kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
		} else
			kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
G
Gleb Natapov 已提交
1909
	}
1910

1911
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
1912 1913
			     MSR_IA32_APICBASE_BASE;

1914 1915 1916 1917
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");

E
Eddie Dong 已提交
1918 1919
	/* with FSB delivery interrupt, we can restart APIC functionality */
	apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
1920
		   "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
1921 1922 1923

}

1924
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
1925 1926 1927 1928
{
	struct kvm_lapic *apic;
	int i;

1929
	apic_debug("%s\n", __func__);
E
Eddie Dong 已提交
1930 1931

	ASSERT(vcpu);
1932
	apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1933 1934 1935
	ASSERT(apic != NULL);

	/* Stop the timer in case it's a reset to an active apic */
1936
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
1937

1938 1939 1940
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
1941
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
1942
	}
1943
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
1944

1945 1946
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
1947
	apic_update_lvtt(apic);
1948 1949
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
1950
		kvm_lapic_set_reg(apic, APIC_LVT0,
1951
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
1952
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
1953

1954
	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
1955
	apic_set_spiv(apic, 0xff);
1956
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
1957 1958
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
1959 1960 1961 1962 1963
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
1964
	for (i = 0; i < 8; i++) {
1965 1966 1967
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
1968
	}
1969 1970
	apic->irr_pending = vcpu->arch.apicv_active;
	apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
M
Michael S. Tsirkin 已提交
1971
	apic->highest_isr_cache = -1;
1972
	update_divide_count(apic);
1973
	atomic_set(&apic->lapic_timer.pending, 0);
1974
	if (kvm_vcpu_is_bsp(vcpu))
1975 1976
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
1977
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
1978 1979
	apic_update_ppr(apic);

1980
	vcpu->arch.apic_arb_prio = 0;
1981
	vcpu->arch.apic_attention = 0;
1982

1983
	apic_debug("%s: vcpu=%p, id=0x%x, base_msr="
1984
		   "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
1985
		   vcpu, kvm_lapic_get_reg(apic, APIC_ID),
1986
		   vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
1987 1988 1989 1990 1991 1992 1993
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
1994

A
Avi Kivity 已提交
1995
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1996
{
1997
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
1998 1999
}

2000 2001
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2002
	struct kvm_lapic *apic = vcpu->arch.apic;
2003

2004
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2005
		return atomic_read(&apic->lapic_timer.pending);
2006 2007 2008 2009

	return 0;
}

A
Avi Kivity 已提交
2010
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2011
{
2012
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2013 2014
	int vector, mode, trig_mode;

2015
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2016 2017 2018
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2019 2020
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2021 2022 2023
	}
	return 0;
}
2024

2025
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2026
{
2027 2028 2029 2030
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2031 2032
}

G
Gregory Haskins 已提交
2033 2034 2035 2036 2037
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2038 2039 2040
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2041
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2042

2043
	apic_timer_expired(apic);
2044

A
Avi Kivity 已提交
2045
	if (lapic_is_periodic(apic)) {
2046
		advance_periodic_target_expiration(apic);
2047 2048 2049 2050 2051 2052
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

E
Eddie Dong 已提交
2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
int kvm_create_lapic(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);
	apic_debug("apic_init %d\n", vcpu->vcpu_id);

	apic = kzalloc(sizeof(*apic), GFP_KERNEL);
	if (!apic)
		goto nomem;

2064
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2065

2066 2067
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
	if (!apic->regs) {
E
Eddie Dong 已提交
2068 2069
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2070
		goto nomem_free_apic;
E
Eddie Dong 已提交
2071 2072 2073
	}
	apic->vcpu = vcpu;

2074
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2075
		     HRTIMER_MODE_ABS_PINNED);
2076
	apic->lapic_timer.timer.function = apic_timer_fn;
2077

2078 2079 2080 2081 2082
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
	 * thinking that APIC satet has changed.
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2083
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
2084
	kvm_lapic_reset(vcpu, false);
G
Gregory Haskins 已提交
2085
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2086 2087

	return 0;
2088 2089
nomem_free_apic:
	kfree(apic);
E
Eddie Dong 已提交
2090 2091 2092 2093 2094 2095
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2096
	struct kvm_lapic *apic = vcpu->arch.apic;
2097
	u32 ppr;
E
Eddie Dong 已提交
2098

2099
	if (!apic_enabled(apic))
E
Eddie Dong 已提交
2100 2101
		return -1;

2102 2103
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2104 2105
}

Q
Qing He 已提交
2106 2107
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2108
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2109 2110
	int r = 0;

2111
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2112 2113 2114 2115
		r = 1;
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
		r = 1;
Q
Qing He 已提交
2116 2117 2118
	return r;
}

2119 2120
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2121
	struct kvm_lapic *apic = vcpu->arch.apic;
2122

2123
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2124
		kvm_apic_local_deliver(apic, APIC_LVTT);
2125 2126
		if (apic_lvtt_tscdeadline(apic))
			apic->lapic_timer.tscdeadline = 0;
2127 2128
		if (apic_lvtt_oneshot(apic)) {
			apic->lapic_timer.tscdeadline = 0;
T
Thomas Gleixner 已提交
2129
			apic->lapic_timer.target_expiration = 0;
2130
		}
2131
		atomic_set(&apic->lapic_timer.pending, 0);
2132 2133 2134
	}
}

E
Eddie Dong 已提交
2135 2136 2137
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2138
	struct kvm_lapic *apic = vcpu->arch.apic;
2139
	u32 ppr;
E
Eddie Dong 已提交
2140 2141 2142 2143

	if (vector == -1)
		return -1;

2144 2145 2146 2147 2148 2149 2150
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2151
	apic_clear_irr(vector, apic);
2152
	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2153 2154 2155 2156 2157
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2158
		apic_update_ppr(apic);
2159 2160 2161 2162 2163 2164 2165 2166 2167
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2168 2169
	}

E
Eddie Dong 已提交
2170 2171
	return vector;
}
2172

2173 2174 2175 2176 2177 2178
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);

2179 2180 2181 2182 2183 2184 2185 2186 2187
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2200
{
2201
	struct kvm_lapic *apic = vcpu->arch.apic;
2202 2203
	int r;

2204

2205
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2206 2207
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2208 2209 2210 2211

	r = kvm_apic_state_fixup(vcpu, s, true);
	if (r)
		return r;
2212
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
2213 2214

	recalculate_apic_map(vcpu->kvm);
2215 2216
	kvm_apic_set_version(vcpu);

2217
	apic_update_ppr(apic);
2218
	hrtimer_cancel(&apic->lapic_timer.timer);
2219
	apic_update_lvtt(apic);
2220
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2221 2222
	update_divide_count(apic);
	start_apic_timer(apic);
2223
	apic->irr_pending = true;
2224
	apic->isr_count = vcpu->arch.apicv_active ?
2225
				1 : count_vectors(apic->regs + APIC_ISR);
M
Michael S. Tsirkin 已提交
2226
	apic->highest_isr_cache = -1;
2227
	if (vcpu->arch.apicv_active) {
2228
		kvm_x86_ops->apicv_post_state_restore(vcpu);
W
Wei Wang 已提交
2229 2230
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
2231
		kvm_x86_ops->hwapic_isr_update(vcpu,
2232
				apic_find_highest_isr(apic));
2233
	}
2234
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2235 2236
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2237 2238

	vcpu->arch.apic_arb_prio = 0;
2239 2240

	return 0;
2241
}
2242

2243
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2244 2245 2246
{
	struct hrtimer *timer;

2247
	if (!lapic_in_kernel(vcpu))
2248 2249
		return;

2250
	timer = &vcpu->arch.apic->lapic_timer.timer;
2251
	if (hrtimer_cancel(timer))
2252
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
2253
}
A
Avi Kivity 已提交
2254

2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2292 2293 2294 2295
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2296 2297 2298
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2299
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2300 2301
		return;

2302 2303
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2304
		return;
A
Avi Kivity 已提交
2305 2306 2307 2308

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2324
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2335 2336 2337 2338
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2339
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2340

2341 2342
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2343
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2344 2345
		return;

2346
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2347 2348 2349 2350 2351 2352 2353 2354
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2355 2356
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2357 2358
}

2359
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2360
{
2361
	if (vapic_addr) {
2362
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2363 2364 2365
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2366
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2367
	} else {
2368
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2369 2370 2371 2372
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2373
}
G
Gleb Natapov 已提交
2374 2375 2376 2377 2378 2379

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2380
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2381 2382
		return 1;

2383 2384 2385
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2386
	/* if this is ICR write vector before command */
2387
	if (reg == APIC_ICR)
2388 2389
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2390 2391 2392 2393 2394 2395 2396
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2397
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2398 2399
		return 1;

2400 2401 2402 2403 2404 2405
	if (reg == APIC_DFR || reg == APIC_ICR2) {
		apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
			   reg);
		return 1;
	}

2406
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2407
		return 1;
2408
	if (reg == APIC_ICR)
2409
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2410 2411 2412 2413 2414

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2415 2416 2417 2418 2419

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2420
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2421 2422 2423 2424
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2425 2426
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2427 2428 2429 2430 2431 2432 2433
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2434
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2435 2436
		return 1;

2437
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2438 2439
		return 1;
	if (reg == APIC_ICR)
2440
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2441 2442 2443 2444 2445

	*data = (((u64)high) << 32) | low;

	return 0;
}
2446 2447 2448 2449 2450 2451 2452 2453 2454 2455

int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
{
	u64 addr = data & ~KVM_MSR_ENABLED;
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2456
	return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
2457
					 addr, sizeof(u8));
2458
}
2459

2460 2461 2462
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2463
	u8 sipi_vector;
2464
	unsigned long pe;
2465

2466
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2467 2468
		return;

2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
	/*
	 * INITs are latched while in SMM.  Because an SMM CPU cannot
	 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
	 * and delay processing of INIT until the next RSM.
	 */
	if (is_smm(vcpu)) {
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2480

2481
	pe = xchg(&apic->pending_events, 0);
2482
	if (test_bit(KVM_APIC_INIT, &pe)) {
2483 2484
		kvm_lapic_reset(vcpu, true);
		kvm_vcpu_reset(vcpu, true);
2485 2486 2487 2488 2489
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2490
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2491 2492 2493 2494
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
N
Nadav Amit 已提交
2495
		apic_debug("vcpu %d received sipi with vector # %x\n",
2496 2497 2498 2499 2500 2501
			 vcpu->vcpu_id, sipi_vector);
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2502 2503 2504 2505
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2506
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2507
}
2508 2509 2510 2511 2512 2513

void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}