lapic.c 57.1 KB
Newer Older
E
Eddie Dong 已提交
1 2 3 4 5 6 7

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
8
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
9 10 11 12 13 14 15 16 17 18 19 20
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 */

21
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
22 23 24 25 26 27 28
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
#include <linux/module.h>
R
Roman Zippel 已提交
29
#include <linux/math64.h>
30
#include <linux/slab.h>
E
Eddie Dong 已提交
31 32 33 34 35
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
36
#include <asm/delay.h>
A
Arun Sharma 已提交
37
#include <linux/atomic.h>
38
#include <linux/jump_label.h>
39
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
40
#include "irq.h"
41
#include "trace.h"
42
#include "x86.h"
A
Avi Kivity 已提交
43
#include "cpuid.h"
44
#include "hyperv.h"
E
Eddie Dong 已提交
45

46 47 48 49 50 51
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
52 53 54 55 56 57 58 59 60 61 62
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

#define APIC_BUS_CYCLE_NS 1

/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
#define apic_debug(fmt, arg...)

/* 14 is the version for Xeon and Pentium 8.4.8*/
63
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
64 65 66 67 68 69
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define APIC_SHORT_MASK			0xc0000
#define APIC_DEST_NOSHORT		0x0
#define APIC_DEST_MASK			0x800
#define MAX_APIC_VECTOR			256
70
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
71

72 73 74
#define APIC_BROADCAST			0xFF
#define X2APIC_BROADCAST		0xFFFFFFFFul

M
Michael S. Tsirkin 已提交
75 76 77 78 79
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

80 81 82 83 84 85 86 87
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

E
Eddie Dong 已提交
88 89 90 91 92
static inline void apic_clear_vector(int vec, void *bitmap)
{
	clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

M
Michael S. Tsirkin 已提交
93 94 95 96 97 98 99 100 101 102
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

103
struct static_key_deferred apic_hw_disabled __read_mostly;
104 105
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
106 107
static inline int apic_enabled(struct kvm_lapic *apic)
{
108
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
109 110
}

E
Eddie Dong 已提交
111 112 113 114 115 116 117
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

118 119 120 121 122
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
123
		u32 max_apic_id = map->max_apic_id;
124 125 126 127 128 129 130 131 132

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
133

134 135 136 137 138 139 140 141 142 143 144 145 146 147
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
		*cluster = map->xapic_cluster_map[dest_id >> 4];
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
148 149
}

150 151 152 153 154
static void recalculate_apic_map(struct kvm *kvm)
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
R
Radim Krčmář 已提交
155
	u32 max_id = 255;
156 157 158

	mutex_lock(&kvm->arch.apic_map_lock);

R
Radim Krčmář 已提交
159 160 161 162 163 164 165
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
			max_id = max(max_id, kvm_apic_id(vcpu->arch.apic));

	new = kzalloc(sizeof(struct kvm_apic_map) +
	              sizeof(struct kvm_lapic *) * (max_id + 1), GFP_KERNEL);

166 167 168
	if (!new)
		goto out;

R
Radim Krčmář 已提交
169 170
	new->max_apic_id = max_id;

171 172
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
173 174
		struct kvm_lapic **cluster;
		u16 mask;
175
		u32 ldr, aid;
176

177 178 179
		if (!kvm_apic_present(vcpu))
			continue;

180
		aid = kvm_apic_id(apic);
181
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);
182

R
Radim Krčmář 已提交
183
		if (aid <= new->max_apic_id)
184
			new->phys_map[aid] = apic;
185

186 187 188 189
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
190
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
191 192 193 194 195
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

196
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
197 198
			continue;

199 200
		if (mask)
			cluster[ffs(mask) - 1] = apic;
201 202 203 204 205 206 207 208 209
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
		kfree_rcu(old, rcu);
210

211
	kvm_make_scan_ioapic_request(kvm);
212 213
}

214 215
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
216
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
217

218
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
219 220 221 222

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
		if (enabled) {
223 224 225 226 227 228 229
			static_key_slow_dec_deferred(&apic_sw_disabled);
			recalculate_apic_map(apic->vcpu->kvm);
		} else
			static_key_slow_inc(&apic_sw_disabled.key);
	}
}

230 231
static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
{
232
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
233 234 235 236 237
	recalculate_apic_map(apic->vcpu->kvm);
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
238
	kvm_lapic_set_reg(apic, APIC_LDR, id);
239 240 241
	recalculate_apic_map(apic->vcpu->kvm);
}

242 243 244 245
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u8 id)
{
	u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));

246 247
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
248 249 250
	recalculate_apic_map(apic->vcpu->kvm);
}

E
Eddie Dong 已提交
251 252
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
253
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
254 255 256 257
}

static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
{
258
	return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
E
Eddie Dong 已提交
259 260
}

261 262
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
263
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
264 265
}

E
Eddie Dong 已提交
266 267
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
268
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
269 270 271 272
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
273
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
274 275
}

276 277 278 279 280
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

281 282 283 284 285 286
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	struct kvm_cpuid_entry2 *feat;
	u32 v = APIC_VERSION;

287
	if (!lapic_in_kernel(vcpu))
288 289 290 291 292
		return;

	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
		v |= APIC_LVR_DIRECTED_EOI;
293
	kvm_lapic_set_reg(apic, APIC_LVR, v);
294 295
}

296
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
297
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
298 299 300 301 302 303 304 305
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
306 307
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
308

309 310 311 312 313 314
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
			return fls(*reg) - 1 + vec;
	}
E
Eddie Dong 已提交
315

316
	return -1;
E
Eddie Dong 已提交
317 318
}

M
Michael S. Tsirkin 已提交
319 320
static u8 count_vectors(void *bitmap)
{
321 322
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
323
	u8 count = 0;
324 325 326 327 328 329

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
330 331 332
	return count;
}

333
void __kvm_apic_update_irr(u32 *pir, void *regs)
334 335 336 337 338 339
{
	u32 i, pir_val;

	for (i = 0; i <= 7; i++) {
		pir_val = xchg(&pir[i], 0);
		if (pir_val)
340
			*((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
341 342
	}
}
343 344 345 346 347 348 349
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	__kvm_apic_update_irr(pir, apic->regs);
350 351

	kvm_make_request(KVM_REQ_EVENT, vcpu);
352
}
353 354
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

355
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
356
{
357
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
358 359 360 361 362 363
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

364 365 366 367
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
368 369 370
	if (!apic->irr_pending)
		return -1;

371 372
	if (apic->vcpu->arch.apicv_active)
		kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
373
	result = apic_search_irr(apic);
E
Eddie Dong 已提交
374 375 376 377 378
	ASSERT(result == -1 || result >= 16);

	return result;
}

379 380
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
381 382 383 384
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

385
	if (unlikely(vcpu->arch.apicv_active)) {
386
		/* try to update RVI */
387
		apic_clear_vector(vec, apic->regs + APIC_IRR);
388
		kvm_make_request(KVM_REQ_EVENT, vcpu);
389 390 391 392 393
	} else {
		apic->irr_pending = false;
		apic_clear_vector(vec, apic->regs + APIC_IRR);
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
394
	}
395 396
}

M
Michael S. Tsirkin 已提交
397 398
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
399 400 401 402 403 404
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
405

M
Michael S. Tsirkin 已提交
406
	/*
407 408 409
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
410
	 */
411
	if (unlikely(vcpu->arch.apicv_active))
412
		kvm_x86_ops->hwapic_isr_update(vcpu, vec);
413 414 415 416 417 418 419 420 421 422
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
423 424
}

425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
444 445
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
446 447 448 449 450 451 452 453 454 455 456 457 458
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
459
	if (unlikely(vcpu->arch.apicv_active))
460
		kvm_x86_ops->hwapic_isr_update(vcpu,
461 462
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
463
		--apic->isr_count;
464 465 466
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
467 468
}

469 470
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
471 472 473 474 475
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
476
	return apic_find_highest_irr(vcpu->arch.apic);
477 478
}

479
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
480
			     int vector, int level, int trig_mode,
481
			     struct dest_map *dest_map);
482

483
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
484
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
485
{
486
	struct kvm_lapic *apic = vcpu->arch.apic;
487

488
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
489
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
490 491
}

492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
	if (pv_eoi_get_user(vcpu, &val) < 0)
		apic_debug("Can't read EOI MSR value: 0x%llx\n",
516
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
517 518 519 520 521 522 523
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
		apic_debug("Can't set EOI MSR value: 0x%llx\n",
524
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
525 526 527 528 529 530 531 532 533
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
		apic_debug("Can't clear EOI MSR value: 0x%llx\n",
534
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
535 536 537 538 539
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

E
Eddie Dong 已提交
540 541
static void apic_update_ppr(struct kvm_lapic *apic)
{
542
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
543 544
	int isr;

545 546
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
547 548 549 550 551 552 553 554 555 556 557
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

	apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
		   apic, ppr, isr, isrv);

558
	if (old_ppr != ppr) {
559
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
560 561
		if (ppr < old_ppr)
			kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
562
	}
E
Eddie Dong 已提交
563 564 565 566
}

static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
567
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
568 569 570
	apic_update_ppr(apic);
}

571
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
572
{
573 574 575 576
	if (apic_x2apic_mode(apic))
		return mda == X2APIC_BROADCAST;

	return GET_APIC_DEST_FIELD(mda) == APIC_BROADCAST;
577 578
}

579
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
580
{
581 582 583 584 585 586 587
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
		return mda == kvm_apic_id(apic);

	return mda == SET_APIC_DEST_FIELD(kvm_apic_id(apic));
E
Eddie Dong 已提交
588 589
}

590
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
591
{
G
Gleb Natapov 已提交
592 593
	u32 logical_id;

594
	if (kvm_apic_broadcast(apic, mda))
595
		return true;
596

597
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
598

599
	if (apic_x2apic_mode(apic))
600 601
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
602

603
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
604
	mda = GET_APIC_DEST_FIELD(mda);
E
Eddie Dong 已提交
605

606
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
607
	case APIC_DFR_FLAT:
608
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
609
	case APIC_DFR_CLUSTER:
610 611
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
612
	default:
613
		apic_debug("Bad DFR vcpu %d: %08x\n",
614
			   apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
615
		return false;
E
Eddie Dong 已提交
616 617 618
	}
}

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
/* KVM APIC implementation has two quirks
 *  - dest always begins at 0 while xAPIC MDA has offset 24,
 *  - IOxAPIC messages have to be delivered (directly) to x2APIC.
 */
static u32 kvm_apic_mda(unsigned int dest_id, struct kvm_lapic *source,
                                              struct kvm_lapic *target)
{
	bool ipi = source != NULL;
	bool x2apic_mda = apic_x2apic_mode(ipi ? source : target);

	if (!ipi && dest_id == APIC_BROADCAST && x2apic_mda)
		return X2APIC_BROADCAST;

	return x2apic_mda ? dest_id : SET_APIC_DEST_FIELD(dest_id);
}

635
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
636
			   int short_hand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
637
{
638
	struct kvm_lapic *target = vcpu->arch.apic;
639
	u32 mda = kvm_apic_mda(dest, source, target);
E
Eddie Dong 已提交
640 641

	apic_debug("target %p, source %p, dest 0x%x, "
642
		   "dest_mode 0x%x, short_hand 0x%x\n",
E
Eddie Dong 已提交
643 644
		   target, source, dest, dest_mode, short_hand);

Z
Zachary Amsden 已提交
645
	ASSERT(target);
E
Eddie Dong 已提交
646 647
	switch (short_hand) {
	case APIC_DEST_NOSHORT:
648
		if (dest_mode == APIC_DEST_PHYSICAL)
649
			return kvm_apic_match_physical_addr(target, mda);
650
		else
651
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
652
	case APIC_DEST_SELF:
653
		return target == source;
E
Eddie Dong 已提交
654
	case APIC_DEST_ALLINC:
655
		return true;
E
Eddie Dong 已提交
656
	case APIC_DEST_ALLBUT:
657
		return target != source;
E
Eddie Dong 已提交
658
	default:
659 660
		apic_debug("kvm: apic: Bad dest shorthand value %x\n",
			   short_hand);
661
		return false;
E
Eddie Dong 已提交
662 663
	}
}
664
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
665

666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

682 683 684 685 686 687 688 689 690
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
	bool x2apic_ipi;

	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
		return false;
712

713 714 715
	x2apic_ipi = src && *src && apic_x2apic_mode(*src);
	if (irq->dest_id == (x2apic_ipi ? X2APIC_BROADCAST : APIC_BROADCAST))
		return false;
716

717 718 719 720
	if (!map)
		return false;

	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
721
		if (irq->dest_id > map->max_apic_id) {
722 723 724 725 726
			*bitmap = 0;
		} else {
			*dst = &map->phys_map[irq->dest_id];
			*bitmap = 1;
		}
727 728 729
		return true;
	}

730 731 732
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
733 734
		return false;

735 736
	if (!kvm_lowest_prio_delivery(irq))
		return true;
737

738 739 740 741 742 743 744 745 746 747
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
748
		}
749 750 751
	} else {
		if (!*bitmap)
			return true;
752

753 754
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
755

756 757 758 759 760 761
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
762

763
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
764

765 766
	return true;
}
767

768 769 770 771 772 773 774 775
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
776

777
	*r = -1;
778

779 780 781 782
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
783

784 785
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
786

787 788 789 790 791 792 793 794
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
	if (ret)
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			if (*r < 0)
				*r = 0;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
795 796 797 798 799 800
		}

	rcu_read_unlock();
	return ret;
}

801 802 803 804 805 806 807 808 809 810 811 812 813 814
/*
 * This routine tries to handler interrupts in posted mode, here is how
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
 *   to find the destinaiton vCPU.
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
815 816 817 818
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
819 820
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
821 822 823 824 825 826 827 828
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

829 830 831
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
832

833 834 835
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
836
		}
837 838 839 840 841 842
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
843 844 845 846 847
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
848
			     int vector, int level, int trig_mode,
849
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
850
{
851
	int result = 0;
852
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
853

854 855
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
856 857
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
858 859
		vcpu->arch.apic_arb_prio++;
	case APIC_DM_FIXED:
860 861 862
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
863 864 865 866
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

867 868
		result = 1;

869
		if (dest_map) {
870
			__set_bit(vcpu->vcpu_id, dest_map->map);
871 872
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
873

874 875
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
876
				kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
877 878 879 880
			else
				apic_clear_vector(vector, apic->regs + APIC_TMR);
		}

881
		if (vcpu->arch.apicv_active)
882
			kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
883
		else {
884
			kvm_lapic_set_irr(vector, apic);
885 886 887 888

			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
889 890 891
		break;

	case APIC_DM_REMRD:
892 893 894 895
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
896 897 898
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
899 900 901
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
902
		break;
903

E
Eddie Dong 已提交
904
	case APIC_DM_NMI:
905
		result = 1;
906
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
907
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
908 909 910
		break;

	case APIC_DM_INIT:
911
		if (!trig_mode || level) {
912
			result = 1;
913 914 915 916 917
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
			/* make sure pending_events is visible before sending
			 * the request */
			smp_wmb();
918
			kvm_make_request(KVM_REQ_EVENT, vcpu);
919 920
			kvm_vcpu_kick(vcpu);
		} else {
921 922
			apic_debug("Ignoring de-assert INIT to vcpu %d\n",
				   vcpu->vcpu_id);
923
		}
E
Eddie Dong 已提交
924 925 926
		break;

	case APIC_DM_STARTUP:
927 928
		apic_debug("SIPI to vcpu %d vector 0x%02x\n",
			   vcpu->vcpu_id, vector);
929 930 931 932 933 934 935
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
936 937
		break;

938 939 940 941 942 943 944 945
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
946 947 948 949 950 951 952 953
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

954
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
955
{
956
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
957 958
}

959 960
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
961
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
962 963
}

964 965
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
966 967 968 969 970
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
971

972 973 974 975 976
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
977
	}
978 979 980 981 982 983 984

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
985 986
}

987
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
988 989
{
	int vector = apic_find_highest_isr(apic);
990 991 992

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
993 994 995 996 997
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
998
		return vector;
E
Eddie Dong 已提交
999

M
Michael S. Tsirkin 已提交
1000
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1001 1002
	apic_update_ppr(apic);

1003 1004 1005
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1006
	kvm_ioapic_send_eoi(apic, vector);
1007
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1008
	return vector;
E
Eddie Dong 已提交
1009 1010
}

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

E
Eddie Dong 已提交
1026 1027
static void apic_send_ipi(struct kvm_lapic *apic)
{
1028 1029
	u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
	u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
1030
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1031

1032 1033 1034
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1035
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1036 1037
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1038
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1039 1040 1041 1042
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1043

1044 1045
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

E
Eddie Dong 已提交
1046 1047
	apic_debug("icr_high 0x%x, icr_low 0x%x, "
		   "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
1048 1049
		   "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
		   "msi_redir_hint 0x%x\n",
G
Glauber Costa 已提交
1050
		   icr_high, icr_low, irq.shorthand, irq.dest_id,
1051
		   irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
1052
		   irq.vector, irq.msi_redir_hint);
1053

1054
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1055 1056 1057 1058
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1059 1060
	ktime_t remaining;
	s64 ns;
1061
	u32 tmcct;
E
Eddie Dong 已提交
1062 1063 1064

	ASSERT(apic != NULL);

1065
	/* if initial count is 0, current count should also be 0 */
1066
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1067
		apic->lapic_timer.period == 0)
1068 1069
		return 0;

1070
	remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
1071 1072 1073
	if (ktime_to_ns(remaining) < 0)
		remaining = ktime_set(0, 0);

1074 1075 1076
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1077 1078 1079 1080

	return tmcct;
}

1081 1082 1083 1084 1085
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1086
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1087
	run->tpr_access.rip = kvm_rip_read(vcpu);
1088 1089 1090 1091 1092 1093 1094 1095 1096
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1097 1098 1099 1100 1101 1102 1103 1104
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
G
Gleb Natapov 已提交
1105 1106 1107 1108 1109 1110
	case APIC_ID:
		if (apic_x2apic_mode(apic))
			val = kvm_apic_id(apic);
		else
			val = kvm_apic_id(apic) << 24;
		break;
E
Eddie Dong 已提交
1111
	case APIC_ARBPRI:
1112
		apic_debug("Access APIC ARBPRI register which is for P6\n");
E
Eddie Dong 已提交
1113 1114 1115
		break;

	case APIC_TMCCT:	/* Timer CCR */
1116 1117 1118
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1119 1120
		val = apic_get_tmcct(apic);
		break;
1121 1122
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1123
		val = kvm_lapic_get_reg(apic, offset);
1124
		break;
1125 1126 1127
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1128
	default:
1129
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1130 1131 1132 1133 1134 1135
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1136 1137 1138 1139 1140
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1141
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1142
		void *data)
E
Eddie Dong 已提交
1143 1144 1145
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1146
	/* this bitmask has a bit cleared for each reserved register */
G
Gleb Natapov 已提交
1147
	static const u64 rmask = 0x43ff01ffffffe70cULL;
E
Eddie Dong 已提交
1148 1149

	if ((alignment + len) > 4) {
1150 1151
		apic_debug("KVM_APIC_READ: alignment error %x %d\n",
			   offset, len);
G
Gleb Natapov 已提交
1152
		return 1;
E
Eddie Dong 已提交
1153
	}
G
Gleb Natapov 已提交
1154 1155

	if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
1156 1157
		apic_debug("KVM_APIC_READ: read reserved register %x\n",
			   offset);
G
Gleb Natapov 已提交
1158 1159 1160
		return 1;
	}

E
Eddie Dong 已提交
1161 1162
	result = __apic_read(apic, offset & ~0xf);

1163 1164
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1176
	return 0;
E
Eddie Dong 已提交
1177
}
1178
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1179

G
Gleb Natapov 已提交
1180 1181
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1182
	return kvm_apic_hw_enabled(apic) &&
G
Gleb Natapov 已提交
1183 1184 1185 1186
	    addr >= apic->base_address &&
	    addr < apic->base_address + LAPIC_MMIO_LENGTH;
}

1187
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1188 1189 1190 1191 1192 1193 1194 1195
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1196
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1197 1198 1199 1200

	return 0;
}

E
Eddie Dong 已提交
1201 1202 1203 1204
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1205
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1206 1207
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1208
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1209 1210

	apic_debug("timer divide count is 0x%x\n",
G
Glauber Costa 已提交
1211
				   apic->divide_count);
E
Eddie Dong 已提交
1212 1213
}

1214 1215
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1216
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1217 1218 1219 1220 1221 1222 1223 1224
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
		apic->lapic_timer.timer_mode = timer_mode;
		hrtimer_cancel(&apic->lapic_timer.timer);
	}
}

1225 1226 1227
static void apic_timer_expired(struct kvm_lapic *apic)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
1228
	struct swait_queue_head *q = &vcpu->wq;
1229
	struct kvm_timer *ktimer = &apic->lapic_timer;
1230 1231 1232 1233 1234

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	atomic_inc(&apic->lapic_timer.pending);
1235
	kvm_set_pending_timer(vcpu);
1236

1237 1238
	if (swait_active(q))
		swake_up(q);
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251

	if (apic_lvtt_tscdeadline(apic))
		ktimer->expired_tscdeadline = ktimer->tscdeadline;
}

/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1252
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1253 1254 1255

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1256
		void *bitmap = apic->regs + APIC_ISR;
1257

1258
		if (vcpu->arch.apicv_active)
1259 1260 1261 1262
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1263 1264 1265 1266 1267 1268 1269 1270 1271
	}
	return false;
}

void wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;

1272
	if (!lapic_in_kernel(vcpu))
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
		return;

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	if (!lapic_timer_int_injected(vcpu))
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1283
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1284
	trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
1285 1286 1287 1288

	/* __delay is delay_tsc whenever the hardware has TSC, thus always.  */
	if (guest_tsc < tsc_deadline)
		__delay(tsc_deadline - guest_tsc);
1289 1290
}

1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
	u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

	now = apic->lapic_timer.timer.base->get_time();
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
	if (likely(tscdeadline > guest_tsc)) {
		ns = (tscdeadline - guest_tsc) * 1000000ULL;
		do_div(ns, this_tsc_khz);
		expire = ktime_add_ns(now, ns);
		expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
		hrtimer_start(&apic->lapic_timer.timer,
				expire, HRTIMER_MODE_ABS_PINNED);
	} else
		apic_timer_expired(apic);

	local_irq_restore(flags);
}

1321 1322 1323 1324 1325 1326
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1327 1328 1329 1330 1331 1332
static void cancel_hv_tscdeadline(struct kvm_lapic *apic)
{
	kvm_x86_ops->cancel_hv_timer(apic->vcpu);
	apic->lapic_timer.hv_timer_in_use = false;
}

1333 1334 1335 1336 1337 1338
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	WARN_ON(swait_active(&vcpu->wq));
1339
	cancel_hv_tscdeadline(apic);
1340 1341 1342 1343
	apic_timer_expired(apic);
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
static bool start_hv_tscdeadline(struct kvm_lapic *apic)
{
	u64 tscdeadline = apic->lapic_timer.tscdeadline;

	if (atomic_read(&apic->lapic_timer.pending) ||
		kvm_x86_ops->set_hv_timer(apic->vcpu, tscdeadline)) {
		if (apic->lapic_timer.hv_timer_in_use)
			cancel_hv_tscdeadline(apic);
	} else {
		apic->lapic_timer.hv_timer_in_use = true;
		hrtimer_cancel(&apic->lapic_timer.timer);

		/* In case the sw timer triggered in the window */
		if (atomic_read(&apic->lapic_timer.pending))
			cancel_hv_tscdeadline(apic);
	}
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id,
			apic->lapic_timer.hv_timer_in_use);
	return apic->lapic_timer.hv_timer_in_use;
}

1365 1366 1367 1368 1369 1370
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	WARN_ON(apic->lapic_timer.hv_timer_in_use);

1371 1372
	if (apic_lvtt_tscdeadline(apic))
		start_hv_tscdeadline(apic);
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	/* Possibly the TSC deadline timer is not enabled yet */
	if (!apic->lapic_timer.hv_timer_in_use)
		return;

1384
	cancel_hv_tscdeadline(apic);
1385 1386 1387 1388 1389 1390 1391 1392

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	start_sw_tscdeadline(apic);
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);

E
Eddie Dong 已提交
1393 1394
static void start_apic_timer(struct kvm_lapic *apic)
{
1395
	ktime_t now;
1396

1397
	atomic_set(&apic->lapic_timer.pending, 0);
1398

1399
	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
G
Guo Chao 已提交
1400
		/* lapic timer in oneshot or periodic mode */
1401
		now = apic->lapic_timer.timer.base->get_time();
1402
		apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
			    * APIC_BUS_CYCLE_NS * apic->divide_count;

		if (!apic->lapic_timer.period)
			return;
		/*
		 * Do not allow the guest to program periodic timers with small
		 * interval, since the hrtimers are not throttled by the host
		 * scheduler.
		 */
		if (apic_lvtt_period(apic)) {
			s64 min_period = min_timer_period_us * 1000LL;

			if (apic->lapic_timer.period < min_period) {
				pr_info_ratelimited(
				    "kvm: vcpu %i: requested %lld ns "
				    "lapic timer period limited to %lld ns\n",
				    apic->vcpu->vcpu_id,
				    apic->lapic_timer.period, min_period);
				apic->lapic_timer.period = min_period;
			}
1423
		}
1424

1425 1426
		hrtimer_start(&apic->lapic_timer.timer,
			      ktime_add_ns(now, apic->lapic_timer.period),
1427
			      HRTIMER_MODE_ABS_PINNED);
E
Eddie Dong 已提交
1428

1429
		apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
E
Eddie Dong 已提交
1430 1431
			   PRIx64 ", "
			   "timer initial count 0x%x, period %lldns, "
1432
			   "expire @ 0x%016" PRIx64 ".\n", __func__,
E
Eddie Dong 已提交
1433
			   APIC_BUS_CYCLE_NS, ktime_to_ns(now),
1434
			   kvm_lapic_get_reg(apic, APIC_TMICT),
1435
			   apic->lapic_timer.period,
E
Eddie Dong 已提交
1436
			   ktime_to_ns(ktime_add_ns(now,
1437
					apic->lapic_timer.period)));
1438
	} else if (apic_lvtt_tscdeadline(apic)) {
1439
		if (!(kvm_x86_ops->set_hv_timer && start_hv_tscdeadline(apic)))
1440
			start_sw_tscdeadline(apic);
1441
	}
E
Eddie Dong 已提交
1442 1443
}

1444 1445
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1446
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1447

1448 1449 1450
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1451 1452
			apic_debug("Receive NMI setting on APIC_LVT0 "
				   "for cpu %d\n", apic->vcpu->vcpu_id);
1453
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1454 1455 1456
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1457 1458
}

1459
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1460
{
G
Gleb Natapov 已提交
1461
	int ret = 0;
E
Eddie Dong 已提交
1462

G
Gleb Natapov 已提交
1463
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1464

G
Gleb Natapov 已提交
1465
	switch (reg) {
E
Eddie Dong 已提交
1466
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1467
		if (!apic_x2apic_mode(apic))
1468
			kvm_apic_set_id(apic, val >> 24);
G
Gleb Natapov 已提交
1469 1470
		else
			ret = 1;
E
Eddie Dong 已提交
1471 1472 1473
		break;

	case APIC_TASKPRI:
1474
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1475 1476 1477 1478 1479 1480 1481 1482
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1483
		if (!apic_x2apic_mode(apic))
1484
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1485 1486
		else
			ret = 1;
E
Eddie Dong 已提交
1487 1488 1489
		break;

	case APIC_DFR:
1490
		if (!apic_x2apic_mode(apic)) {
1491
			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1492 1493
			recalculate_apic_map(apic->vcpu->kvm);
		} else
G
Gleb Natapov 已提交
1494
			ret = 1;
E
Eddie Dong 已提交
1495 1496
		break;

1497 1498
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1499
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1500
			mask |= APIC_SPIV_DIRECTED_EOI;
1501
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1502 1503 1504 1505
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

1506
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
1507
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
1508
						       APIC_LVTT + 0x10 * i);
1509
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
1510 1511
					     lvt_val | APIC_LVT_MASKED);
			}
1512
			apic_update_lvtt(apic);
1513
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
1514 1515 1516

		}
		break;
1517
	}
E
Eddie Dong 已提交
1518 1519
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
1520
		kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
E
Eddie Dong 已提交
1521 1522 1523 1524
		apic_send_ipi(apic);
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
1525 1526
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
1527
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
1528 1529
		break;

1530
	case APIC_LVT0:
1531
		apic_manage_nmi_watchdog(apic, val);
E
Eddie Dong 已提交
1532 1533 1534 1535 1536
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
	case APIC_LVTERR:
		/* TODO: Check vector */
1537
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
1538 1539
			val |= APIC_LVT_MASKED;

G
Gleb Natapov 已提交
1540
		val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1541
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
1542 1543 1544

		break;

1545
	case APIC_LVTT:
1546
		if (!kvm_apic_sw_enabled(apic))
1547 1548
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1549
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
1550
		apic_update_lvtt(apic);
1551 1552
		break;

E
Eddie Dong 已提交
1553
	case APIC_TMICT:
1554 1555 1556
		if (apic_lvtt_tscdeadline(apic))
			break;

1557
		hrtimer_cancel(&apic->lapic_timer.timer);
1558
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
1559
		start_apic_timer(apic);
G
Gleb Natapov 已提交
1560
		break;
E
Eddie Dong 已提交
1561 1562 1563

	case APIC_TDCR:
		if (val & 4)
1564
			apic_debug("KVM_WRITE:TDCR %x\n", val);
1565
		kvm_lapic_set_reg(apic, APIC_TDCR, val);
E
Eddie Dong 已提交
1566 1567 1568
		update_divide_count(apic);
		break;

G
Gleb Natapov 已提交
1569 1570
	case APIC_ESR:
		if (apic_x2apic_mode(apic) && val != 0) {
1571
			apic_debug("KVM_WRITE:ESR not zero %x\n", val);
G
Gleb Natapov 已提交
1572 1573 1574 1575 1576 1577
			ret = 1;
		}
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
1578
			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
G
Gleb Natapov 已提交
1579 1580 1581
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
1582
	default:
G
Gleb Natapov 已提交
1583
		ret = 1;
E
Eddie Dong 已提交
1584 1585
		break;
	}
G
Gleb Natapov 已提交
1586 1587 1588 1589
	if (ret)
		apic_debug("Local APIC Write to read-only register %x\n", reg);
	return ret;
}
1590
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
1591

1592
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
	if (len != 4 || (offset & 0xf)) {
		/* Don't shout loud, $infamous_os would cause only noise. */
		apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
1610
		return 0;
G
Gleb Natapov 已提交
1611 1612 1613 1614 1615 1616 1617 1618 1619
	}

	val = *(u32*)data;

	/* too common printing */
	if (offset != APIC_EOI)
		apic_debug("%s: offset 0x%x with length 0x%x, and value is "
			   "0x%x\n", __func__, offset, len, val);

1620
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
1621

1622
	return 0;
E
Eddie Dong 已提交
1623 1624
}

1625 1626
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
1627
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1628 1629 1630
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

1631 1632 1633 1634 1635 1636 1637 1638
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

1639
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
1640 1641

	/* TODO: optimize to just emulate side effect w/o one more write */
1642
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
1643 1644 1645
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

1646
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
1647
{
1648 1649
	struct kvm_lapic *apic = vcpu->arch.apic;

1650
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
1651 1652
		return;

1653
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
1654

1655 1656 1657
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

1658
	if (!apic->sw_enabled)
1659
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
1660

1661 1662 1663 1664
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
1665 1666 1667 1668 1669 1670 1671 1672
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */

1673 1674 1675 1676
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1677
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
1678
			apic_lvtt_period(apic))
1679 1680 1681 1682 1683 1684 1685 1686 1687
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1688
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
1689
			apic_lvtt_period(apic))
1690 1691 1692 1693 1694 1695 1696
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
1697 1698
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
1699
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1700

A
Avi Kivity 已提交
1701
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
1702
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
1703 1704 1705 1706 1707 1708
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

1709
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
1710 1711 1712 1713 1714 1715

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
1716
	u64 old_value = vcpu->arch.apic_base;
1717
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1718 1719 1720

	if (!apic) {
		value |= MSR_IA32_APICBASE_BSP;
1721
		vcpu->arch.apic_base = value;
E
Eddie Dong 已提交
1722 1723
		return;
	}
1724

1725 1726
	vcpu->arch.apic_base = value;

1727
	/* update jump label if enable bit changes */
1728
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
1729 1730 1731 1732
		if (value & MSR_IA32_APICBASE_ENABLE)
			static_key_slow_dec_deferred(&apic_hw_disabled);
		else
			static_key_slow_inc(&apic_hw_disabled.key);
1733
		recalculate_apic_map(vcpu->kvm);
1734 1735
	}

1736 1737
	if ((old_value ^ value) & X2APIC_ENABLE) {
		if (value & X2APIC_ENABLE) {
1738
			kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
1739 1740 1741
			kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
		} else
			kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
G
Gleb Natapov 已提交
1742
	}
1743

1744
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
1745 1746
			     MSR_IA32_APICBASE_BASE;

1747 1748 1749 1750
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");

E
Eddie Dong 已提交
1751 1752
	/* with FSB delivery interrupt, we can restart APIC functionality */
	apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
1753
		   "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
1754 1755 1756

}

1757
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
1758 1759 1760 1761
{
	struct kvm_lapic *apic;
	int i;

1762
	apic_debug("%s\n", __func__);
E
Eddie Dong 已提交
1763 1764

	ASSERT(vcpu);
1765
	apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1766 1767 1768
	ASSERT(apic != NULL);

	/* Stop the timer in case it's a reset to an active apic */
1769
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
1770

1771 1772
	if (!init_event)
		kvm_apic_set_id(apic, vcpu->vcpu_id);
1773
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
1774

1775 1776
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
1777
	apic_update_lvtt(apic);
1778
	if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
1779
		kvm_lapic_set_reg(apic, APIC_LVT0,
1780
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
1781
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
1782

1783
	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
1784
	apic_set_spiv(apic, 0xff);
1785
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
1786 1787
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
1788 1789 1790 1791 1792
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
1793
	for (i = 0; i < 8; i++) {
1794 1795 1796
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
1797
	}
1798 1799
	apic->irr_pending = vcpu->arch.apicv_active;
	apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
M
Michael S. Tsirkin 已提交
1800
	apic->highest_isr_cache = -1;
1801
	update_divide_count(apic);
1802
	atomic_set(&apic->lapic_timer.pending, 0);
1803
	if (kvm_vcpu_is_bsp(vcpu))
1804 1805
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
1806
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
1807 1808
	apic_update_ppr(apic);

1809
	vcpu->arch.apic_arb_prio = 0;
1810
	vcpu->arch.apic_attention = 0;
1811

N
Nadav Amit 已提交
1812
	apic_debug("%s: vcpu=%p, id=%d, base_msr="
1813
		   "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
E
Eddie Dong 已提交
1814
		   vcpu, kvm_apic_id(apic),
1815
		   vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
1816 1817 1818 1819 1820 1821 1822
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
1823

A
Avi Kivity 已提交
1824
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1825
{
1826
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
1827 1828
}

1829 1830
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
1831
	struct kvm_lapic *apic = vcpu->arch.apic;
1832

1833
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
1834
		return atomic_read(&apic->lapic_timer.pending);
1835 1836 1837 1838

	return 0;
}

A
Avi Kivity 已提交
1839
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
1840
{
1841
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
1842 1843
	int vector, mode, trig_mode;

1844
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
1845 1846 1847
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
1848 1849
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
1850 1851 1852
	}
	return 0;
}
1853

1854
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
1855
{
1856 1857 1858 1859
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
1860 1861
}

G
Gregory Haskins 已提交
1862 1863 1864 1865 1866
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

1867 1868 1869
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
1870
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
1871

1872
	apic_timer_expired(apic);
1873

A
Avi Kivity 已提交
1874
	if (lapic_is_periodic(apic)) {
1875 1876 1877 1878 1879 1880
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

E
Eddie Dong 已提交
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
int kvm_create_lapic(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);
	apic_debug("apic_init %d\n", vcpu->vcpu_id);

	apic = kzalloc(sizeof(*apic), GFP_KERNEL);
	if (!apic)
		goto nomem;

1892
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
1893

1894 1895
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
	if (!apic->regs) {
E
Eddie Dong 已提交
1896 1897
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
1898
		goto nomem_free_apic;
E
Eddie Dong 已提交
1899 1900 1901
	}
	apic->vcpu = vcpu;

1902
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1903
		     HRTIMER_MODE_ABS_PINNED);
1904
	apic->lapic_timer.timer.function = apic_timer_fn;
1905

1906 1907 1908 1909 1910
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
	 * thinking that APIC satet has changed.
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
1911 1912
	kvm_lapic_set_base(vcpu,
			APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
E
Eddie Dong 已提交
1913

1914
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
1915
	kvm_lapic_reset(vcpu, false);
G
Gregory Haskins 已提交
1916
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
1917 1918

	return 0;
1919 1920
nomem_free_apic:
	kfree(apic);
E
Eddie Dong 已提交
1921 1922 1923 1924 1925 1926
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
1927
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1928 1929
	int highest_irr;

1930
	if (!apic_enabled(apic))
E
Eddie Dong 已提交
1931 1932
		return -1;

1933
	apic_update_ppr(apic);
E
Eddie Dong 已提交
1934 1935
	highest_irr = apic_find_highest_irr(apic);
	if ((highest_irr == -1) ||
1936
	    ((highest_irr & 0xF0) <= kvm_lapic_get_reg(apic, APIC_PROCPRI)))
E
Eddie Dong 已提交
1937 1938 1939 1940
		return -1;
	return highest_irr;
}

Q
Qing He 已提交
1941 1942
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
1943
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
1944 1945
	int r = 0;

1946
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
1947 1948 1949 1950
		r = 1;
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
		r = 1;
Q
Qing He 已提交
1951 1952 1953
	return r;
}

1954 1955
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
1956
	struct kvm_lapic *apic = vcpu->arch.apic;
1957

1958
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
1959
		kvm_apic_local_deliver(apic, APIC_LVTT);
1960 1961
		if (apic_lvtt_tscdeadline(apic))
			apic->lapic_timer.tscdeadline = 0;
1962
		atomic_set(&apic->lapic_timer.pending, 0);
1963 1964 1965
	}
}

E
Eddie Dong 已提交
1966 1967 1968
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
1969
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1970 1971 1972 1973

	if (vector == -1)
		return -1;

1974 1975 1976 1977 1978 1979 1980
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

M
Michael S. Tsirkin 已提交
1981
	apic_set_isr(vector, apic);
E
Eddie Dong 已提交
1982 1983
	apic_update_ppr(apic);
	apic_clear_irr(vector, apic);
1984 1985 1986 1987 1988 1989

	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
		apic_clear_isr(vector, apic);
		apic_update_ppr(apic);
	}

E
Eddie Dong 已提交
1990 1991
	return vector;
}
1992

1993 1994
void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s)
1995
{
1996
	struct kvm_lapic *apic = vcpu->arch.apic;
1997

1998
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
1999 2000 2001
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
2002 2003
	/* call kvm_apic_set_id() to put apic into apic_map */
	kvm_apic_set_id(apic, kvm_apic_id(apic));
2004 2005
	kvm_apic_set_version(vcpu);

2006
	apic_update_ppr(apic);
2007
	hrtimer_cancel(&apic->lapic_timer.timer);
2008
	apic_update_lvtt(apic);
2009
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2010 2011
	update_divide_count(apic);
	start_apic_timer(apic);
2012
	apic->irr_pending = true;
2013
	apic->isr_count = vcpu->arch.apicv_active ?
2014
				1 : count_vectors(apic->regs + APIC_ISR);
M
Michael S. Tsirkin 已提交
2015
	apic->highest_isr_cache = -1;
2016
	if (vcpu->arch.apicv_active) {
2017 2018
		if (kvm_x86_ops->apicv_post_state_restore)
			kvm_x86_ops->apicv_post_state_restore(vcpu);
W
Wei Wang 已提交
2019 2020
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
2021
		kvm_x86_ops->hwapic_isr_update(vcpu,
2022
				apic_find_highest_isr(apic));
2023
	}
2024
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2025 2026
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2027 2028

	vcpu->arch.apic_arb_prio = 0;
2029
}
2030

2031
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2032 2033 2034
{
	struct hrtimer *timer;

2035
	if (!lapic_in_kernel(vcpu))
2036 2037
		return;

2038
	timer = &vcpu->arch.apic->lapic_timer.timer;
2039
	if (hrtimer_cancel(timer))
2040
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
2041
}
A
Avi Kivity 已提交
2042

2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2080 2081 2082 2083
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2084 2085 2086
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2087
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2088 2089
		return;

2090 2091 2092
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
		return;
A
Avi Kivity 已提交
2093 2094 2095 2096

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2112
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2123 2124 2125 2126
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2127
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2128

2129 2130
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2131
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2132 2133
		return;

2134
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2135 2136 2137 2138 2139 2140 2141 2142
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2143 2144
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2145 2146
}

2147
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2148
{
2149 2150 2151 2152 2153
	if (vapic_addr) {
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2154
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2155
	} else {
2156
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2157 2158 2159 2160
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2161
}
G
Gleb Natapov 已提交
2162 2163 2164 2165 2166 2167

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2168
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2169 2170
		return 1;

2171 2172 2173
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2174
	/* if this is ICR write vector before command */
2175
	if (reg == APIC_ICR)
2176 2177
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2178 2179 2180 2181 2182 2183 2184
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2185
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2186 2187
		return 1;

2188 2189 2190 2191 2192 2193
	if (reg == APIC_DFR || reg == APIC_ICR2) {
		apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
			   reg);
		return 1;
	}

2194
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2195
		return 1;
2196
	if (reg == APIC_ICR)
2197
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2198 2199 2200 2201 2202

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2203 2204 2205 2206 2207

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2208
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2209 2210 2211 2212
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2213 2214
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2215 2216 2217 2218 2219 2220 2221
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2222
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2223 2224
		return 1;

2225
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2226 2227
		return 1;
	if (reg == APIC_ICR)
2228
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2229 2230 2231 2232 2233

	*data = (((u64)high) << 32) | low;

	return 0;
}
2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244

int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
{
	u64 addr = data & ~KVM_MSR_ENABLED;
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
	return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
2245
					 addr, sizeof(u8));
2246
}
2247

2248 2249 2250
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2251
	u8 sipi_vector;
2252
	unsigned long pe;
2253

2254
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2255 2256
		return;

2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
	/*
	 * INITs are latched while in SMM.  Because an SMM CPU cannot
	 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
	 * and delay processing of INIT until the next RSM.
	 */
	if (is_smm(vcpu)) {
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2268

2269
	pe = xchg(&apic->pending_events, 0);
2270
	if (test_bit(KVM_APIC_INIT, &pe)) {
2271 2272
		kvm_lapic_reset(vcpu, true);
		kvm_vcpu_reset(vcpu, true);
2273 2274 2275 2276 2277
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2278
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2279 2280 2281 2282
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
N
Nadav Amit 已提交
2283
		apic_debug("vcpu %d received sipi with vector # %x\n",
2284 2285 2286 2287 2288 2289
			 vcpu->vcpu_id, sipi_vector);
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2290 2291 2292 2293
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2294
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2295
}