lapic.c 61.6 KB
Newer Older
E
Eddie Dong 已提交
1 2 3 4 5 6 7

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
8
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
9 10 11 12 13 14 15 16 17 18 19 20
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 */

21
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
22 23 24 25 26 27
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
28
#include <linux/export.h>
R
Roman Zippel 已提交
29
#include <linux/math64.h>
30
#include <linux/slab.h>
E
Eddie Dong 已提交
31 32 33 34 35
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
36
#include <asm/delay.h>
A
Arun Sharma 已提交
37
#include <linux/atomic.h>
38
#include <linux/jump_label.h>
39
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
40
#include "irq.h"
41
#include "trace.h"
42
#include "x86.h"
A
Avi Kivity 已提交
43
#include "cpuid.h"
44
#include "hyperv.h"
E
Eddie Dong 已提交
45

46 47 48 49 50 51
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
52 53 54 55 56 57 58 59 60 61 62
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

#define APIC_BUS_CYCLE_NS 1

/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
#define apic_debug(fmt, arg...)

/* 14 is the version for Xeon and Pentium 8.4.8*/
63
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
64 65 66 67 68 69
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define APIC_SHORT_MASK			0xc0000
#define APIC_DEST_NOSHORT		0x0
#define APIC_DEST_MASK			0x800
#define MAX_APIC_VECTOR			256
70
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
71

72 73 74
#define APIC_BROADCAST			0xFF
#define X2APIC_BROADCAST		0xFFFFFFFFul

M
Michael S. Tsirkin 已提交
75 76 77 78 79
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

80 81 82 83 84 85 86 87
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

E
Eddie Dong 已提交
88 89 90 91 92
static inline void apic_clear_vector(int vec, void *bitmap)
{
	clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

M
Michael S. Tsirkin 已提交
93 94 95 96 97 98 99 100 101 102
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

103
struct static_key_deferred apic_hw_disabled __read_mostly;
104 105
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
106 107
static inline int apic_enabled(struct kvm_lapic *apic)
{
108
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
109 110
}

E
Eddie Dong 已提交
111 112 113 114 115 116 117
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

118 119 120 121 122 123 124 125 126 127
static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
{
	return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
}

static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

128 129 130 131 132
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
133
		u32 max_apic_id = map->max_apic_id;
134 135 136 137 138 139 140 141 142

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
143

144 145 146 147 148 149 150
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
151
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
152 153 154 155 156 157
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
158 159
}

160
static void kvm_apic_map_free(struct rcu_head *rcu)
161
{
162
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
163

164
	kvfree(map);
165 166
}

167 168 169 170 171
static void recalculate_apic_map(struct kvm *kvm)
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
172
	u32 max_id = 255; /* enough space for any xAPIC ID */
173 174 175

	mutex_lock(&kvm->arch.apic_map_lock);

R
Radim Krčmář 已提交
176 177
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
178
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
179

180 181
	new = kvm_kvzalloc(sizeof(struct kvm_apic_map) +
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1));
R
Radim Krčmář 已提交
182

183 184 185
	if (!new)
		goto out;

R
Radim Krčmář 已提交
186 187
	new->max_apic_id = max_id;

188 189
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
190 191
		struct kvm_lapic **cluster;
		u16 mask;
192 193 194
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
195

196 197 198
		if (!kvm_apic_present(vcpu))
			continue;

199 200 201 202 203 204 205 206 207 208 209 210 211
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
212

213 214
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

215 216 217 218
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
219
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
220 221 222 223 224
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

225
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
226 227
			continue;

228 229
		if (mask)
			cluster[ffs(mask) - 1] = apic;
230 231 232 233 234 235 236 237
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
238
		call_rcu(&old->rcu, kvm_apic_map_free);
239

240
	kvm_make_scan_ioapic_request(kvm);
241 242
}

243 244
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
245
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
246

247
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
248 249 250 251

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
		if (enabled) {
252 253 254 255 256 257 258
			static_key_slow_dec_deferred(&apic_sw_disabled);
			recalculate_apic_map(apic->vcpu->kvm);
		} else
			static_key_slow_inc(&apic_sw_disabled.key);
	}
}

259
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
260
{
261
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
262 263 264 265 266
	recalculate_apic_map(apic->vcpu->kvm);
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
267
	kvm_lapic_set_reg(apic, APIC_LDR, id);
268 269 270
	recalculate_apic_map(apic->vcpu->kvm);
}

271
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
272 273 274
{
	u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));

275 276
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

277
	kvm_lapic_set_reg(apic, APIC_ID, id);
278
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
279 280 281
	recalculate_apic_map(apic->vcpu->kvm);
}

E
Eddie Dong 已提交
282 283
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
284
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
285 286 287 288
}

static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
{
289
	return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
E
Eddie Dong 已提交
290 291
}

292 293
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
294
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
295 296
}

E
Eddie Dong 已提交
297 298
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
299
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
300 301 302 303
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
304
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
305 306
}

307 308 309 310 311
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

312 313 314 315 316 317
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	struct kvm_cpuid_entry2 *feat;
	u32 v = APIC_VERSION;

318
	if (!lapic_in_kernel(vcpu))
319 320 321 322 323
		return;

	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
		v |= APIC_LVR_DIRECTED_EOI;
324
	kvm_lapic_set_reg(apic, APIC_LVR, v);
325 326
}

327
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
328
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
329 330 331 332 333 334 335 336
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
337 338
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
339

340 341 342 343 344 345
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
			return fls(*reg) - 1 + vec;
	}
E
Eddie Dong 已提交
346

347
	return -1;
E
Eddie Dong 已提交
348 349
}

M
Michael S. Tsirkin 已提交
350 351
static u8 count_vectors(void *bitmap)
{
352 353
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
354
	u8 count = 0;
355 356 357 358 359 360

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
361 362 363
	return count;
}

364
void __kvm_apic_update_irr(u32 *pir, void *regs)
365 366 367 368
{
	u32 i, pir_val;

	for (i = 0; i <= 7; i++) {
369 370 371
		pir_val = READ_ONCE(pir[i]);
		if (pir_val) {
			pir_val = xchg(&pir[i], 0);
372
			*((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
373
		}
374 375
	}
}
376 377 378 379 380 381 382
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	__kvm_apic_update_irr(pir, apic->regs);
383 384

	kvm_make_request(KVM_REQ_EVENT, vcpu);
385
}
386 387
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

388
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
389
{
390
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
391 392 393 394 395 396
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

397 398 399 400
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
401 402 403
	if (!apic->irr_pending)
		return -1;

404 405
	if (apic->vcpu->arch.apicv_active)
		kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
406
	result = apic_search_irr(apic);
E
Eddie Dong 已提交
407 408 409 410 411
	ASSERT(result == -1 || result >= 16);

	return result;
}

412 413
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
414 415 416 417
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

418
	if (unlikely(vcpu->arch.apicv_active)) {
419
		/* try to update RVI */
420
		apic_clear_vector(vec, apic->regs + APIC_IRR);
421
		kvm_make_request(KVM_REQ_EVENT, vcpu);
422 423 424 425 426
	} else {
		apic->irr_pending = false;
		apic_clear_vector(vec, apic->regs + APIC_IRR);
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
427
	}
428 429
}

M
Michael S. Tsirkin 已提交
430 431
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
432 433 434 435 436 437
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
438

M
Michael S. Tsirkin 已提交
439
	/*
440 441 442
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
443
	 */
444
	if (unlikely(vcpu->arch.apicv_active))
445
		kvm_x86_ops->hwapic_isr_update(vcpu, vec);
446 447 448 449 450 451 452 453 454 455
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
456 457
}

458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
477 478
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
479 480 481 482 483 484 485 486 487 488 489 490 491
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
492
	if (unlikely(vcpu->arch.apicv_active))
493
		kvm_x86_ops->hwapic_isr_update(vcpu,
494 495
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
496
		--apic->isr_count;
497 498 499
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
500 501
}

502 503
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
504 505 506 507 508
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
509
	return apic_find_highest_irr(vcpu->arch.apic);
510 511
}

512
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
513
			     int vector, int level, int trig_mode,
514
			     struct dest_map *dest_map);
515

516
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
517
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
518
{
519
	struct kvm_lapic *apic = vcpu->arch.apic;
520

521
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
522
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
523 524
}

525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
	if (pv_eoi_get_user(vcpu, &val) < 0)
		apic_debug("Can't read EOI MSR value: 0x%llx\n",
549
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
550 551 552 553 554 555 556
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
		apic_debug("Can't set EOI MSR value: 0x%llx\n",
557
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
558 559 560 561 562 563 564 565 566
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
		apic_debug("Can't clear EOI MSR value: 0x%llx\n",
567
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
568 569 570 571 572
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

573 574 575 576 577 578 579 580 581
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
	int highest_irr = apic_find_highest_irr(apic);
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
582
{
583
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
584 585
	int isr;

586 587
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
588 589 590 591 592 593 594 595 596 597 598
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

	apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
		   apic, ppr, isr, isrv);

599 600
	*new_ppr = ppr;
	if (old_ppr != ppr)
601
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
602 603 604 605 606 607 608 609

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

610 611
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
612
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
613 614
}

615 616 617 618 619 620
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
621 622
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
623
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
624 625 626
	apic_update_ppr(apic);
}

627
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
628
{
629 630
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
631 632
}

633
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
634
{
635 636 637 638
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
639
		return mda == kvm_x2apic_id(apic);
640

641 642 643 644 645 646 647 648 649
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

650
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
651 652
}

653
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
654
{
G
Gleb Natapov 已提交
655 656
	u32 logical_id;

657
	if (kvm_apic_broadcast(apic, mda))
658
		return true;
659

660
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
661

662
	if (apic_x2apic_mode(apic))
663 664
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
665

666
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
667

668
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
669
	case APIC_DFR_FLAT:
670
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
671
	case APIC_DFR_CLUSTER:
672 673
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
674
	default:
675
		apic_debug("Bad DFR vcpu %d: %08x\n",
676
			   apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
677
		return false;
E
Eddie Dong 已提交
678 679 680
	}
}

681 682
/* The KVM local APIC implementation has two quirks:
 *
683 684 685
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
686 687 688 689 690 691 692 693 694 695
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
696
 */
697 698
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
699 700 701
{
	bool ipi = source != NULL;

702
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
703
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
704 705
		return X2APIC_BROADCAST;

706
	return dest_id;
707 708
}

709
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
710
			   int short_hand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
711
{
712
	struct kvm_lapic *target = vcpu->arch.apic;
713
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
714 715

	apic_debug("target %p, source %p, dest 0x%x, "
716
		   "dest_mode 0x%x, short_hand 0x%x\n",
E
Eddie Dong 已提交
717 718
		   target, source, dest, dest_mode, short_hand);

Z
Zachary Amsden 已提交
719
	ASSERT(target);
E
Eddie Dong 已提交
720 721
	switch (short_hand) {
	case APIC_DEST_NOSHORT:
722
		if (dest_mode == APIC_DEST_PHYSICAL)
723
			return kvm_apic_match_physical_addr(target, mda);
724
		else
725
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
726
	case APIC_DEST_SELF:
727
		return target == source;
E
Eddie Dong 已提交
728
	case APIC_DEST_ALLINC:
729
		return true;
E
Eddie Dong 已提交
730
	case APIC_DEST_ALLBUT:
731
		return target != source;
E
Eddie Dong 已提交
732
	default:
733 734
		apic_debug("kvm: apic: Bad dest shorthand value %x\n",
			   short_hand);
735
		return false;
E
Eddie Dong 已提交
736 737
	}
}
738
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
739

740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

756 757 758 759 760 761 762 763 764
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

765 766
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
767
{
768 769 770 771 772 773 774 775 776 777 778 779
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
780

781 782
	return false;
}
783

784 785 786 787 788 789 790 791 792 793 794 795 796
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
797

798 799 800 801 802
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
803 804
		return false;

805
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
806 807
		return false;

808
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
809
		if (irq->dest_id > map->max_apic_id) {
810 811 812 813 814
			*bitmap = 0;
		} else {
			*dst = &map->phys_map[irq->dest_id];
			*bitmap = 1;
		}
815
		return true;
816
	}
817

818 819 820
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
821
		return false;
822

823 824
	if (!kvm_lowest_prio_delivery(irq))
		return true;
825

826 827 828 829 830 831 832 833 834 835
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
836
		}
837 838 839
	} else {
		if (!*bitmap)
			return true;
840

841 842
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
843

844 845 846 847 848 849
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
850

851
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
852

853 854
	return true;
}
855

856 857 858 859 860 861 862 863
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
864

865
	*r = -1;
866

867 868 869 870
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
871

872 873
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
874

875 876 877 878 879 880 881 882
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
	if (ret)
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			if (*r < 0)
				*r = 0;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
883 884 885 886 887 888
		}

	rcu_read_unlock();
	return ret;
}

889 890 891 892 893 894 895 896 897 898 899 900 901 902
/*
 * This routine tries to handler interrupts in posted mode, here is how
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
 *   to find the destinaiton vCPU.
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
903 904 905 906
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
907 908
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
909 910 911 912 913 914 915 916
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

917 918 919
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
920

921 922 923
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
924
		}
925 926 927 928 929 930
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
931 932 933 934 935
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
936
			     int vector, int level, int trig_mode,
937
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
938
{
939
	int result = 0;
940
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
941

942 943
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
944 945
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
946 947
		vcpu->arch.apic_arb_prio++;
	case APIC_DM_FIXED:
948 949 950
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
951 952 953 954
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

955 956
		result = 1;

957
		if (dest_map) {
958
			__set_bit(vcpu->vcpu_id, dest_map->map);
959 960
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
961

962 963
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
964
				kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
965 966 967 968
			else
				apic_clear_vector(vector, apic->regs + APIC_TMR);
		}

969
		if (vcpu->arch.apicv_active)
970
			kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
971
		else {
972
			kvm_lapic_set_irr(vector, apic);
973 974 975 976

			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
977 978 979
		break;

	case APIC_DM_REMRD:
980 981 982 983
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
984 985 986
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
987 988 989
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
990
		break;
991

E
Eddie Dong 已提交
992
	case APIC_DM_NMI:
993
		result = 1;
994
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
995
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
996 997 998
		break;

	case APIC_DM_INIT:
999
		if (!trig_mode || level) {
1000
			result = 1;
1001 1002 1003 1004 1005
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
			/* make sure pending_events is visible before sending
			 * the request */
			smp_wmb();
1006
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1007 1008
			kvm_vcpu_kick(vcpu);
		} else {
1009 1010
			apic_debug("Ignoring de-assert INIT to vcpu %d\n",
				   vcpu->vcpu_id);
1011
		}
E
Eddie Dong 已提交
1012 1013 1014
		break;

	case APIC_DM_STARTUP:
1015 1016
		apic_debug("SIPI to vcpu %d vector 0x%02x\n",
			   vcpu->vcpu_id, vector);
1017 1018 1019 1020 1021 1022 1023
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1024 1025
		break;

1026 1027 1028 1029 1030 1031 1032 1033
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1034 1035 1036 1037 1038 1039 1040 1041
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1042
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1043
{
1044
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1045 1046
}

1047 1048
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1049
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1050 1051
}

1052 1053
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1054 1055 1056 1057 1058
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1059

1060 1061 1062 1063 1064
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1065
	}
1066 1067 1068 1069 1070 1071 1072

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1073 1074
}

1075
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1076 1077
{
	int vector = apic_find_highest_isr(apic);
1078 1079 1080

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1081 1082 1083 1084 1085
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1086
		return vector;
E
Eddie Dong 已提交
1087

M
Michael S. Tsirkin 已提交
1088
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1089 1090
	apic_update_ppr(apic);

1091 1092 1093
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1094
	kvm_ioapic_send_eoi(apic, vector);
1095
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1096
	return vector;
E
Eddie Dong 已提交
1097 1098
}

1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

E
Eddie Dong 已提交
1114 1115
static void apic_send_ipi(struct kvm_lapic *apic)
{
1116 1117
	u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
	u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
1118
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1119

1120 1121 1122
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1123
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1124 1125
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1126
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1127 1128 1129 1130
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1131

1132 1133
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

E
Eddie Dong 已提交
1134 1135
	apic_debug("icr_high 0x%x, icr_low 0x%x, "
		   "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
1136 1137
		   "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
		   "msi_redir_hint 0x%x\n",
G
Glauber Costa 已提交
1138
		   icr_high, icr_low, irq.shorthand, irq.dest_id,
1139
		   irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
1140
		   irq.vector, irq.msi_redir_hint);
1141

1142
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1143 1144 1145 1146
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1147
	ktime_t remaining, now;
1148
	s64 ns;
1149
	u32 tmcct;
E
Eddie Dong 已提交
1150 1151 1152

	ASSERT(apic != NULL);

1153
	/* if initial count is 0, current count should also be 0 */
1154
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1155
		apic->lapic_timer.period == 0)
1156 1157
		return 0;

1158
	now = ktime_get();
1159
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1160
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1161
		remaining = 0;
1162

1163 1164 1165
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1166 1167 1168 1169

	return tmcct;
}

1170 1171 1172 1173 1174
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1175
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1176
	run->tpr_access.rip = kvm_rip_read(vcpu);
1177 1178 1179 1180 1181 1182 1183 1184 1185
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
1195
		apic_debug("Access APIC ARBPRI register which is for P6\n");
E
Eddie Dong 已提交
1196 1197 1198
		break;

	case APIC_TMCCT:	/* Timer CCR */
1199 1200 1201
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1202 1203
		val = apic_get_tmcct(apic);
		break;
1204 1205
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1206
		val = kvm_lapic_get_reg(apic, offset);
1207
		break;
1208 1209 1210
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1211
	default:
1212
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1213 1214 1215 1216 1217 1218
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1219 1220 1221 1222 1223
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1224
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1225
		void *data)
E
Eddie Dong 已提交
1226 1227 1228
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1229
	/* this bitmask has a bit cleared for each reserved register */
G
Gleb Natapov 已提交
1230
	static const u64 rmask = 0x43ff01ffffffe70cULL;
E
Eddie Dong 已提交
1231 1232

	if ((alignment + len) > 4) {
1233 1234
		apic_debug("KVM_APIC_READ: alignment error %x %d\n",
			   offset, len);
G
Gleb Natapov 已提交
1235
		return 1;
E
Eddie Dong 已提交
1236
	}
G
Gleb Natapov 已提交
1237 1238

	if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
1239 1240
		apic_debug("KVM_APIC_READ: read reserved register %x\n",
			   offset);
G
Gleb Natapov 已提交
1241 1242 1243
		return 1;
	}

E
Eddie Dong 已提交
1244 1245
	result = __apic_read(apic, offset & ~0xf);

1246 1247
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1259
	return 0;
E
Eddie Dong 已提交
1260
}
1261
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1262

G
Gleb Natapov 已提交
1263 1264
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1265
	return kvm_apic_hw_enabled(apic) &&
G
Gleb Natapov 已提交
1266 1267 1268 1269
	    addr >= apic->base_address &&
	    addr < apic->base_address + LAPIC_MMIO_LENGTH;
}

1270
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1271 1272 1273 1274 1275 1276 1277 1278
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1279
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1280 1281 1282 1283

	return 0;
}

E
Eddie Dong 已提交
1284 1285 1286 1287
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1288
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1289 1290
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1291
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1292 1293

	apic_debug("timer divide count is 0x%x\n",
G
Glauber Costa 已提交
1294
				   apic->divide_count);
E
Eddie Dong 已提交
1295 1296
}

1297 1298
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1299
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1300 1301 1302 1303 1304 1305 1306 1307
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
		apic->lapic_timer.timer_mode = timer_mode;
		hrtimer_cancel(&apic->lapic_timer.timer);
	}
}

1308 1309 1310
static void apic_timer_expired(struct kvm_lapic *apic)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
1311
	struct swait_queue_head *q = &vcpu->wq;
1312
	struct kvm_timer *ktimer = &apic->lapic_timer;
1313 1314 1315 1316 1317

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	atomic_inc(&apic->lapic_timer.pending);
1318
	kvm_set_pending_timer(vcpu);
1319

1320 1321
	if (swait_active(q))
		swake_up(q);
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334

	if (apic_lvtt_tscdeadline(apic))
		ktimer->expired_tscdeadline = ktimer->tscdeadline;
}

/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1335
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1336 1337 1338

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1339
		void *bitmap = apic->regs + APIC_ISR;
1340

1341
		if (vcpu->arch.apicv_active)
1342 1343 1344 1345
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1346 1347 1348 1349 1350 1351 1352 1353 1354
	}
	return false;
}

void wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;

1355
	if (!lapic_in_kernel(vcpu))
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
		return;

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	if (!lapic_timer_int_injected(vcpu))
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1366
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1367
	trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
1368 1369 1370

	/* __delay is delay_tsc whenever the hardware has TSC, thus always.  */
	if (guest_tsc < tsc_deadline)
1371 1372
		__delay(min(tsc_deadline - guest_tsc,
			nsec_to_cycles(vcpu, lapic_timer_advance_ns)));
1373 1374
}

1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
	u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1390
	now = ktime_get();
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
	if (likely(tscdeadline > guest_tsc)) {
		ns = (tscdeadline - guest_tsc) * 1000000ULL;
		do_div(ns, this_tsc_khz);
		expire = ktime_add_ns(now, ns);
		expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
		hrtimer_start(&apic->lapic_timer.timer,
				expire, HRTIMER_MODE_ABS_PINNED);
	} else
		apic_timer_expired(apic);

	local_irq_restore(flags);
}

1405
static void start_sw_period(struct kvm_lapic *apic)
1406 1407 1408 1409 1410
{
	if (!apic->lapic_timer.period)
		return;

	if (apic_lvtt_oneshot(apic) &&
1411
	    ktime_after(ktime_get(),
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
			apic->lapic_timer.target_expiration)) {
		apic_timer_expired(apic);
		return;
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
		HRTIMER_MODE_ABS_PINNED);
}

static bool set_target_expiration(struct kvm_lapic *apic)
1423 1424
{
	ktime_t now;
1425
	u64 tscl = rdtsc();
1426

1427
	now = ktime_get();
1428
	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1429
		* APIC_BUS_CYCLE_NS * apic->divide_count;
1430 1431

	if (!apic->lapic_timer.period)
1432 1433
		return false;

1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
	if (apic_lvtt_period(apic)) {
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}

	apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
		   PRIx64 ", "
		   "timer initial count 0x%x, period %lldns, "
		   "expire @ 0x%016" PRIx64 ".\n", __func__,
		   APIC_BUS_CYCLE_NS, ktime_to_ns(now),
		   kvm_lapic_get_reg(apic, APIC_TMICT),
		   apic->lapic_timer.period,
		   ktime_to_ns(ktime_add_ns(now,
				apic->lapic_timer.period)));
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475

	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1476 1477
}

1478 1479
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1480 1481 1482
	if (!lapic_in_kernel(vcpu))
		return false;

1483 1484 1485 1486
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1487
static void cancel_hv_timer(struct kvm_lapic *apic)
1488 1489 1490 1491 1492
{
	kvm_x86_ops->cancel_hv_timer(apic->vcpu);
	apic->lapic_timer.hv_timer_in_use = false;
}

1493
static bool start_hv_timer(struct kvm_lapic *apic)
1494 1495 1496
{
	u64 tscdeadline = apic->lapic_timer.tscdeadline;

1497 1498
	if ((atomic_read(&apic->lapic_timer.pending) &&
		!apic_lvtt_period(apic)) ||
1499 1500
		kvm_x86_ops->set_hv_timer(apic->vcpu, tscdeadline)) {
		if (apic->lapic_timer.hv_timer_in_use)
1501
			cancel_hv_timer(apic);
1502 1503 1504 1505 1506
	} else {
		apic->lapic_timer.hv_timer_in_use = true;
		hrtimer_cancel(&apic->lapic_timer.timer);

		/* In case the sw timer triggered in the window */
1507 1508
		if (atomic_read(&apic->lapic_timer.pending) &&
			!apic_lvtt_period(apic))
1509
			cancel_hv_timer(apic);
1510 1511 1512 1513 1514 1515
	}
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id,
			apic->lapic_timer.hv_timer_in_use);
	return apic->lapic_timer.hv_timer_in_use;
}

1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	WARN_ON(swait_active(&vcpu->wq));
	cancel_hv_timer(apic);
	apic_timer_expired(apic);

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
		if (!start_hv_timer(apic))
			start_sw_period(apic);
	}
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1533 1534 1535 1536 1537 1538
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	WARN_ON(apic->lapic_timer.hv_timer_in_use);

1539
	start_hv_timer(apic);
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	/* Possibly the TSC deadline timer is not enabled yet */
	if (!apic->lapic_timer.hv_timer_in_use)
		return;

1551
	cancel_hv_timer(apic);
1552 1553 1554 1555

	if (atomic_read(&apic->lapic_timer.pending))
		return;

1556 1557 1558 1559
	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
1560 1561 1562
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);

E
Eddie Dong 已提交
1563 1564
static void start_apic_timer(struct kvm_lapic *apic)
{
1565
	atomic_set(&apic->lapic_timer.pending, 0);
1566

1567
	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
1568 1569 1570
		if (set_target_expiration(apic) &&
			!(kvm_x86_ops->set_hv_timer && start_hv_timer(apic)))
			start_sw_period(apic);
1571
	} else if (apic_lvtt_tscdeadline(apic)) {
1572
		if (!(kvm_x86_ops->set_hv_timer && start_hv_timer(apic)))
1573
			start_sw_tscdeadline(apic);
1574
	}
E
Eddie Dong 已提交
1575 1576
}

1577 1578
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1579
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1580

1581 1582 1583
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1584 1585
			apic_debug("Receive NMI setting on APIC_LVT0 "
				   "for cpu %d\n", apic->vcpu->vcpu_id);
1586
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1587 1588 1589
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1590 1591
}

1592
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1593
{
G
Gleb Natapov 已提交
1594
	int ret = 0;
E
Eddie Dong 已提交
1595

G
Gleb Natapov 已提交
1596
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1597

G
Gleb Natapov 已提交
1598
	switch (reg) {
E
Eddie Dong 已提交
1599
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1600
		if (!apic_x2apic_mode(apic))
1601
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1602 1603
		else
			ret = 1;
E
Eddie Dong 已提交
1604 1605 1606
		break;

	case APIC_TASKPRI:
1607
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1608 1609 1610 1611 1612 1613 1614 1615
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1616
		if (!apic_x2apic_mode(apic))
1617
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1618 1619
		else
			ret = 1;
E
Eddie Dong 已提交
1620 1621 1622
		break;

	case APIC_DFR:
1623
		if (!apic_x2apic_mode(apic)) {
1624
			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1625 1626
			recalculate_apic_map(apic->vcpu->kvm);
		} else
G
Gleb Natapov 已提交
1627
			ret = 1;
E
Eddie Dong 已提交
1628 1629
		break;

1630 1631
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1632
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1633
			mask |= APIC_SPIV_DIRECTED_EOI;
1634
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1635 1636 1637 1638
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

1639
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
1640
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
1641
						       APIC_LVTT + 0x10 * i);
1642
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
1643 1644
					     lvt_val | APIC_LVT_MASKED);
			}
1645
			apic_update_lvtt(apic);
1646
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
1647 1648 1649

		}
		break;
1650
	}
E
Eddie Dong 已提交
1651 1652
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
1653
		kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
E
Eddie Dong 已提交
1654 1655 1656 1657
		apic_send_ipi(apic);
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
1658 1659
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
1660
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
1661 1662
		break;

1663
	case APIC_LVT0:
1664
		apic_manage_nmi_watchdog(apic, val);
E
Eddie Dong 已提交
1665 1666 1667 1668 1669
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
	case APIC_LVTERR:
		/* TODO: Check vector */
1670
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
1671 1672
			val |= APIC_LVT_MASKED;

G
Gleb Natapov 已提交
1673
		val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1674
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
1675 1676 1677

		break;

1678
	case APIC_LVTT:
1679
		if (!kvm_apic_sw_enabled(apic))
1680 1681
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1682
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
1683
		apic_update_lvtt(apic);
1684 1685
		break;

E
Eddie Dong 已提交
1686
	case APIC_TMICT:
1687 1688 1689
		if (apic_lvtt_tscdeadline(apic))
			break;

1690
		hrtimer_cancel(&apic->lapic_timer.timer);
1691
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
1692
		start_apic_timer(apic);
G
Gleb Natapov 已提交
1693
		break;
E
Eddie Dong 已提交
1694 1695 1696

	case APIC_TDCR:
		if (val & 4)
1697
			apic_debug("KVM_WRITE:TDCR %x\n", val);
1698
		kvm_lapic_set_reg(apic, APIC_TDCR, val);
E
Eddie Dong 已提交
1699 1700 1701
		update_divide_count(apic);
		break;

G
Gleb Natapov 已提交
1702 1703
	case APIC_ESR:
		if (apic_x2apic_mode(apic) && val != 0) {
1704
			apic_debug("KVM_WRITE:ESR not zero %x\n", val);
G
Gleb Natapov 已提交
1705 1706 1707 1708 1709 1710
			ret = 1;
		}
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
1711
			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
G
Gleb Natapov 已提交
1712 1713 1714
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
1715
	default:
G
Gleb Natapov 已提交
1716
		ret = 1;
E
Eddie Dong 已提交
1717 1718
		break;
	}
G
Gleb Natapov 已提交
1719 1720 1721 1722
	if (ret)
		apic_debug("Local APIC Write to read-only register %x\n", reg);
	return ret;
}
1723
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
1724

1725
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
	if (len != 4 || (offset & 0xf)) {
		/* Don't shout loud, $infamous_os would cause only noise. */
		apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
1743
		return 0;
G
Gleb Natapov 已提交
1744 1745 1746 1747 1748 1749 1750 1751 1752
	}

	val = *(u32*)data;

	/* too common printing */
	if (offset != APIC_EOI)
		apic_debug("%s: offset 0x%x with length 0x%x, and value is "
			   "0x%x\n", __func__, offset, len, val);

1753
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
1754

1755
	return 0;
E
Eddie Dong 已提交
1756 1757
}

1758 1759
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
1760
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1761 1762 1763
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

1764 1765 1766 1767 1768 1769 1770 1771
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

1772
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
1773 1774

	/* TODO: optimize to just emulate side effect w/o one more write */
1775
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
1776 1777 1778
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

1779
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
1780
{
1781 1782
	struct kvm_lapic *apic = vcpu->arch.apic;

1783
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
1784 1785
		return;

1786
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
1787

1788 1789 1790
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

1791
	if (!apic->sw_enabled)
1792
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
1793

1794 1795 1796 1797
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
1798 1799 1800 1801 1802 1803 1804
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
1805 1806 1807 1808 1809 1810 1811 1812 1813
u64 kvm_get_lapic_target_expiration_tsc(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (!lapic_in_kernel(vcpu))
		return 0;

	return apic->lapic_timer.tscdeadline;
}
E
Eddie Dong 已提交
1814

1815 1816 1817 1818
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1819 1820
	if (!lapic_in_kernel(vcpu) ||
		!apic_lvtt_tscdeadline(apic))
1821 1822 1823 1824 1825 1826 1827 1828 1829
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1830
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
1831
			apic_lvtt_period(apic))
1832 1833 1834 1835 1836 1837 1838
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
1839 1840
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
1841
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1842

A
Avi Kivity 已提交
1843
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
1844
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
1845 1846 1847 1848 1849 1850
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

1851
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
1852 1853 1854 1855 1856 1857

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
1858
	u64 old_value = vcpu->arch.apic_base;
1859
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1860

1861
	if (!apic)
E
Eddie Dong 已提交
1862
		value |= MSR_IA32_APICBASE_BSP;
1863

1864 1865
	vcpu->arch.apic_base = value;

1866 1867 1868 1869 1870 1871
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
		kvm_update_cpuid(vcpu);

	if (!apic)
		return;

1872
	/* update jump label if enable bit changes */
1873
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
1874 1875
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
1876
			static_key_slow_dec_deferred(&apic_hw_disabled);
1877
		} else {
1878
			static_key_slow_inc(&apic_hw_disabled.key);
1879 1880
			recalculate_apic_map(vcpu->kvm);
		}
1881 1882
	}

1883 1884
	if ((old_value ^ value) & X2APIC_ENABLE) {
		if (value & X2APIC_ENABLE) {
1885
			kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
1886 1887 1888
			kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
		} else
			kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
G
Gleb Natapov 已提交
1889
	}
1890

1891
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
1892 1893
			     MSR_IA32_APICBASE_BASE;

1894 1895 1896 1897
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");

E
Eddie Dong 已提交
1898 1899
	/* with FSB delivery interrupt, we can restart APIC functionality */
	apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
1900
		   "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
1901 1902 1903

}

1904
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
1905 1906 1907 1908
{
	struct kvm_lapic *apic;
	int i;

1909
	apic_debug("%s\n", __func__);
E
Eddie Dong 已提交
1910 1911

	ASSERT(vcpu);
1912
	apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1913 1914 1915
	ASSERT(apic != NULL);

	/* Stop the timer in case it's a reset to an active apic */
1916
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
1917

1918 1919 1920
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
1921
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
1922
	}
1923
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
1924

1925 1926
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
1927
	apic_update_lvtt(apic);
1928
	if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
1929
		kvm_lapic_set_reg(apic, APIC_LVT0,
1930
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
1931
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
1932

1933
	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
1934
	apic_set_spiv(apic, 0xff);
1935
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
1936 1937
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
1938 1939 1940 1941 1942
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
1943
	for (i = 0; i < 8; i++) {
1944 1945 1946
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
1947
	}
1948 1949
	apic->irr_pending = vcpu->arch.apicv_active;
	apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
M
Michael S. Tsirkin 已提交
1950
	apic->highest_isr_cache = -1;
1951
	update_divide_count(apic);
1952
	atomic_set(&apic->lapic_timer.pending, 0);
1953
	if (kvm_vcpu_is_bsp(vcpu))
1954 1955
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
1956
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
1957 1958
	apic_update_ppr(apic);

1959
	vcpu->arch.apic_arb_prio = 0;
1960
	vcpu->arch.apic_attention = 0;
1961

1962
	apic_debug("%s: vcpu=%p, id=0x%x, base_msr="
1963
		   "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
1964
		   vcpu, kvm_lapic_get_reg(apic, APIC_ID),
1965
		   vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
1966 1967 1968 1969 1970 1971 1972
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
1973

A
Avi Kivity 已提交
1974
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1975
{
1976
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
1977 1978
}

1979 1980
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
1981
	struct kvm_lapic *apic = vcpu->arch.apic;
1982

1983
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
1984
		return atomic_read(&apic->lapic_timer.pending);
1985 1986 1987 1988

	return 0;
}

A
Avi Kivity 已提交
1989
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
1990
{
1991
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
1992 1993
	int vector, mode, trig_mode;

1994
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
1995 1996 1997
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
1998 1999
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2000 2001 2002
	}
	return 0;
}
2003

2004
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2005
{
2006 2007 2008 2009
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2010 2011
}

G
Gregory Haskins 已提交
2012 2013 2014 2015 2016
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2017 2018 2019
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2020
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2021

2022
	apic_timer_expired(apic);
2023

A
Avi Kivity 已提交
2024
	if (lapic_is_periodic(apic)) {
2025
		advance_periodic_target_expiration(apic);
2026 2027 2028 2029 2030 2031
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

E
Eddie Dong 已提交
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
int kvm_create_lapic(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);
	apic_debug("apic_init %d\n", vcpu->vcpu_id);

	apic = kzalloc(sizeof(*apic), GFP_KERNEL);
	if (!apic)
		goto nomem;

2043
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2044

2045 2046
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
	if (!apic->regs) {
E
Eddie Dong 已提交
2047 2048
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2049
		goto nomem_free_apic;
E
Eddie Dong 已提交
2050 2051 2052
	}
	apic->vcpu = vcpu;

2053
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2054
		     HRTIMER_MODE_ABS_PINNED);
2055
	apic->lapic_timer.timer.function = apic_timer_fn;
2056

2057 2058 2059 2060 2061
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
	 * thinking that APIC satet has changed.
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2062
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
2063
	kvm_lapic_reset(vcpu, false);
G
Gregory Haskins 已提交
2064
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2065 2066

	return 0;
2067 2068
nomem_free_apic:
	kfree(apic);
E
Eddie Dong 已提交
2069 2070 2071 2072 2073 2074
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2075
	struct kvm_lapic *apic = vcpu->arch.apic;
2076
	u32 ppr;
E
Eddie Dong 已提交
2077

2078
	if (!apic_enabled(apic))
E
Eddie Dong 已提交
2079 2080
		return -1;

2081 2082
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2083 2084
}

Q
Qing He 已提交
2085 2086
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2087
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2088 2089
	int r = 0;

2090
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2091 2092 2093 2094
		r = 1;
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
		r = 1;
Q
Qing He 已提交
2095 2096 2097
	return r;
}

2098 2099
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2100
	struct kvm_lapic *apic = vcpu->arch.apic;
2101

2102
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2103
		kvm_apic_local_deliver(apic, APIC_LVTT);
2104 2105
		if (apic_lvtt_tscdeadline(apic))
			apic->lapic_timer.tscdeadline = 0;
2106 2107
		if (apic_lvtt_oneshot(apic)) {
			apic->lapic_timer.tscdeadline = 0;
T
Thomas Gleixner 已提交
2108
			apic->lapic_timer.target_expiration = 0;
2109
		}
2110
		atomic_set(&apic->lapic_timer.pending, 0);
2111 2112 2113
	}
}

E
Eddie Dong 已提交
2114 2115 2116
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2117
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2118 2119 2120 2121

	if (vector == -1)
		return -1;

2122 2123 2124 2125 2126 2127 2128
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

M
Michael S. Tsirkin 已提交
2129
	apic_set_isr(vector, apic);
E
Eddie Dong 已提交
2130 2131
	apic_update_ppr(apic);
	apic_clear_irr(vector, apic);
2132 2133 2134 2135 2136 2137

	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
		apic_clear_isr(vector, apic);
		apic_update_ppr(apic);
	}

E
Eddie Dong 已提交
2138 2139
	return vector;
}
2140

2141 2142 2143 2144 2145 2146
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);

2147 2148 2149 2150 2151 2152 2153 2154 2155
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2168
{
2169
	struct kvm_lapic *apic = vcpu->arch.apic;
2170 2171
	int r;

2172

2173
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2174 2175
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2176 2177 2178 2179

	r = kvm_apic_state_fixup(vcpu, s, true);
	if (r)
		return r;
2180
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
2181 2182

	recalculate_apic_map(vcpu->kvm);
2183 2184
	kvm_apic_set_version(vcpu);

2185
	apic_update_ppr(apic);
2186
	hrtimer_cancel(&apic->lapic_timer.timer);
2187
	apic_update_lvtt(apic);
2188
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2189 2190
	update_divide_count(apic);
	start_apic_timer(apic);
2191
	apic->irr_pending = true;
2192
	apic->isr_count = vcpu->arch.apicv_active ?
2193
				1 : count_vectors(apic->regs + APIC_ISR);
M
Michael S. Tsirkin 已提交
2194
	apic->highest_isr_cache = -1;
2195
	if (vcpu->arch.apicv_active) {
2196 2197
		if (kvm_x86_ops->apicv_post_state_restore)
			kvm_x86_ops->apicv_post_state_restore(vcpu);
W
Wei Wang 已提交
2198 2199
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
2200
		kvm_x86_ops->hwapic_isr_update(vcpu,
2201
				apic_find_highest_isr(apic));
2202
	}
2203
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2204 2205
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2206 2207

	vcpu->arch.apic_arb_prio = 0;
2208 2209

	return 0;
2210
}
2211

2212
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2213 2214 2215
{
	struct hrtimer *timer;

2216
	if (!lapic_in_kernel(vcpu))
2217 2218
		return;

2219
	timer = &vcpu->arch.apic->lapic_timer.timer;
2220
	if (hrtimer_cancel(timer))
2221
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
2222
}
A
Avi Kivity 已提交
2223

2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2261 2262 2263 2264
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2265 2266 2267
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2268
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2269 2270
		return;

2271 2272 2273
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
		return;
A
Avi Kivity 已提交
2274 2275 2276 2277

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2293
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2304 2305 2306 2307
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2308
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2309

2310 2311
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2312
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2313 2314
		return;

2315
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2316 2317 2318 2319 2320 2321 2322 2323
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2324 2325
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2326 2327
}

2328
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2329
{
2330 2331 2332 2333 2334
	if (vapic_addr) {
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2335
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2336
	} else {
2337
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2338 2339 2340 2341
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2342
}
G
Gleb Natapov 已提交
2343 2344 2345 2346 2347 2348

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2349
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2350 2351
		return 1;

2352 2353 2354
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2355
	/* if this is ICR write vector before command */
2356
	if (reg == APIC_ICR)
2357 2358
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2359 2360 2361 2362 2363 2364 2365
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2366
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2367 2368
		return 1;

2369 2370 2371 2372 2373 2374
	if (reg == APIC_DFR || reg == APIC_ICR2) {
		apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
			   reg);
		return 1;
	}

2375
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2376
		return 1;
2377
	if (reg == APIC_ICR)
2378
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2379 2380 2381 2382 2383

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2384 2385 2386 2387 2388

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2389
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2390 2391 2392 2393
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2394 2395
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2396 2397 2398 2399 2400 2401 2402
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2403
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2404 2405
		return 1;

2406
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2407 2408
		return 1;
	if (reg == APIC_ICR)
2409
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2410 2411 2412 2413 2414

	*data = (((u64)high) << 32) | low;

	return 0;
}
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425

int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
{
	u64 addr = data & ~KVM_MSR_ENABLED;
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
	return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
2426
					 addr, sizeof(u8));
2427
}
2428

2429 2430 2431
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2432
	u8 sipi_vector;
2433
	unsigned long pe;
2434

2435
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2436 2437
		return;

2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448
	/*
	 * INITs are latched while in SMM.  Because an SMM CPU cannot
	 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
	 * and delay processing of INIT until the next RSM.
	 */
	if (is_smm(vcpu)) {
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2449

2450
	pe = xchg(&apic->pending_events, 0);
2451
	if (test_bit(KVM_APIC_INIT, &pe)) {
2452 2453
		kvm_lapic_reset(vcpu, true);
		kvm_vcpu_reset(vcpu, true);
2454 2455 2456 2457 2458
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2459
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2460 2461 2462 2463
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
N
Nadav Amit 已提交
2464
		apic_debug("vcpu %d received sipi with vector # %x\n",
2465 2466 2467 2468 2469 2470
			 vcpu->vcpu_id, sipi_vector);
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2471 2472 2473 2474
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2475
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2476
}