mce.c 58.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
I
Ingo Molnar 已提交
44

45
#include <asm/processor.h>
46
#include <asm/traps.h>
A
Andy Lutomirski 已提交
47
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
48 49
#include <asm/mce.h>
#include <asm/msr.h>
L
Linus Torvalds 已提交
50

51
#include "mce-internal.h"
52

53
static DEFINE_MUTEX(mce_chrdev_read_mutex);
54

55
#define rcu_dereference_check_mce(p) \
56
	rcu_dereference_index_check((p), \
57
			      rcu_read_lock_sched_held() || \
58
			      lockdep_is_held(&mce_chrdev_read_mutex))
59

60 61 62
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

63 64
#define SPINUNIT 100	/* 100ns */

65 66
DEFINE_PER_CPU(unsigned, mce_exception_count);

67
struct mce_bank *mce_banks __read_mostly;
68

69
struct mca_config mca_cfg __read_mostly = {
70
	.bootlog  = -1,
71 72 73 74 75 76 77
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
78 79
	.tolerant = 1,
	.monarch_timeout = -1
80 81
};

82 83 84 85
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
86

87 88
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

89 90 91
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

92 93 94
/* CMCI storm detection filter */
static DEFINE_PER_CPU(unsigned long, mce_polled_error);

95 96 97 98
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
99 100 101 102
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

103 104 105 106 107 108 109 110 111
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

112 113
static DEFINE_PER_CPU(struct work_struct, mce_work);

114 115
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

116 117 118 119 120 121
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);

122 123 124 125
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
126
	m->cpu = m->extcpu = smp_processor_id();
127
	rdtscll(m->tsc);
128 129 130 131 132 133 134
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
135 136
}

137 138 139
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
140 141 142 143 144 145
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

146
static struct mce_log mcelog = {
147 148 149
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
150
};
L
Linus Torvalds 已提交
151 152 153 154

void mce_log(struct mce *mce)
{
	unsigned next, entry;
155
	int ret = 0;
I
Ingo Molnar 已提交
156

157 158 159
	/* Emit the trace record: */
	trace_mce_record(mce);

160 161 162 163
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, mce);
	if (ret == NOTIFY_STOP)
		return;

L
Linus Torvalds 已提交
164
	mce->finished = 0;
M
Mike Waychison 已提交
165
	wmb();
L
Linus Torvalds 已提交
166
	for (;;) {
167
		entry = rcu_dereference_check_mce(mcelog.next);
168
		for (;;) {
169

I
Ingo Molnar 已提交
170 171 172 173 174
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
175
			if (entry >= MCE_LOG_LEN) {
176 177
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
178 179
				return;
			}
I
Ingo Molnar 已提交
180
			/* Old left over entry. Skip: */
181 182 183 184
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
185
			break;
L
Linus Torvalds 已提交
186 187 188 189 190 191 192
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
193
	wmb();
L
Linus Torvalds 已提交
194
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
195
	wmb();
L
Linus Torvalds 已提交
196

197
	mce->finished = 1;
198
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
199 200
}

B
Borislav Petkov 已提交
201 202 203 204
static void drain_mcelog_buffer(void)
{
	unsigned int next, i, prev = 0;

205
	next = ACCESS_ONCE(mcelog.next);
B
Borislav Petkov 已提交
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223

	do {
		struct mce *m;

		/* drain what was logged during boot */
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
			unsigned retries = 1;

			m = &mcelog.entry[i];

			while (!m->finished) {
				if (time_after_eq(jiffies, start + 2*retries))
					retries++;

				cpu_relax();

				if (!m->finished && retries >= 4) {
224
					pr_err("skipping error being logged currently!\n");
B
Borislav Petkov 已提交
225 226 227 228 229 230 231 232 233 234 235 236 237 238
					break;
				}
			}
			smp_rmb();
			atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
		}

		memset(mcelog.entry + prev, 0, (next - prev) * sizeof(*m));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
}


239 240 241
void mce_register_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
B
Borislav Petkov 已提交
242
	drain_mcelog_buffer();
243 244 245 246 247 248 249 250 251
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

H
Hidetoshi Seto 已提交
252
static void print_mce(struct mce *m)
L
Linus Torvalds 已提交
253
{
254 255
	int ret = 0;

H
Huang Ying 已提交
256
	pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
257
	       m->extcpu, m->mcgstatus, m->bank, m->status);
258

259
	if (m->ip) {
H
Huang Ying 已提交
260
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
261 262 263
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
				m->cs, m->ip);

L
Linus Torvalds 已提交
264
		if (m->cs == __KERNEL_CS)
265
			print_symbol("{%s}", m->ip);
266
		pr_cont("\n");
L
Linus Torvalds 已提交
267
	}
268

H
Huang Ying 已提交
269
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
270
	if (m->addr)
271
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
272
	if (m->misc)
273
		pr_cont("MISC %llx ", m->misc);
274

275
	pr_cont("\n");
276 277 278 279
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
280
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
281 282
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
283 284 285

	/*
	 * Print out human-readable details about the MCE error,
286
	 * (if the CPU has an implementation for that)
287
	 */
288 289 290 291 292
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
293 294
}

295 296
#define PANIC_TIMEOUT 5 /* 5 seconds */

297
static atomic_t mce_panicked;
298

299
static int fake_panic;
300
static atomic_t mce_fake_panicked;
301

302 303 304 305
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
306

307 308 309 310
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
311
	if (panic_timeout == 0)
312
		panic_timeout = mca_cfg.panic_timeout;
313 314 315
	panic("Panicing machine check CPU died");
}

316
static void mce_panic(char *msg, struct mce *final, char *exp)
317
{
318
	int i, apei_err = 0;
319

320 321 322 323
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
324
		if (atomic_inc_return(&mce_panicked) > 1)
325 326
			wait_for_panic();
		barrier();
327

328 329 330 331
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
332
		if (atomic_inc_return(&mce_fake_panicked) > 1)
333 334
			return;
	}
335
	/* First print corrected ones that are still unlogged */
L
Linus Torvalds 已提交
336
	for (i = 0; i < MCE_LOG_LEN; i++) {
337
		struct mce *m = &mcelog.entry[i];
H
Hidetoshi Seto 已提交
338 339
		if (!(m->status & MCI_STATUS_VAL))
			continue;
340
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
341
			print_mce(m);
342 343 344
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
345 346 347 348 349
	}
	/* Now print uncorrected but with the final one last */
	for (i = 0; i < MCE_LOG_LEN; i++) {
		struct mce *m = &mcelog.entry[i];
		if (!(m->status & MCI_STATUS_VAL))
L
Linus Torvalds 已提交
350
			continue;
H
Hidetoshi Seto 已提交
351 352
		if (!(m->status & MCI_STATUS_UC))
			continue;
353
		if (!final || memcmp(m, final, sizeof(struct mce))) {
H
Hidetoshi Seto 已提交
354
			print_mce(m);
355 356 357
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
358
	}
359
	if (final) {
H
Hidetoshi Seto 已提交
360
		print_mce(final);
361 362 363
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
364
	if (cpu_missing)
H
Huang Ying 已提交
365
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
366
	if (exp)
H
Huang Ying 已提交
367
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
368 369
	if (!fake_panic) {
		if (panic_timeout == 0)
370
			panic_timeout = mca_cfg.panic_timeout;
371 372
		panic(msg);
	} else
H
Huang Ying 已提交
373
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
374
}
L
Linus Torvalds 已提交
375

376 377 378 379
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
380
	unsigned bank = __this_cpu_read(injectm.bank);
381

382
	if (msr == mca_cfg.rip_msr)
383
		return offsetof(struct mce, ip);
384
	if (msr == MSR_IA32_MCx_STATUS(bank))
385
		return offsetof(struct mce, status);
386
	if (msr == MSR_IA32_MCx_ADDR(bank))
387
		return offsetof(struct mce, addr);
388
	if (msr == MSR_IA32_MCx_MISC(bank))
389 390 391 392 393 394
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

395 396 397 398
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
399

T
Tejun Heo 已提交
400
	if (__this_cpu_read(injectm.finished)) {
401
		int offset = msr_to_offset(msr);
402

403 404
		if (offset < 0)
			return 0;
405
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
406
	}
407 408 409 410 411 412 413 414 415 416 417

	if (rdmsrl_safe(msr, &v)) {
		WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr);
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

418 419 420 421 422
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
423
	if (__this_cpu_read(injectm.finished)) {
424
		int offset = msr_to_offset(msr);
425

426
		if (offset >= 0)
427
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
428 429
		return;
	}
430 431 432
	wrmsrl(msr, v);
}

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
451 452 453 454 455 456 457 458

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
459 460
		}
		/* Use accurate RIP reporting if available. */
461 462
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
463 464 465
	}
}

466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
/*
 * Simple lockless ring to communicate PFNs from the exception handler with the
 * process context work function. This is vastly simplified because there's
 * only a single reader and a single writer.
 */
#define MCE_RING_SIZE 16	/* we use one entry less */

struct mce_ring {
	unsigned short start;
	unsigned short end;
	unsigned long ring[MCE_RING_SIZE];
};
static DEFINE_PER_CPU(struct mce_ring, mce_ring);

/* Runs with CPU affinity in workqueue */
static int mce_ring_empty(void)
{
483
	struct mce_ring *r = this_cpu_ptr(&mce_ring);
484 485 486 487 488 489 490 491 492 493 494

	return r->start == r->end;
}

static int mce_ring_get(unsigned long *pfn)
{
	struct mce_ring *r;
	int ret = 0;

	*pfn = 0;
	get_cpu();
495
	r = this_cpu_ptr(&mce_ring);
496 497 498 499 500 501 502 503 504 505 506 507 508
	if (r->start == r->end)
		goto out;
	*pfn = r->ring[r->start];
	r->start = (r->start + 1) % MCE_RING_SIZE;
	ret = 1;
out:
	put_cpu();
	return ret;
}

/* Always runs in MCE context with preempt off */
static int mce_ring_add(unsigned long pfn)
{
509
	struct mce_ring *r = this_cpu_ptr(&mce_ring);
510 511 512 513 514 515 516 517 518 519 520
	unsigned next;

	next = (r->end + 1) % MCE_RING_SIZE;
	if (next == r->start)
		return -1;
	r->ring[r->end] = pfn;
	wmb();
	r->end = next;
	return 0;
}

A
Andi Kleen 已提交
521
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
522
{
523
	if (mca_cfg.disabled)
524
		return 0;
525
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
526 527
}

528 529
static void mce_schedule_work(void)
{
530
	if (!mce_ring_empty())
531
		schedule_work(this_cpu_ptr(&mce_work));
532 533
}

534 535 536
DEFINE_PER_CPU(struct irq_work, mce_irq_work);

static void mce_irq_work_cb(struct irq_work *entry)
537
{
538
	mce_notify_irq();
539
	mce_schedule_work();
540 541 542 543 544
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
545
		mce_notify_irq();
546 547 548 549 550 551 552
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
553 554 555
		return;
	}

556
	irq_work_queue(this_cpu_ptr(&mce_irq_work));
557 558
}

559 560 561 562 563 564 565 566 567 568 569 570 571
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
		m->misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
	if (m->status & MCI_STATUS_ADDRV) {
		m->addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));

		/*
		 * Mask the reported address by the reported granularity.
		 */
572
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
573 574 575 576 577 578 579
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
	}
}

580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
		/*
		 * coming soon
		 */
		return false;
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

611 612
DEFINE_PER_CPU(unsigned, mce_poll_count);

613
/*
614 615 616 617
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
618 619 620 621 622 623 624 625 626
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
627
 */
628
void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
629 630
{
	struct mce m;
631
	int severity;
632 633
	int i;

634
	this_cpu_inc(mce_poll_count);
635

636
	mce_gather_info(&m, NULL);
637

638
	for (i = 0; i < mca_cfg.banks; i++) {
639
		if (!mce_banks[i].ctl || !test_bit(i, *b))
640 641 642 643 644 645 646 647
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;
		m.tsc = 0;

		barrier();
648
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
649 650 651
		if (!(m.status & MCI_STATUS_VAL))
			continue;

I
Ingo Molnar 已提交
652
		this_cpu_write(mce_polled_error, 1);
653
		/*
A
Andi Kleen 已提交
654 655
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
656 657 658
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
659
		if (!(flags & MCP_UC) &&
660
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
661 662
			continue;

663
		mce_read_aux(&m, i);
664 665 666

		if (!(flags & MCP_TIMESTAMP))
			m.tsc = 0;
667 668 669 670 671 672 673 674 675 676 677 678 679 680

		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

		/*
		 * In the cases where we don't have a valid address after all,
		 * do not add it into the ring buffer.
		 */
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m)) {
			if (m.status & MCI_STATUS_ADDRV) {
				mce_ring_add(m.addr >> PAGE_SHIFT);
				mce_schedule_work();
			}
		}

681 682 683 684
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
685
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
686
			mce_log(&m);
687 688 689 690

		/*
		 * Clear state for this bank.
		 */
691
		mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
692 693 694 695 696 697
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
698 699

	sync_core();
700
}
701
EXPORT_SYMBOL_GPL(machine_check_poll);
702

703 704 705 706
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
707 708
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
709
{
710
	int i, ret = 0;
711

712
	for (i = 0; i < mca_cfg.banks; i++) {
713
		m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
714
		if (m->status & MCI_STATUS_VAL) {
715
			__set_bit(i, validp);
716 717 718
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
719 720
		if (mce_severity(m, mca_cfg.tolerant, msg, true) >=
		    MCE_PANIC_SEVERITY)
721
			ret = 1;
722
	}
723
	return ret;
724 725
}

726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
static int mce_timed_out(u64 *t)
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
749
	if (atomic_read(&mce_panicked))
750
		wait_for_panic();
751
	if (!mca_cfg.monarch_timeout)
752 753
		goto out;
	if ((s64)*t < SPINUNIT) {
754
		if (mca_cfg.tolerant <= 1)
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777
			mce_panic("Timeout synchronizing machine check over CPUs",
				  NULL, NULL);
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
778
 * Also this detects the case of a machine check event coming from outer
779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
804 805
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
806
					    &nmsg, true);
807 808 809 810 811 812 813 814 815 816 817 818
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
819
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
820
		mce_panic("Fatal Machine check", m, msg);
821 822 823 824 825 826 827 828 829 830 831

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
832
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
		mce_panic("Machine check from unknown source", NULL, NULL);

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
852
static int mce_start(int *no_way_out)
853
{
H
Hidetoshi Seto 已提交
854
	int order;
855
	int cpus = num_online_cpus();
856
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
857

H
Hidetoshi Seto 已提交
858 859
	if (!timeout)
		return -1;
860

H
Hidetoshi Seto 已提交
861
	atomic_add(*no_way_out, &global_nwo);
862 863 864 865
	/*
	 * global_nwo should be updated before mce_callin
	 */
	smp_wmb();
866
	order = atomic_inc_return(&mce_callin);
867 868 869 870 871 872 873

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
		if (mce_timed_out(&timeout)) {
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
874
			return -1;
875 876 877 878
		}
		ndelay(SPINUNIT);
	}

879 880 881 882
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
883

H
Hidetoshi Seto 已提交
884 885 886 887
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
888
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
889 890 891 892 893 894 895 896 897 898 899 900 901 902
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
			if (mce_timed_out(&timeout)) {
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
903 904 905
	}

	/*
H
Hidetoshi Seto 已提交
906
	 * Cache the global no_way_out state.
907
	 */
H
Hidetoshi Seto 已提交
908 909 910
	*no_way_out = atomic_read(&global_nwo);

	return order;
911 912 913 914 915 916 917 918 919
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
920
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
			if (mce_timed_out(&timeout))
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
			if (mce_timed_out(&timeout))
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

980 981 982 983
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
L
Lucas De Marchi 已提交
984
 * parser). So only support physical addresses up to page granuality for now.
985 986 987 988 989
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;
990
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
991
		return 0;
992
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
993 994 995 996
		return 0;
	return 1;
}

997 998 999 1000
static void mce_clear_state(unsigned long *toclear)
{
	int i;

1001
	for (i = 0; i < mca_cfg.banks; i++) {
1002
		if (test_bit(i, toclear))
1003
			mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
1004 1005 1006
	}
}

1007 1008 1009 1010 1011 1012 1013
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1014 1015 1016 1017
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1018
 */
I
Ingo Molnar 已提交
1019
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1020
{
1021
	struct mca_config *cfg = &mca_cfg;
1022
	struct mce m, *final;
1023
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
1024
	int i;
1025 1026 1027 1028 1029 1030
	int worst = 0;
	int severity;
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
H
Hidetoshi Seto 已提交
1031
	int order;
1032 1033
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1034
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1035 1036 1037 1038 1039 1040 1041
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1042
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1043
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1044
	char *msg = "Unknown";
1045 1046
	u64 recover_paddr = ~0ull;
	int flags = MF_ACTION_REQUIRED;
L
Linus Torvalds 已提交
1047

1048 1049
	prev_state = ist_enter(regs);

1050
	this_cpu_inc(mce_exception_count);
1051

1052
	if (!cfg->banks)
1053
		goto out;
L
Linus Torvalds 已提交
1054

1055
	mce_gather_info(&m, regs);
1056

1057
	final = this_cpu_ptr(&mces_seen);
1058 1059
	*final = m;

1060
	memset(valid_banks, 0, sizeof(valid_banks));
1061
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1062

L
Linus Torvalds 已提交
1063 1064
	barrier();

A
Andi Kleen 已提交
1065
	/*
1066 1067 1068
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1069 1070 1071 1072
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1073 1074 1075 1076 1077
	/*
	 * Go through all the banks in exclusion of the other CPUs.
	 * This way we don't report duplicated events on shared banks
	 * because the first one to see it will clear it.
	 */
H
Hidetoshi Seto 已提交
1078
	order = mce_start(&no_way_out);
1079
	for (i = 0; i < cfg->banks; i++) {
1080
		__clear_bit(i, toclear);
1081 1082
		if (!test_bit(i, valid_banks))
			continue;
1083
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1084
			continue;
1085 1086

		m.misc = 0;
L
Linus Torvalds 已提交
1087 1088 1089
		m.addr = 0;
		m.bank = i;

1090
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
L
Linus Torvalds 已提交
1091 1092 1093
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1094
		/*
A
Andi Kleen 已提交
1095 1096
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1097
		 */
1098
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1099
			!no_way_out)
1100 1101 1102 1103 1104
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1105
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1106

1107
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1108

A
Andi Kleen 已提交
1109
		/*
1110 1111
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1112
		 */
1113 1114
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1115 1116 1117
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1118 1119 1120 1121 1122
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1123 1124
		}

1125
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1126

1127 1128 1129 1130 1131
		/*
		 * Action optional error. Queue address for later processing.
		 * When the ring overflows we just ignore the AO error.
		 * RED-PEN add some logging mechanism when
		 * usable_address or mce_add_ring fails.
1132
		 * RED-PEN don't ignore overflow for mca_cfg.tolerant == 0
1133 1134 1135 1136
		 */
		if (severity == MCE_AO_SEVERITY && mce_usable_address(&m))
			mce_ring_add(m.addr >> PAGE_SHIFT);

1137
		mce_log(&m);
L
Linus Torvalds 已提交
1138

1139 1140 1141
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1142 1143 1144
		}
	}

1145 1146 1147
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1148 1149 1150
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1151
	/*
1152 1153
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1154
	 */
1155 1156
	if (mce_end(order) < 0)
		no_way_out = worst >= MCE_PANIC_SEVERITY;
1157 1158

	/*
1159 1160 1161 1162
	 * At insane "tolerant" levels we take no action. Otherwise
	 * we only die if we have no other choice. For less serious
	 * issues we try to recover, or limit damage to the current
	 * process.
1163
	 */
1164
	if (cfg->tolerant < 3) {
1165 1166 1167
		if (no_way_out)
			mce_panic("Fatal machine check on current CPU", &m, msg);
		if (worst == MCE_AR_SEVERITY) {
1168 1169 1170
			recover_paddr = m.addr;
			if (!(m.mcgstatus & MCG_STATUS_RIPV))
				flags |= MF_MUST_KILL;
1171 1172 1173 1174
		} else if (kill_it) {
			force_sig(SIGBUS, current);
		}
	}
1175

1176 1177
	if (worst > 0)
		mce_report_event(regs);
1178
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1179
out:
1180
	sync_core();
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200

	if (recover_paddr == ~0ull)
		goto done;

	pr_err("Uncorrected hardware memory error in user-access at %llx",
		 recover_paddr);
	/*
	 * We must call memory_failure() here even if the current process is
	 * doomed. We still need to mark the page as poisoned and alert any
	 * other users of the page.
	 */
	ist_begin_non_atomic(regs);
	local_irq_enable();
	if (memory_failure(recover_paddr >> PAGE_SHIFT, MCE_VECTOR, flags) < 0) {
		pr_err("Memory error not recovered");
		force_sig(SIGBUS, current);
	}
	local_irq_disable();
	ist_end_non_atomic();
done:
1201
	ist_exit(regs, prev_state);
L
Linus Torvalds 已提交
1202
}
1203
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1204

1205 1206
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1207
{
1208 1209
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1210 1211 1212
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1213 1214

	return 0;
1215
}
1216
#endif
1217

1218 1219 1220 1221 1222
/*
 * Action optional processing happens here (picking up
 * from the list of faulting pages that do_machine_check()
 * placed into the "ring").
 */
1223 1224
static void mce_process_work(struct work_struct *dummy)
{
1225 1226 1227 1228
	unsigned long pfn;

	while (mce_ring_get(&pfn))
		memory_failure(pfn, MCE_VECTOR, 0);
1229 1230
}

1231 1232 1233
#ifdef CONFIG_X86_MCE_INTEL
/***
 * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
S
Simon Arlott 已提交
1234
 * @cpu: The CPU on which the event occurred.
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
 * @status: Event status information
 *
 * This function should be called by the thermal interrupt after the
 * event has been processed and the decision was made to log the event
 * further.
 *
 * The status parameter will be saved to the 'status' field of 'struct mce'
 * and historically has been the register value of the
 * MSR_IA32_THERMAL_STATUS (Intel) msr.
 */
1245
void mce_log_therm_throt_event(__u64 status)
1246 1247 1248
{
	struct mce m;

1249
	mce_setup(&m);
1250 1251 1252 1253 1254 1255
	m.bank = MCE_THERMAL_BANK;
	m.status = status;
	mce_log(&m);
}
#endif /* CONFIG_X86_MCE_INTEL */

L
Linus Torvalds 已提交
1256
/*
1257 1258 1259
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1260
 */
T
Thomas Gleixner 已提交
1261
static unsigned long check_interval = 5 * 60; /* 5 minutes */
I
Ingo Molnar 已提交
1262

T
Thomas Gleixner 已提交
1263
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1264
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1265

C
Chen Gong 已提交
1266 1267 1268 1269 1270 1271 1272 1273
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

static unsigned long (*mce_adjust_timer)(unsigned long interval) =
	mce_adjust_timer_default;

1274 1275
static int cmc_error_seen(void)
{
1276
	unsigned long *v = this_cpu_ptr(&mce_polled_error);
1277 1278 1279 1280

	return test_and_clear_bit(0, v);
}

T
Thomas Gleixner 已提交
1281
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1282
{
1283
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1284
	unsigned long iv;
1285
	int notify;
1286 1287 1288

	WARN_ON(smp_processor_id() != data);

1289
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1290
		machine_check_poll(MCP_TIMESTAMP,
1291
				this_cpu_ptr(&mce_poll_banks));
C
Chen Gong 已提交
1292
		mce_intel_cmci_poll();
I
Ingo Molnar 已提交
1293
	}
L
Linus Torvalds 已提交
1294 1295

	/*
1296 1297
	 * Alert userspace if needed.  If we logged an MCE, reduce the
	 * polling interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1298
	 */
T
Thomas Gleixner 已提交
1299
	iv = __this_cpu_read(mce_next_interval);
1300 1301 1302
	notify = mce_notify_irq();
	notify |= cmc_error_seen();
	if (notify) {
1303
		iv = max(iv / 2, (unsigned long) HZ/100);
C
Chen Gong 已提交
1304
	} else {
T
Thomas Gleixner 已提交
1305
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
C
Chen Gong 已提交
1306 1307
		iv = mce_adjust_timer(iv);
	}
T
Thomas Gleixner 已提交
1308
	__this_cpu_write(mce_next_interval, iv);
C
Chen Gong 已提交
1309 1310 1311 1312 1313 1314
	/* Might have become 0 after CMCI storm subsided */
	if (iv) {
		t->expires = jiffies + iv;
		add_timer_on(t, smp_processor_id());
	}
}
1315

C
Chen Gong 已提交
1316 1317 1318 1319 1320
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1321
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
	unsigned long when = jiffies + interval;
	unsigned long iv = __this_cpu_read(mce_next_interval);

	if (timer_pending(t)) {
		if (time_before(when, t->expires))
			mod_timer_pinned(t, when);
	} else {
		t->expires = round_jiffies(when);
		add_timer_on(t, smp_processor_id());
	}
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1334 1335
}

1336 1337 1338 1339 1340 1341 1342 1343 1344
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1345 1346
static void mce_do_trigger(struct work_struct *work)
{
1347
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1348 1349 1350 1351
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1352
/*
1353 1354 1355
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1356
 */
1357
int mce_notify_irq(void)
1358
{
1359 1360 1361
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1362
	if (test_and_clear_bit(0, &mce_need_notify)) {
1363 1364
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1365

1366
		if (mce_helper[0])
1367
			schedule_work(&mce_trigger_work);
1368

1369
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1370
			pr_info(HW_ERR "Machine check events logged\n");
1371 1372

		return 1;
L
Linus Torvalds 已提交
1373
	}
1374 1375
	return 0;
}
1376
EXPORT_SYMBOL_GPL(mce_notify_irq);
1377

1378
static int __mcheck_cpu_mce_banks_init(void)
1379 1380
{
	int i;
1381
	u8 num_banks = mca_cfg.banks;
1382

1383
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1384 1385
	if (!mce_banks)
		return -ENOMEM;
1386 1387

	for (i = 0; i < num_banks; i++) {
1388
		struct mce_bank *b = &mce_banks[i];
1389

1390 1391 1392 1393 1394 1395
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1396
/*
L
Linus Torvalds 已提交
1397 1398
 * Initialize Machine Checks for a CPU.
 */
1399
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1400
{
1401
	unsigned b;
I
Ingo Molnar 已提交
1402
	u64 cap;
L
Linus Torvalds 已提交
1403 1404

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1405 1406

	b = cap & MCG_BANKCNT_MASK;
1407
	if (!mca_cfg.banks)
1408
		pr_info("CPU supports %d MCE banks\n", b);
1409

1410
	if (b > MAX_NR_BANKS) {
1411
		pr_warn("Using only %u machine check banks out of %u\n",
1412 1413 1414 1415 1416
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1417 1418 1419
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1420
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1421
		int err = __mcheck_cpu_mce_banks_init();
1422

1423 1424
		if (err)
			return err;
L
Linus Torvalds 已提交
1425
	}
1426

1427
	/* Use accurate RIP reporting if available. */
1428
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1429
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1430

A
Andi Kleen 已提交
1431
	if (cap & MCG_SER_P)
1432
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1433

1434 1435 1436
	return 0;
}

1437
static void __mcheck_cpu_init_generic(void)
1438
{
1439
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1440
	mce_banks_t all_banks;
1441 1442 1443
	u64 cap;
	int i;

1444 1445 1446
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1447 1448 1449
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1450
	bitmap_fill(all_banks, MAX_NR_BANKS);
1451
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1452

A
Andy Lutomirski 已提交
1453
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1454

1455
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1456 1457 1458
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);

1459
	for (i = 0; i < mca_cfg.banks; i++) {
1460
		struct mce_bank *b = &mce_banks[i];
1461

1462
		if (!b->init)
1463
			continue;
1464 1465
		wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
		wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
1466
	}
L
Linus Torvalds 已提交
1467 1468
}

1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1497
/* Add per CPU specific workarounds here */
1498
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1499
{
1500 1501
	struct mca_config *cfg = &mca_cfg;

1502
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1503
		pr_info("unknown CPU type - not enabling MCE support\n");
1504 1505 1506
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1507
	/* This should be disabled by the BIOS, but isn't always */
1508
	if (c->x86_vendor == X86_VENDOR_AMD) {
1509
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1510 1511 1512 1513 1514
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1515
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1516
		}
1517
		if (c->x86 <= 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1518 1519 1520 1521
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1522
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1523
		}
1524 1525 1526 1527
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1528
		 if (c->x86 == 6 && cfg->banks > 0)
1529
			mce_banks[0].ctl = 0;
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556

		 /*
		  * Turn off MC4_MISC thresholding banks on those models since
		  * they're not supported there.
		  */
		 if (c->x86 == 0x15 &&
		     (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			 int i;
			 u64 val, hwcr;
			 bool need_toggle;
			 u32 msrs[] = {
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
			 };

			 rdmsrl(MSR_K7_HWCR, hwcr);

			 /* McStatusWrEn has to be set */
			 need_toggle = !(hwcr & BIT(18));

			 if (need_toggle)
				 wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));

			 for (i = 0; i < ARRAY_SIZE(msrs); i++) {
				 rdmsrl(msrs[i], val);

				 /* CntP bit set? */
B
Borislav Petkov 已提交
1557 1558 1559
				 if (val & BIT_64(62)) {
					val &= ~BIT_64(62);
					wrmsrl(msrs[i], val);
1560 1561 1562 1563 1564 1565 1566
				 }
			 }

			 /* restore old settings */
			 if (need_toggle)
				 wrmsrl(MSR_K7_HWCR, hwcr);
		 }
L
Linus Torvalds 已提交
1567
	}
1568

1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1579
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1580
			mce_banks[0].init = 0;
1581 1582 1583 1584 1585 1586

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1587 1588
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1589

1590 1591 1592 1593
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1594 1595
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1596 1597 1598

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1599
	}
1600 1601 1602
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1603
		cfg->panic_timeout = 30;
1604 1605

	return 0;
1606
}
L
Linus Torvalds 已提交
1607

1608
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1609 1610
{
	if (c->x86 != 5)
1611 1612
		return 0;

1613 1614
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1615
		intel_p5_mcheck_init(c);
1616
		return 1;
1617 1618 1619
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1620
		return 1;
1621 1622
		break;
	}
1623 1624

	return 0;
1625 1626
}

1627
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1628 1629 1630 1631
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
C
Chen Gong 已提交
1632
		mce_adjust_timer = mce_intel_adjust_timer;
L
Linus Torvalds 已提交
1633
		break;
1634 1635 1636
	case X86_VENDOR_AMD:
		mce_amd_feature_init(c);
		break;
L
Linus Torvalds 已提交
1637 1638 1639 1640 1641
	default:
		break;
	}
}

T
Thomas Gleixner 已提交
1642
static void mce_start_timer(unsigned int cpu, struct timer_list *t)
1643
{
1644
	unsigned long iv = check_interval * HZ;
1645

1646
	if (mca_cfg.ignore_ce || !iv)
1647 1648
		return;

1649 1650
	per_cpu(mce_next_interval, cpu) = iv;

T
Thomas Gleixner 已提交
1651
	t->expires = round_jiffies(jiffies + iv);
1652
	add_timer_on(t, cpu);
1653 1654
}

T
Thomas Gleixner 已提交
1655 1656
static void __mcheck_cpu_init_timer(void)
{
1657
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1658 1659 1660 1661 1662 1663
	unsigned int cpu = smp_processor_id();

	setup_timer(t, mce_timer_fn, cpu);
	mce_start_timer(cpu, t);
}

A
Andi Kleen 已提交
1664 1665 1666
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1667
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1668 1669 1670 1671 1672 1673 1674
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1675
/*
L
Linus Torvalds 已提交
1676
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1677
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1678
 */
1679
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1680
{
1681
	if (mca_cfg.disabled)
1682 1683
		return;

1684 1685
	if (__mcheck_cpu_ancient_init(c))
		return;
1686

1687
	if (!mce_available(c))
L
Linus Torvalds 已提交
1688 1689
		return;

1690
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1691
		mca_cfg.disabled = true;
1692 1693 1694
		return;
	}

1695 1696
	machine_check_vector = do_machine_check;

1697 1698 1699
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
	__mcheck_cpu_init_timer();
1700 1701
	INIT_WORK(this_cpu_ptr(&mce_work), mce_process_work);
	init_irq_work(this_cpu_ptr(&mce_irq_work), &mce_irq_work_cb);
L
Linus Torvalds 已提交
1702 1703 1704
}

/*
1705
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1706 1707
 */

1708 1709 1710
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_count;	/* #times opened */
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1711

1712
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1713
{
1714
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1715

1716 1717 1718
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1719

T
Tim Hockin 已提交
1720 1721 1722 1723
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1724 1725
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1726

1727
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1728

1729
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1730 1731
}

1732
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1733
{
1734
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1735

1736 1737
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1738

1739
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1740 1741 1742 1743

	return 0;
}

1744 1745
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1746
	unsigned long *cpu_tsc = (unsigned long *)data;
1747

L
Linus Torvalds 已提交
1748
	rdtscll(cpu_tsc[smp_processor_id()]);
1749
}
L
Linus Torvalds 已提交
1750

1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1767 1768 1769 1770 1771 1772
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1794 1795
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1796
{
I
Ingo Molnar 已提交
1797
	char __user *buf = ubuf;
1798
	unsigned long *cpu_tsc;
1799
	unsigned prev, next;
L
Linus Torvalds 已提交
1800 1801
	int i, err;

1802
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1803 1804 1805
	if (!cpu_tsc)
		return -ENOMEM;

1806
	mutex_lock(&mce_chrdev_read_mutex);
1807 1808 1809 1810 1811 1812 1813

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1814
	next = rcu_dereference_check_mce(mcelog.next);
L
Linus Torvalds 已提交
1815 1816

	/* Only supports full reads right now */
1817 1818 1819
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1820 1821

	err = 0;
1822 1823 1824 1825
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1826
			struct mce *m = &mcelog.entry[i];
1827

H
Hidetoshi Seto 已提交
1828
			while (!m->finished) {
1829
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1830
					memset(m, 0, sizeof(*m));
1831 1832 1833
					goto timeout;
				}
				cpu_relax();
1834
			}
1835
			smp_rmb();
H
Hidetoshi Seto 已提交
1836 1837
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1838 1839
timeout:
			;
1840
		}
L
Linus Torvalds 已提交
1841

1842 1843 1844 1845 1846
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1847

1848
	synchronize_sched();
L
Linus Torvalds 已提交
1849

1850 1851 1852 1853
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1854
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1855

1856
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1857 1858 1859 1860
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
1861
			smp_rmb();
H
Hidetoshi Seto 已提交
1862 1863
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
1864
		}
1865
	}
1866 1867 1868 1869 1870

	if (err)
		err = -EFAULT;

out:
1871
	mutex_unlock(&mce_chrdev_read_mutex);
1872
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
1873

1874
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
1875 1876
}

1877
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
1878
{
1879
	poll_wait(file, &mce_chrdev_wait, wait);
1880
	if (rcu_access_index(mcelog.next))
1881
		return POLLIN | POLLRDNORM;
1882 1883
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
1884 1885 1886
	return 0;
}

1887 1888
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
1889 1890
{
	int __user *p = (int __user *)arg;
1891

L
Linus Torvalds 已提交
1892
	if (!capable(CAP_SYS_ADMIN))
1893
		return -EPERM;
I
Ingo Molnar 已提交
1894

L
Linus Torvalds 已提交
1895
	switch (cmd) {
1896
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
1897 1898
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
1899
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
1900 1901
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
1902 1903

		do {
L
Linus Torvalds 已提交
1904
			flags = mcelog.flags;
1905
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
1906

1907
		return put_user(flags, p);
L
Linus Torvalds 已提交
1908 1909
	}
	default:
1910 1911
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
1912 1913
}

1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
			 size_t usize, loff_t *off)
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
1935 1936 1937
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
1938
	.write			= mce_chrdev_write,
1939 1940 1941
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
1942 1943
};

1944
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
1945 1946 1947 1948 1949
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

1950 1951 1952
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
1953
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
1969
/*
1970 1971 1972 1973
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1974 1975 1976
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
1977 1978
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
1979
 * mce=bios_cmci_threshold Don't program the CMCI threshold
H
Hidetoshi Seto 已提交
1980
 */
L
Linus Torvalds 已提交
1981 1982
static int __init mcheck_enable(char *str)
{
1983 1984
	struct mca_config *cfg = &mca_cfg;

1985
	if (*str == 0) {
1986
		enable_p5_mce();
1987 1988
		return 1;
	}
1989 1990
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
1991
	if (!strcmp(str, "off"))
1992
		cfg->disabled = true;
1993
	else if (!strcmp(str, "no_cmci"))
1994
		cfg->cmci_disabled = true;
1995
	else if (!strcmp(str, "dont_log_ce"))
1996
		cfg->dont_log_ce = true;
1997
	else if (!strcmp(str, "ignore_ce"))
1998
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
1999
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
2000
		cfg->bootlog = (str[0] == 'b');
2001
	else if (!strcmp(str, "bios_cmci_threshold"))
2002
		cfg->bios_cmci_threshold = true;
2003
	else if (isdigit(str[0])) {
2004
		get_option(&str, &(cfg->tolerant));
2005 2006
		if (*str == ',') {
			++str;
2007
			get_option(&str, &(cfg->monarch_timeout));
2008 2009
		}
	} else {
2010
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
2011 2012
		return 0;
	}
2013
	return 1;
L
Linus Torvalds 已提交
2014
}
2015
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
2016

2017
int __init mcheck_init(void)
2018
{
2019 2020
	mcheck_intel_therm_init();

2021 2022 2023
	return 0;
}

2024
/*
2025
 * mce_syscore: PM support
2026
 */
L
Linus Torvalds 已提交
2027

2028 2029 2030 2031
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2032
static int mce_disable_error_reporting(void)
2033 2034 2035
{
	int i;

2036
	for (i = 0; i < mca_cfg.banks; i++) {
2037
		struct mce_bank *b = &mce_banks[i];
2038

2039
		if (b->init)
2040
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2041
	}
2042 2043 2044
	return 0;
}

2045
static int mce_syscore_suspend(void)
2046
{
2047
	return mce_disable_error_reporting();
2048 2049
}

2050
static void mce_syscore_shutdown(void)
2051
{
2052
	mce_disable_error_reporting();
2053 2054
}

I
Ingo Molnar 已提交
2055 2056 2057 2058 2059
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2060
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2061
{
2062
	__mcheck_cpu_init_generic();
2063
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
L
Linus Torvalds 已提交
2064 2065
}

2066
static struct syscore_ops mce_syscore_ops = {
2067 2068 2069
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2070 2071
};

2072
/*
2073
 * mce_device: Sysfs support
2074 2075
 */

2076 2077
static void mce_cpu_restart(void *data)
{
2078
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2079
		return;
2080 2081
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_timer();
2082 2083
}

L
Linus Torvalds 已提交
2084
/* Reinit MCEs after user configuration changes */
2085 2086
static void mce_restart(void)
{
2087
	mce_timer_delete_all();
2088
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2089 2090
}

2091
/* Toggle features for corrected errors */
2092
static void mce_disable_cmci(void *data)
2093
{
2094
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2095 2096 2097 2098 2099 2100
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2101
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2102 2103 2104 2105
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2106
		__mcheck_cpu_init_timer();
2107 2108
}

2109
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2110
	.name		= "machinecheck",
2111
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2112 2113
};

2114
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2115 2116

void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
L
Linus Torvalds 已提交
2117

2118
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2119 2120 2121
{
	return container_of(attr, struct mce_bank, attr);
}
2122

2123
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2124 2125
			 char *buf)
{
2126
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2127 2128
}

2129
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2130
			const char *buf, size_t size)
2131
{
H
Hidetoshi Seto 已提交
2132
	u64 new;
I
Ingo Molnar 已提交
2133

2134
	if (kstrtou64(buf, 0, &new) < 0)
2135
		return -EINVAL;
I
Ingo Molnar 已提交
2136

2137
	attr_to_bank(attr)->ctl = new;
2138
	mce_restart();
I
Ingo Molnar 已提交
2139

H
Hidetoshi Seto 已提交
2140
	return size;
2141
}
2142

I
Ingo Molnar 已提交
2143
static ssize_t
2144
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2145
{
2146
	strcpy(buf, mce_helper);
2147
	strcat(buf, "\n");
2148
	return strlen(mce_helper) + 1;
2149 2150
}

2151
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2152
				const char *buf, size_t siz)
2153 2154
{
	char *p;
I
Ingo Molnar 已提交
2155

2156 2157 2158
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2159

2160
	if (p)
I
Ingo Molnar 已提交
2161 2162
		*p = 0;

2163
	return strlen(mce_helper) + !!p;
2164 2165
}

2166 2167
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2168 2169 2170 2171
			     const char *buf, size_t size)
{
	u64 new;

2172
	if (kstrtou64(buf, 0, &new) < 0)
2173 2174
		return -EINVAL;

2175
	if (mca_cfg.ignore_ce ^ !!new) {
2176 2177
		if (new) {
			/* disable ce features */
2178 2179
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2180
			mca_cfg.ignore_ce = true;
2181 2182
		} else {
			/* enable ce features */
2183
			mca_cfg.ignore_ce = false;
2184 2185 2186 2187 2188 2189
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2190 2191
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2192 2193 2194 2195
				 const char *buf, size_t size)
{
	u64 new;

2196
	if (kstrtou64(buf, 0, &new) < 0)
2197 2198
		return -EINVAL;

2199
	if (mca_cfg.cmci_disabled ^ !!new) {
2200 2201
		if (new) {
			/* disable cmci */
2202
			on_each_cpu(mce_disable_cmci, NULL, 1);
2203
			mca_cfg.cmci_disabled = true;
2204 2205
		} else {
			/* enable cmci */
2206
			mca_cfg.cmci_disabled = false;
2207 2208 2209 2210 2211 2212
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2213 2214
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2215 2216
				      const char *buf, size_t size)
{
2217
	ssize_t ret = device_store_int(s, attr, buf, size);
2218 2219 2220 2221
	mce_restart();
	return ret;
}

2222
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2223
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2224
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2225
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2226

2227 2228
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2229 2230
	&check_interval
};
I
Ingo Molnar 已提交
2231

2232
static struct dev_ext_attribute dev_attr_ignore_ce = {
2233 2234
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2235 2236
};

2237
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2238 2239
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2240 2241
};

2242 2243 2244 2245 2246 2247 2248 2249
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2250 2251
	NULL
};
L
Linus Torvalds 已提交
2252

2253
static cpumask_var_t mce_device_initialized;
2254

2255 2256 2257 2258 2259
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2260
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2261
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2262
{
2263
	struct device *dev;
L
Linus Torvalds 已提交
2264
	int err;
2265
	int i, j;
2266

A
Andreas Herrmann 已提交
2267
	if (!mce_available(&boot_cpu_data))
2268 2269
		return -EIO;

2270 2271 2272
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2273 2274
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2275
	dev->release = &mce_device_release;
2276

2277
	err = device_register(dev);
2278 2279
	if (err) {
		put_device(dev);
2280
		return err;
2281
	}
2282

2283 2284
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2285 2286 2287
		if (err)
			goto error;
	}
2288
	for (j = 0; j < mca_cfg.banks; j++) {
2289
		err = device_create_file(dev, &mce_banks[j].attr);
2290 2291 2292
		if (err)
			goto error2;
	}
2293
	cpumask_set_cpu(cpu, mce_device_initialized);
2294
	per_cpu(mce_device, cpu) = dev;
2295

2296
	return 0;
2297
error2:
2298
	while (--j >= 0)
2299
		device_remove_file(dev, &mce_banks[j].attr);
2300
error:
I
Ingo Molnar 已提交
2301
	while (--i >= 0)
2302
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2303

2304
	device_unregister(dev);
2305

2306 2307 2308
	return err;
}

2309
static void mce_device_remove(unsigned int cpu)
2310
{
2311
	struct device *dev = per_cpu(mce_device, cpu);
2312 2313
	int i;

2314
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2315 2316
		return;

2317 2318
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2319

2320
	for (i = 0; i < mca_cfg.banks; i++)
2321
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2322

2323 2324
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2325
	per_cpu(mce_device, cpu) = NULL;
2326 2327
}

2328
/* Make sure there are no machine checks on offlined CPUs. */
2329
static void mce_disable_cpu(void *h)
2330
{
A
Andi Kleen 已提交
2331
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2332
	int i;
2333

2334
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2335
		return;
2336

A
Andi Kleen 已提交
2337 2338
	if (!(action & CPU_TASKS_FROZEN))
		cmci_clear();
2339
	for (i = 0; i < mca_cfg.banks; i++) {
2340
		struct mce_bank *b = &mce_banks[i];
2341

2342
		if (b->init)
2343
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2344
	}
2345 2346
}

2347
static void mce_reenable_cpu(void *h)
2348
{
A
Andi Kleen 已提交
2349
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2350
	int i;
2351

2352
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2353
		return;
I
Ingo Molnar 已提交
2354

A
Andi Kleen 已提交
2355 2356
	if (!(action & CPU_TASKS_FROZEN))
		cmci_reenable();
2357
	for (i = 0; i < mca_cfg.banks; i++) {
2358
		struct mce_bank *b = &mce_banks[i];
2359

2360
		if (b->init)
2361
			wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
2362
	}
2363 2364
}

2365
/* Get notified when a cpu comes on/off. Be hotplug friendly. */
2366
static int
I
Ingo Molnar 已提交
2367
mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
2368 2369
{
	unsigned int cpu = (unsigned long)hcpu;
2370
	struct timer_list *t = &per_cpu(mce_timer, cpu);
2371

2372
	switch (action & ~CPU_TASKS_FROZEN) {
2373
	case CPU_ONLINE:
2374
		mce_device_create(cpu);
2375 2376
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2377 2378
		break;
	case CPU_DEAD:
2379 2380
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2381
		mce_device_remove(cpu);
C
Chen Gong 已提交
2382
		mce_intel_hcpu_update(cpu);
B
Borislav Petkov 已提交
2383 2384 2385 2386

		/* intentionally ignoring frozen here */
		if (!(action & CPU_TASKS_FROZEN))
			cmci_rediscover();
2387
		break;
2388
	case CPU_DOWN_PREPARE:
A
Andi Kleen 已提交
2389
		smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
C
Chen Gong 已提交
2390
		del_timer_sync(t);
2391 2392
		break;
	case CPU_DOWN_FAILED:
A
Andi Kleen 已提交
2393
		smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
T
Thomas Gleixner 已提交
2394
		mce_start_timer(cpu, t);
A
Andi Kleen 已提交
2395
		break;
2396 2397
	}

2398
	return NOTIFY_OK;
2399 2400
}

2401
static struct notifier_block mce_cpu_notifier = {
2402 2403 2404
	.notifier_call = mce_cpu_callback,
};

2405
static __init void mce_init_banks(void)
2406 2407 2408
{
	int i;

2409
	for (i = 0; i < mca_cfg.banks; i++) {
2410
		struct mce_bank *b = &mce_banks[i];
2411
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2412

2413
		sysfs_attr_init(&a->attr);
2414 2415
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2416 2417 2418 2419

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2420 2421 2422
	}
}

2423
static __init int mcheck_init_device(void)
2424 2425 2426 2427
{
	int err;
	int i = 0;

2428 2429 2430 2431
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2432

2433 2434 2435 2436
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2437

2438
	mce_init_banks();
2439

2440
	err = subsys_system_register(&mce_subsys, NULL);
2441
	if (err)
2442
		goto err_out_mem;
2443

2444
	cpu_notifier_register_begin();
2445
	for_each_online_cpu(i) {
2446
		err = mce_device_create(i);
2447
		if (err) {
2448 2449 2450 2451 2452 2453
			/*
			 * Register notifier anyway (and do not unreg it) so
			 * that we don't leave undeleted timers, see notifier
			 * callback above.
			 */
			__register_hotcpu_notifier(&mce_cpu_notifier);
2454
			cpu_notifier_register_done();
2455
			goto err_device_create;
2456
		}
2457 2458
	}

2459 2460
	__register_hotcpu_notifier(&mce_cpu_notifier);
	cpu_notifier_register_done();
2461

2462 2463
	register_syscore_ops(&mce_syscore_ops);

2464
	/* register character device /dev/mcelog */
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
	err = misc_register(&mce_chrdev_device);
	if (err)
		goto err_register;

	return 0;

err_register:
	unregister_syscore_ops(&mce_syscore_ops);

err_device_create:
	/*
	 * We didn't keep track of which devices were created above, but
	 * even if we had, the set of online cpus might have changed.
	 * Play safe and remove for every possible cpu, since
	 * mce_device_remove() will do the right thing.
	 */
	for_each_possible_cpu(i)
		mce_device_remove(i);

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
	pr_err("Unable to init device /dev/mcelog (rc: %d)\n", err);
I
Ingo Molnar 已提交
2489

L
Linus Torvalds 已提交
2490 2491
	return err;
}
2492
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2493

2494 2495 2496 2497 2498
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2499
	mca_cfg.disabled = true;
2500 2501 2502
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2503

2504 2505
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2506
{
2507
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2508

2509 2510
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2511

2512 2513
	return dmce;
}
I
Ingo Molnar 已提交
2514

2515 2516 2517
static void mce_reset(void)
{
	cpu_missing = 0;
2518
	atomic_set(&mce_fake_panicked, 0);
2519 2520 2521 2522
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2523

2524 2525 2526 2527
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2528 2529
}

2530
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2531
{
2532 2533 2534
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2535 2536
}

2537 2538
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2539

2540
static int __init mcheck_debugfs_init(void)
2541
{
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2553
}
2554
late_initcall(mcheck_debugfs_init);
2555
#endif