access.c 14.8 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
L
Linus Torvalds 已提交
2 3
#include <linux/pci.h>
#include <linux/module.h>
4
#include <linux/slab.h>
L
Linus Torvalds 已提交
5
#include <linux/ioport.h>
6
#include <linux/wait.h>
L
Linus Torvalds 已提交
7

8 9
#include "pci.h"

L
Linus Torvalds 已提交
10 11 12 13 14
/*
 * This interrupt-safe spinlock protects all accesses to PCI
 * configuration space.
 */

15
DEFINE_RAW_SPINLOCK(pci_lock);
L
Linus Torvalds 已提交
16 17

/*
B
Bjorn Helgaas 已提交
18 19 20
 * Wrappers for all PCI configuration access functions.  They just check
 * alignment, do locking and call the low-level functions pointed to
 * by pci_dev->ops.
L
Linus Torvalds 已提交
21 22 23 24 25 26
 */

#define PCI_byte_BAD 0
#define PCI_word_BAD (pos & 1)
#define PCI_dword_BAD (pos & 3)

27 28 29 30 31 32 33 34
#ifdef CONFIG_PCI_LOCKLESS_CONFIG
# define pci_lock_config(f)	do { (void)(f); } while (0)
# define pci_unlock_config(f)	do { (void)(f); } while (0)
#else
# define pci_lock_config(f)	raw_spin_lock_irqsave(&pci_lock, f)
# define pci_unlock_config(f)	raw_spin_unlock_irqrestore(&pci_lock, f)
#endif

B
Bogicevic Sasa 已提交
35
#define PCI_OP_READ(size, type, len) \
L
Linus Torvalds 已提交
36 37 38 39 40 41 42
int pci_bus_read_config_##size \
	(struct pci_bus *bus, unsigned int devfn, int pos, type *value)	\
{									\
	int res;							\
	unsigned long flags;						\
	u32 data = 0;							\
	if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER;	\
43
	pci_lock_config(flags);						\
L
Linus Torvalds 已提交
44 45
	res = bus->ops->read(bus, devfn, pos, len, &data);		\
	*value = (type)data;						\
46
	pci_unlock_config(flags);					\
L
Linus Torvalds 已提交
47 48 49
	return res;							\
}

B
Bogicevic Sasa 已提交
50
#define PCI_OP_WRITE(size, type, len) \
L
Linus Torvalds 已提交
51 52 53 54 55 56
int pci_bus_write_config_##size \
	(struct pci_bus *bus, unsigned int devfn, int pos, type value)	\
{									\
	int res;							\
	unsigned long flags;						\
	if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER;	\
57
	pci_lock_config(flags);						\
L
Linus Torvalds 已提交
58
	res = bus->ops->write(bus, devfn, pos, len, value);		\
59
	pci_unlock_config(flags);					\
L
Linus Torvalds 已提交
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
	return res;							\
}

PCI_OP_READ(byte, u8, 1)
PCI_OP_READ(word, u16, 2)
PCI_OP_READ(dword, u32, 4)
PCI_OP_WRITE(byte, u8, 1)
PCI_OP_WRITE(word, u16, 2)
PCI_OP_WRITE(dword, u32, 4)

EXPORT_SYMBOL(pci_bus_read_config_byte);
EXPORT_SYMBOL(pci_bus_read_config_word);
EXPORT_SYMBOL(pci_bus_read_config_dword);
EXPORT_SYMBOL(pci_bus_write_config_byte);
EXPORT_SYMBOL(pci_bus_write_config_word);
EXPORT_SYMBOL(pci_bus_write_config_dword);
76

R
Rob Herring 已提交
77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
			    int where, int size, u32 *val)
{
	void __iomem *addr;

	addr = bus->ops->map_bus(bus, devfn, where);
	if (!addr) {
		*val = ~0;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

	if (size == 1)
		*val = readb(addr);
	else if (size == 2)
		*val = readw(addr);
	else
		*val = readl(addr);

	return PCIBIOS_SUCCESSFUL;
}
EXPORT_SYMBOL_GPL(pci_generic_config_read);

int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
			     int where, int size, u32 val)
{
	void __iomem *addr;

	addr = bus->ops->map_bus(bus, devfn, where);
	if (!addr)
		return PCIBIOS_DEVICE_NOT_FOUND;

	if (size == 1)
		writeb(val, addr);
	else if (size == 2)
		writew(val, addr);
	else
		writel(val, addr);

	return PCIBIOS_SUCCESSFUL;
}
EXPORT_SYMBOL_GPL(pci_generic_config_write);

int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
			      int where, int size, u32 *val)
{
	void __iomem *addr;

	addr = bus->ops->map_bus(bus, devfn, where & ~0x3);
	if (!addr) {
		*val = ~0;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

	*val = readl(addr);

	if (size <= 2)
		*val = (*val >> (8 * (where & 3))) & ((1 << (size * 8)) - 1);

	return PCIBIOS_SUCCESSFUL;
}
EXPORT_SYMBOL_GPL(pci_generic_config_read32);

int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
			       int where, int size, u32 val)
{
	void __iomem *addr;
	u32 mask, tmp;

	addr = bus->ops->map_bus(bus, devfn, where & ~0x3);
	if (!addr)
		return PCIBIOS_DEVICE_NOT_FOUND;

	if (size == 4) {
		writel(val, addr);
		return PCIBIOS_SUCCESSFUL;
	}

154 155 156 157 158 159 160 161 162 163 164 165 166 167
	/*
	 * In general, hardware that supports only 32-bit writes on PCI is
	 * not spec-compliant.  For example, software may perform a 16-bit
	 * write.  If the hardware only supports 32-bit accesses, we must
	 * do a 32-bit read, merge in the 16 bits we intend to write,
	 * followed by a 32-bit write.  If the 16 bits we *don't* intend to
	 * write happen to have any RW1C (write-one-to-clear) bits set, we
	 * just inadvertently cleared something we shouldn't have.
	 */
	dev_warn_ratelimited(&bus->dev, "%d-byte config write to %04x:%02x:%02x.%d offset %#x may corrupt adjacent RW1C bits\n",
			     size, pci_domain_nr(bus), bus->number,
			     PCI_SLOT(devfn), PCI_FUNC(devfn), where);

	mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
R
Rob Herring 已提交
168 169 170 171 172 173 174 175
	tmp = readl(addr) & mask;
	tmp |= val << ((where & 0x3) * 8);
	writel(tmp, addr);

	return PCIBIOS_SUCCESSFUL;
}
EXPORT_SYMBOL_GPL(pci_generic_config_write32);

H
Huang Ying 已提交
176 177 178 179 180 181 182 183 184 185 186 187
/**
 * pci_bus_set_ops - Set raw operations of pci bus
 * @bus:	pci bus struct
 * @ops:	new raw operations
 *
 * Return previous raw operations
 */
struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops)
{
	struct pci_ops *old_ops;
	unsigned long flags;

188
	raw_spin_lock_irqsave(&pci_lock, flags);
H
Huang Ying 已提交
189 190
	old_ops = bus->ops;
	bus->ops = ops;
191
	raw_spin_unlock_irqrestore(&pci_lock, flags);
H
Huang Ying 已提交
192 193 194
	return old_ops;
}
EXPORT_SYMBOL(pci_bus_set_ops);
195

196 197 198 199 200 201 202 203
/*
 * The following routines are to prevent the user from accessing PCI config
 * space when it's unsafe to do so.  Some devices require this during BIST and
 * we're required to prevent it during D-state transitions.
 *
 * We have a bit per device to indicate it's blocked and a global wait queue
 * for callers to sleep on until devices are unblocked.
 */
204
static DECLARE_WAIT_QUEUE_HEAD(pci_cfg_wait);
205

206
static noinline void pci_wait_cfg(struct pci_dev *dev)
207 208 209
{
	DECLARE_WAITQUEUE(wait, current);

210
	__add_wait_queue(&pci_cfg_wait, &wait);
211 212
	do {
		set_current_state(TASK_UNINTERRUPTIBLE);
213
		raw_spin_unlock_irq(&pci_lock);
214
		schedule();
215
		raw_spin_lock_irq(&pci_lock);
216 217
	} while (dev->block_cfg_access);
	__remove_wait_queue(&pci_cfg_wait, &wait);
218 219
}

G
Greg Thelen 已提交
220
/* Returns 0 on success, negative values indicate error. */
B
Bogicevic Sasa 已提交
221
#define PCI_USER_READ_CONFIG(size, type)					\
222 223 224
int pci_user_read_config_##size						\
	(struct pci_dev *dev, int pos, type *val)			\
{									\
225
	int ret = PCIBIOS_SUCCESSFUL;					\
226
	u32 data = -1;							\
G
Greg Thelen 已提交
227 228
	if (PCI_##size##_BAD)						\
		return -EINVAL;						\
229
	raw_spin_lock_irq(&pci_lock);				\
230 231
	if (unlikely(dev->block_cfg_access))				\
		pci_wait_cfg(dev);					\
232
	ret = dev->bus->ops->read(dev->bus, dev->devfn,			\
233
					pos, sizeof(type), &data);	\
234
	raw_spin_unlock_irq(&pci_lock);				\
235
	*val = (type)data;						\
236
	return pcibios_err_to_errno(ret);				\
237 238
}									\
EXPORT_SYMBOL_GPL(pci_user_read_config_##size);
239

G
Greg Thelen 已提交
240
/* Returns 0 on success, negative values indicate error. */
B
Bogicevic Sasa 已提交
241
#define PCI_USER_WRITE_CONFIG(size, type)				\
242 243 244
int pci_user_write_config_##size					\
	(struct pci_dev *dev, int pos, type val)			\
{									\
245
	int ret = PCIBIOS_SUCCESSFUL;					\
G
Greg Thelen 已提交
246 247
	if (PCI_##size##_BAD)						\
		return -EINVAL;						\
248
	raw_spin_lock_irq(&pci_lock);				\
249 250
	if (unlikely(dev->block_cfg_access))				\
		pci_wait_cfg(dev);					\
251
	ret = dev->bus->ops->write(dev->bus, dev->devfn,		\
252
					pos, sizeof(type), val);	\
253
	raw_spin_unlock_irq(&pci_lock);				\
254
	return pcibios_err_to_errno(ret);				\
255 256
}									\
EXPORT_SYMBOL_GPL(pci_user_write_config_##size);
257 258 259 260 261 262 263 264 265

PCI_USER_READ_CONFIG(byte, u8)
PCI_USER_READ_CONFIG(word, u16)
PCI_USER_READ_CONFIG(dword, u32)
PCI_USER_WRITE_CONFIG(byte, u8)
PCI_USER_WRITE_CONFIG(word, u16)
PCI_USER_WRITE_CONFIG(dword, u32)

/**
266
 * pci_cfg_access_lock - Lock PCI config reads/writes
267 268
 * @dev:	pci device struct
 *
269 270
 * When access is locked, any userspace reads or writes to config
 * space and concurrent lock requests will sleep until access is
271
 * allowed via pci_cfg_access_unlock() again.
272
 */
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
void pci_cfg_access_lock(struct pci_dev *dev)
{
	might_sleep();

	raw_spin_lock_irq(&pci_lock);
	if (dev->block_cfg_access)
		pci_wait_cfg(dev);
	dev->block_cfg_access = 1;
	raw_spin_unlock_irq(&pci_lock);
}
EXPORT_SYMBOL_GPL(pci_cfg_access_lock);

/**
 * pci_cfg_access_trylock - try to lock PCI config reads/writes
 * @dev:	pci device struct
 *
 * Same as pci_cfg_access_lock, but will return 0 if access is
 * already locked, 1 otherwise. This function can be used from
 * atomic contexts.
 */
bool pci_cfg_access_trylock(struct pci_dev *dev)
294 295
{
	unsigned long flags;
296
	bool locked = true;
297

298
	raw_spin_lock_irqsave(&pci_lock, flags);
299 300 301 302
	if (dev->block_cfg_access)
		locked = false;
	else
		dev->block_cfg_access = 1;
303
	raw_spin_unlock_irqrestore(&pci_lock, flags);
304

305
	return locked;
306
}
307
EXPORT_SYMBOL_GPL(pci_cfg_access_trylock);
308 309

/**
310
 * pci_cfg_access_unlock - Unlock PCI config reads/writes
311 312
 * @dev:	pci device struct
 *
313
 * This function allows PCI config accesses to resume.
314
 */
315
void pci_cfg_access_unlock(struct pci_dev *dev)
316 317 318
{
	unsigned long flags;

319
	raw_spin_lock_irqsave(&pci_lock, flags);
320

B
Bjorn Helgaas 已提交
321 322 323 324
	/*
	 * This indicates a problem in the caller, but we don't need
	 * to kill them, unlike a double-block above.
	 */
325
	WARN_ON(!dev->block_cfg_access);
326

327
	dev->block_cfg_access = 0;
328
	raw_spin_unlock_irqrestore(&pci_lock, flags);
329 330

	wake_up_all(&pci_cfg_wait);
331
}
332
EXPORT_SYMBOL_GPL(pci_cfg_access_unlock);
333 334 335

static inline int pcie_cap_version(const struct pci_dev *dev)
{
336
	return pcie_caps_reg(dev) & PCI_EXP_FLAGS_VERS;
337 338
}

339
bool pcie_cap_has_lnkctl(const struct pci_dev *dev)
340 341 342
{
	int type = pci_pcie_type(dev);

343
	return type == PCI_EXP_TYPE_ENDPOINT ||
344 345 346 347 348 349
	       type == PCI_EXP_TYPE_LEG_END ||
	       type == PCI_EXP_TYPE_ROOT_PORT ||
	       type == PCI_EXP_TYPE_UPSTREAM ||
	       type == PCI_EXP_TYPE_DOWNSTREAM ||
	       type == PCI_EXP_TYPE_PCI_BRIDGE ||
	       type == PCI_EXP_TYPE_PCIE_BRIDGE;
350 351 352 353
}

static inline bool pcie_cap_has_sltctl(const struct pci_dev *dev)
{
354
	return pcie_downstream_port(dev) &&
355
	       pcie_caps_reg(dev) & PCI_EXP_FLAGS_SLOT;
356 357 358 359 360 361
}

static inline bool pcie_cap_has_rtctl(const struct pci_dev *dev)
{
	int type = pci_pcie_type(dev);

362
	return type == PCI_EXP_TYPE_ROOT_PORT ||
363 364 365 366 367 368 369 370 371
	       type == PCI_EXP_TYPE_RC_EC;
}

static bool pcie_capability_reg_implemented(struct pci_dev *dev, int pos)
{
	if (!pci_is_pcie(dev))
		return false;

	switch (pos) {
372
	case PCI_EXP_FLAGS:
373 374 375 376
		return true;
	case PCI_EXP_DEVCAP:
	case PCI_EXP_DEVCTL:
	case PCI_EXP_DEVSTA:
377
		return true;
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
	case PCI_EXP_LNKCAP:
	case PCI_EXP_LNKCTL:
	case PCI_EXP_LNKSTA:
		return pcie_cap_has_lnkctl(dev);
	case PCI_EXP_SLTCAP:
	case PCI_EXP_SLTCTL:
	case PCI_EXP_SLTSTA:
		return pcie_cap_has_sltctl(dev);
	case PCI_EXP_RTCTL:
	case PCI_EXP_RTCAP:
	case PCI_EXP_RTSTA:
		return pcie_cap_has_rtctl(dev);
	case PCI_EXP_DEVCAP2:
	case PCI_EXP_DEVCTL2:
	case PCI_EXP_LNKCAP2:
	case PCI_EXP_LNKCTL2:
	case PCI_EXP_LNKSTA2:
		return pcie_cap_version(dev) > 1;
	default:
		return false;
	}
}

/*
 * Note that these accessor functions are only for the "PCI Express
 * Capability" (see PCIe spec r3.0, sec 7.8).  They do not apply to the
 * other "PCI Express Extended Capabilities" (AER, VC, ACS, MFVC, etc.)
 */
int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val)
{
	int ret;

	*val = 0;
	if (pos & 1)
		return -EINVAL;

	if (pcie_capability_reg_implemented(dev, pos)) {
		ret = pci_read_config_word(dev, pci_pcie_cap(dev) + pos, val);
		/*
		 * Reset *val to 0 if pci_read_config_word() fails, it may
		 * have been written as 0xFFFF if hardware error happens
		 * during pci_read_config_word().
		 */
		if (ret)
			*val = 0;
		return ret;
	}

	/*
	 * For Functions that do not implement the Slot Capabilities,
	 * Slot Status, and Slot Control registers, these spaces must
	 * be hardwired to 0b, with the exception of the Presence Detect
	 * State bit in the Slot Status register of Downstream Ports,
	 * which must be hardwired to 1b.  (PCIe Base Spec 3.0, sec 7.8)
	 */
433 434
	if (pci_is_pcie(dev) && pcie_downstream_port(dev) &&
	    pos == PCI_EXP_SLTSTA)
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
		*val = PCI_EXP_SLTSTA_PDS;

	return 0;
}
EXPORT_SYMBOL(pcie_capability_read_word);

int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val)
{
	int ret;

	*val = 0;
	if (pos & 3)
		return -EINVAL;

	if (pcie_capability_reg_implemented(dev, pos)) {
		ret = pci_read_config_dword(dev, pci_pcie_cap(dev) + pos, val);
		/*
		 * Reset *val to 0 if pci_read_config_dword() fails, it may
		 * have been written as 0xFFFFFFFF if hardware error happens
		 * during pci_read_config_dword().
		 */
		if (ret)
			*val = 0;
		return ret;
	}

461 462
	if (pci_is_pcie(dev) && pcie_downstream_port(dev) &&
	    pos == PCI_EXP_SLTSTA)
463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
		*val = PCI_EXP_SLTSTA_PDS;

	return 0;
}
EXPORT_SYMBOL(pcie_capability_read_dword);

int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val)
{
	if (pos & 1)
		return -EINVAL;

	if (!pcie_capability_reg_implemented(dev, pos))
		return 0;

	return pci_write_config_word(dev, pci_pcie_cap(dev) + pos, val);
}
EXPORT_SYMBOL(pcie_capability_write_word);

int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val)
{
	if (pos & 3)
		return -EINVAL;

	if (!pcie_capability_reg_implemented(dev, pos))
		return 0;

	return pci_write_config_dword(dev, pci_pcie_cap(dev) + pos, val);
}
EXPORT_SYMBOL(pcie_capability_write_dword);

int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
				       u16 clear, u16 set)
{
	int ret;
	u16 val;

	ret = pcie_capability_read_word(dev, pos, &val);
	if (!ret) {
		val &= ~clear;
		val |= set;
		ret = pcie_capability_write_word(dev, pos, val);
	}

	return ret;
}
EXPORT_SYMBOL(pcie_capability_clear_and_set_word);

int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
					u32 clear, u32 set)
{
	int ret;
	u32 val;

	ret = pcie_capability_read_dword(dev, pos, &val);
	if (!ret) {
		val &= ~clear;
		val |= set;
		ret = pcie_capability_write_dword(dev, pos, val);
	}

	return ret;
}
EXPORT_SYMBOL(pcie_capability_clear_and_set_dword);
526 527 528

int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
{
529 530
	if (pci_dev_is_disconnected(dev)) {
		*val = ~0;
531
		return PCIBIOS_DEVICE_NOT_FOUND;
532
	}
533 534 535 536 537 538
	return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
}
EXPORT_SYMBOL(pci_read_config_byte);

int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
{
539 540
	if (pci_dev_is_disconnected(dev)) {
		*val = ~0;
541
		return PCIBIOS_DEVICE_NOT_FOUND;
542
	}
543 544 545 546 547 548 549
	return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
}
EXPORT_SYMBOL(pci_read_config_word);

int pci_read_config_dword(const struct pci_dev *dev, int where,
					u32 *val)
{
550 551
	if (pci_dev_is_disconnected(dev)) {
		*val = ~0;
552
		return PCIBIOS_DEVICE_NOT_FOUND;
553
	}
554 555 556 557 558 559
	return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
}
EXPORT_SYMBOL(pci_read_config_dword);

int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
{
560
	if (pci_dev_is_disconnected(dev))
561
		return PCIBIOS_DEVICE_NOT_FOUND;
562 563 564 565 566 567
	return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
}
EXPORT_SYMBOL(pci_write_config_byte);

int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
{
568
	if (pci_dev_is_disconnected(dev))
569
		return PCIBIOS_DEVICE_NOT_FOUND;
570 571 572 573 574 575 576
	return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
}
EXPORT_SYMBOL(pci_write_config_word);

int pci_write_config_dword(const struct pci_dev *dev, int where,
					 u32 val)
{
577
	if (pci_dev_is_disconnected(dev))
578
		return PCIBIOS_DEVICE_NOT_FOUND;
579 580 581
	return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
}
EXPORT_SYMBOL(pci_write_config_dword);