pci.c 83.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (c) 2005-2011 Atheros Communications Inc.
 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/pci.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
22
#include <linux/bitops.h>
23 24 25 26 27 28 29 30 31 32 33 34 35

#include "core.h"
#include "debug.h"

#include "targaddrs.h"
#include "bmi.h"

#include "hif.h"
#include "htc.h"

#include "ce.h"
#include "pci.h"

36 37 38 39 40
enum ath10k_pci_reset_mode {
	ATH10K_PCI_RESET_AUTO = 0,
	ATH10K_PCI_RESET_WARM_ONLY = 1,
};

41
static unsigned int ath10k_pci_irq_mode = ATH10K_PCI_IRQ_AUTO;
42
static unsigned int ath10k_pci_reset_mode = ATH10K_PCI_RESET_AUTO;
43 44 45 46

module_param_named(irq_mode, ath10k_pci_irq_mode, uint, 0644);
MODULE_PARM_DESC(irq_mode, "0: auto, 1: legacy, 2: msi (default: 0)");

47 48 49
module_param_named(reset_mode, ath10k_pci_reset_mode, uint, 0644);
MODULE_PARM_DESC(reset_mode, "0: auto, 1: warm only (default: 0)");

50 51
/* how long wait to wait for target to initialise, in ms */
#define ATH10K_PCI_TARGET_WAIT 3000
52
#define ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS 3
53

54
static const struct pci_device_id ath10k_pci_id_table[] = {
55
	{ PCI_VDEVICE(ATHEROS, QCA988X_2_0_DEVICE_ID) }, /* PCI-E QCA988X V2 */
M
Michal Kazior 已提交
56
	{ PCI_VDEVICE(ATHEROS, QCA6164_2_1_DEVICE_ID) }, /* PCI-E QCA6164 V2.1 */
M
Michal Kazior 已提交
57
	{ PCI_VDEVICE(ATHEROS, QCA6174_2_1_DEVICE_ID) }, /* PCI-E QCA6174 V2.1 */
58
	{ PCI_VDEVICE(ATHEROS, QCA99X0_2_0_DEVICE_ID) }, /* PCI-E QCA99X0 V2 */
59
	{ PCI_VDEVICE(ATHEROS, QCA9984_1_0_DEVICE_ID) }, /* PCI-E QCA9984 V1 */
60
	{ PCI_VDEVICE(ATHEROS, QCA9377_1_0_DEVICE_ID) }, /* PCI-E QCA9377 V1 */
61
	{ PCI_VDEVICE(ATHEROS, QCA9887_1_0_DEVICE_ID) }, /* PCI-E QCA9887 */
62 63 64
	{0}
};

65 66 67 68 69 70
static const struct ath10k_pci_supp_chip ath10k_pci_supp_chips[] = {
	/* QCA988X pre 2.0 chips are not supported because they need some nasty
	 * hacks. ath10k doesn't have them and these devices crash horribly
	 * because of that.
	 */
	{ QCA988X_2_0_DEVICE_ID, QCA988X_HW_2_0_CHIP_ID_REV },
M
Michal Kazior 已提交
71 72 73 74 75 76 77

	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },

M
Michal Kazior 已提交
78 79 80 81 82
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },
M
Michal Kazior 已提交
83

84
	{ QCA99X0_2_0_DEVICE_ID, QCA99X0_HW_2_0_CHIP_ID_REV },
85

86 87
	{ QCA9984_1_0_DEVICE_ID, QCA9984_HW_1_0_CHIP_ID_REV },

88
	{ QCA9377_1_0_DEVICE_ID, QCA9377_HW_1_0_CHIP_ID_REV },
89
	{ QCA9377_1_0_DEVICE_ID, QCA9377_HW_1_1_CHIP_ID_REV },
90

91
	{ QCA9887_1_0_DEVICE_ID, QCA9887_HW_1_0_CHIP_ID_REV },
92 93
};

94
static void ath10k_pci_buffer_cleanup(struct ath10k *ar);
95
static int ath10k_pci_cold_reset(struct ath10k *ar);
96
static int ath10k_pci_safe_chip_reset(struct ath10k *ar);
M
Michal Kazior 已提交
97 98 99 100
static int ath10k_pci_init_irq(struct ath10k *ar);
static int ath10k_pci_deinit_irq(struct ath10k *ar);
static int ath10k_pci_request_irq(struct ath10k *ar);
static void ath10k_pci_free_irq(struct ath10k *ar);
101 102 103
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer);
104
static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar);
105
static void ath10k_pci_htc_tx_cb(struct ath10k_ce_pipe *ce_state);
106
static void ath10k_pci_htc_rx_cb(struct ath10k_ce_pipe *ce_state);
107 108
static void ath10k_pci_htt_tx_cb(struct ath10k_ce_pipe *ce_state);
static void ath10k_pci_htt_rx_cb(struct ath10k_ce_pipe *ce_state);
109
static void ath10k_pci_htt_htc_rx_cb(struct ath10k_ce_pipe *ce_state);
110
static void ath10k_pci_pktlog_rx_cb(struct ath10k_ce_pipe *ce_state);
111

112
static struct ce_attr host_ce_config_wlan[] = {
113 114 115 116 117 118
	/* CE0: host->target HTC control and raw streams */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 16,
		.src_sz_max = 256,
		.dest_nentries = 0,
119
		.send_cb = ath10k_pci_htc_tx_cb,
120 121 122 123 124 125
	},

	/* CE1: target->host HTT + HTC control */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
126
		.src_sz_max = 2048,
127
		.dest_nentries = 512,
128
		.recv_cb = ath10k_pci_htt_htc_rx_cb,
129 130 131 132 133 134 135
	},

	/* CE2: target->host WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
136
		.dest_nentries = 128,
137
		.recv_cb = ath10k_pci_htc_rx_cb,
138 139 140 141 142 143 144 145
	},

	/* CE3: host->target WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 32,
		.src_sz_max = 2048,
		.dest_nentries = 0,
146
		.send_cb = ath10k_pci_htc_tx_cb,
147 148 149 150 151 152 153 154
	},

	/* CE4: host->target HTT */
	{
		.flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR,
		.src_nentries = CE_HTT_H2T_MSG_SRC_NENTRIES,
		.src_sz_max = 256,
		.dest_nentries = 0,
155
		.send_cb = ath10k_pci_htt_tx_cb,
156 157
	},

158
	/* CE5: target->host HTT (HIF->HTT) */
159 160 161
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
162 163 164
		.src_sz_max = 512,
		.dest_nentries = 512,
		.recv_cb = ath10k_pci_htt_rx_cb,
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
	},

	/* CE6: target autonomous hif_memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE7: ce_diag, the Diagnostic Window */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 2,
		.src_sz_max = DIAG_TRANSFER_LIMIT,
		.dest_nentries = 2,
	},
182 183 184 185 186 187 188

	/* CE8: target->host pktlog */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
		.dest_nentries = 128,
189
		.recv_cb = ath10k_pci_pktlog_rx_cb,
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
	},

	/* CE9 target autonomous qcache memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE10: target autonomous hif memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE11: target autonomous hif memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},
215 216 217
};

/* Target firmware's Copy Engine configuration. */
218
static struct ce_pipe_config target_ce_config_wlan[] = {
219 220
	/* CE0: host->target HTC control and raw streams */
	{
221 222 223 224 225 226
		.pipenum = __cpu_to_le32(0),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
227 228 229 230
	},

	/* CE1: target->host HTT + HTC control */
	{
231 232 233
		.pipenum = __cpu_to_le32(1),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(32),
234
		.nbytes_max = __cpu_to_le32(2048),
235 236
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
237 238 239 240
	},

	/* CE2: target->host WMI */
	{
241 242
		.pipenum = __cpu_to_le32(2),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
243
		.nentries = __cpu_to_le32(64),
244 245 246
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
247 248 249 250
	},

	/* CE3: host->target WMI */
	{
251 252 253 254 255 256
		.pipenum = __cpu_to_le32(3),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
257 258 259 260
	},

	/* CE4: host->target HTT */
	{
261 262 263 264 265 266
		.pipenum = __cpu_to_le32(4),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(256),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
267 268
	},

269
	/* NB: 50% of src nentries, since tx has 2 frags */
270

271
	/* CE5: target->host HTT (HIF->HTT) */
272
	{
273
		.pipenum = __cpu_to_le32(5),
274
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
275
		.nentries = __cpu_to_le32(32),
276
		.nbytes_max = __cpu_to_le32(512),
277 278
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
279 280 281 282
	},

	/* CE6: Reserved for target autonomous hif_memcpy */
	{
283 284 285 286 287 288
		.pipenum = __cpu_to_le32(6),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(4096),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
289 290
	},

291
	/* CE7 used only by Host */
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
	{
		.pipenum = __cpu_to_le32(7),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(0),
		.nbytes_max = __cpu_to_le32(0),
		.flags = __cpu_to_le32(0),
		.reserved = __cpu_to_le32(0),
	},

	/* CE8 target->host packtlog */
	{
		.pipenum = __cpu_to_le32(8),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(64),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
		.reserved = __cpu_to_le32(0),
	},

	/* CE9 target autonomous qcache memcpy */
	{
		.pipenum = __cpu_to_le32(9),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
		.reserved = __cpu_to_le32(0),
	},

	/* It not necessary to send target wlan configuration for CE10 & CE11
	 * as these CEs are not actively used in target.
	 */
324 325
};

M
Michal Kazior 已提交
326 327 328 329 330
/*
 * Map from service/endpoint to Copy Engine.
 * This table is derived from the CE_PCI TABLE, above.
 * It is passed to the Target at startup for use by firmware.
 */
331
static struct service_to_pipe target_service_to_ce_map_wlan[] = {
M
Michal Kazior 已提交
332
	{
333 334 335
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
336 337
	},
	{
338 339 340
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
341 342
	},
	{
343 344 345
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
346 347
	},
	{
348 349 350
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
351 352
	},
	{
353 354 355
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
356 357
	},
	{
358 359 360
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
361 362
	},
	{
363 364 365
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
366 367
	},
	{
368 369 370
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
371 372
	},
	{
373 374 375
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
376 377
	},
	{
378 379 380
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
381 382
	},
	{
383 384 385
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
386 387
	},
	{
388 389 390
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
391
	},
392 393 394 395
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
396
	},
397 398 399 400
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
401 402
	},
	{
403 404 405
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(4),
M
Michal Kazior 已提交
406 407
	},
	{
408 409
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
410
		__cpu_to_le32(5),
M
Michal Kazior 已提交
411 412 413 414
	},

	/* (Additions here) */

415 416 417 418
	{ /* must be last */
		__cpu_to_le32(0),
		__cpu_to_le32(0),
		__cpu_to_le32(0),
M
Michal Kazior 已提交
419 420 421
	},
};

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
static bool ath10k_pci_is_awake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val = ioread32(ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
			   RTC_STATE_ADDRESS);

	return RTC_STATE_V_GET(val) == RTC_STATE_V_ON;
}

static void __ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_V_MASK,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
}

static void __ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_RESET,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
	ar_pci->ps_awake = false;
}

static int ath10k_pci_wake_wait(struct ath10k *ar)
{
	int tot_delay = 0;
	int curr_delay = 5;

	while (tot_delay < PCIE_WAKE_TIMEOUT) {
466 467 468 469
		if (ath10k_pci_is_awake(ar)) {
			if (tot_delay > PCIE_WAKE_LATE_US)
				ath10k_warn(ar, "device wakeup took %d ms which is unusally long, otherwise it works normally.\n",
					    tot_delay / 1000);
470
			return 0;
471
		}
472 473 474 475 476 477 478 479 480 481 482

		udelay(curr_delay);
		tot_delay += curr_delay;

		if (curr_delay < 50)
			curr_delay += 5;
	}

	return -ETIMEDOUT;
}

483 484 485 486 487 488
static int ath10k_pci_force_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;
	int ret = 0;

489 490 491
	if (ar_pci->pci_ps)
		return ret;

492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	if (!ar_pci->ps_awake) {
		iowrite32(PCIE_SOC_WAKE_V_MASK,
			  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
			  PCIE_SOC_WAKE_ADDRESS);

		ret = ath10k_pci_wake_wait(ar);
		if (ret == 0)
			ar_pci->ps_awake = true;
	}

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);

	return ret;
}

static void ath10k_pci_force_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	iowrite32(PCIE_SOC_WAKE_RESET,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
	ar_pci->ps_awake = false;

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

524 525 526 527 528 529
static int ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;
	int ret = 0;

530 531 532
	if (ar_pci->pci_ps == 0)
		return ret;

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	/* This function can be called very frequently. To avoid excessive
	 * CPU stalls for MMIO reads use a cache var to hold the device state.
	 */
	if (!ar_pci->ps_awake) {
		__ath10k_pci_wake(ar);

		ret = ath10k_pci_wake_wait(ar);
		if (ret == 0)
			ar_pci->ps_awake = true;
	}

	if (ret == 0) {
		ar_pci->ps_wake_refcount++;
		WARN_ON(ar_pci->ps_wake_refcount == 0);
	}

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);

	return ret;
}

static void ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

564 565 566
	if (ar_pci->pci_ps == 0)
		return;

567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (WARN_ON(ar_pci->ps_wake_refcount == 0))
		goto skip;

	ar_pci->ps_wake_refcount--;

	mod_timer(&ar_pci->ps_timer, jiffies +
		  msecs_to_jiffies(ATH10K_PCI_SLEEP_GRACE_PERIOD_MSEC));

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_ps_timer(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps timer refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (ar_pci->ps_wake_refcount > 0)
		goto skip;

	__ath10k_pci_sleep(ar);

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_sleep_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

609 610 611 612 613
	if (ar_pci->pci_ps == 0) {
		ath10k_pci_force_sleep(ar);
		return;
	}

614 615 616 617 618 619 620 621
	del_timer_sync(&ar_pci->ps_timer);

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	__ath10k_pci_sleep(ar);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

622
static void ath10k_bus_pci_write32(struct ath10k *ar, u32 offset, u32 value)
623 624 625 626
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

627 628 629 630 631 632
	if (unlikely(offset + sizeof(value) > ar_pci->mem_len)) {
		ath10k_warn(ar, "refusing to write mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
			    offset, offset + sizeof(value), ar_pci->mem_len);
		return;
	}

633 634 635 636 637 638 639 640 641 642 643
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for write32 of 0x%08x at 0x%08x: %d\n",
			    value, offset, ret);
		return;
	}

	iowrite32(value, ar_pci->mem + offset);
	ath10k_pci_sleep(ar);
}

644
static u32 ath10k_bus_pci_read32(struct ath10k *ar, u32 offset)
645 646 647 648 649
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val;
	int ret;

650 651 652 653 654 655
	if (unlikely(offset + sizeof(val) > ar_pci->mem_len)) {
		ath10k_warn(ar, "refusing to read mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
			    offset, offset + sizeof(val), ar_pci->mem_len);
		return 0;
	}

656 657 658 659 660 661 662 663 664 665 666 667 668
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for read32 at 0x%08x: %d\n",
			    offset, ret);
		return 0xffffffff;
	}

	val = ioread32(ar_pci->mem + offset);
	ath10k_pci_sleep(ar);

	return val;
}

669 670 671 672 673 674 675 676 677 678 679 680 681 682
inline void ath10k_pci_write32(struct ath10k *ar, u32 offset, u32 value)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	ar_pci->bus_ops->write32(ar, offset, value);
}

inline u32 ath10k_pci_read32(struct ath10k *ar, u32 offset)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	return ar_pci->bus_ops->read32(ar, offset);
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
u32 ath10k_pci_soc_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
}

void ath10k_pci_soc_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + addr, val);
}

u32 ath10k_pci_reg_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, PCIE_LOCAL_BASE_ADDRESS + addr);
}

void ath10k_pci_reg_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, PCIE_LOCAL_BASE_ADDRESS + addr, val);
}

703
bool ath10k_pci_irq_pending(struct ath10k *ar)
704 705 706 707 708 709 710 711 712 713 714 715
{
	u32 cause;

	/* Check if the shared legacy irq is for us */
	cause = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				  PCIE_INTR_CAUSE_ADDRESS);
	if (cause & (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL))
		return true;

	return false;
}

716
void ath10k_pci_disable_and_clear_legacy_irq(struct ath10k *ar)
717 718 719 720 721 722 723 724 725 726 727
{
	/* IMPORTANT: INTR_CLR register has to be set after
	 * INTR_ENABLE is set to 0, otherwise interrupt can not be
	 * really cleared. */
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_CLR_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
728 729
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
730 731
}

732
void ath10k_pci_enable_legacy_irq(struct ath10k *ar)
733 734 735 736 737 738 739
{
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
740 741
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
742 743
}

744
static inline const char *ath10k_pci_get_irq_method(struct ath10k *ar)
745 746 747
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

748
	if (ar_pci->oper_irq_mode == ATH10K_PCI_IRQ_MSI)
749
		return "msi";
750 751

	return "legacy";
752 753
}

754
static int __ath10k_pci_rx_post_buf(struct ath10k_pci_pipe *pipe)
755
{
756
	struct ath10k *ar = pipe->hif_ce_state;
757
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
758 759 760
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	struct sk_buff *skb;
	dma_addr_t paddr;
761 762
	int ret;

763 764 765 766 767 768 769 770 771 772
	skb = dev_alloc_skb(pipe->buf_sz);
	if (!skb)
		return -ENOMEM;

	WARN_ONCE((unsigned long)skb->data & 3, "unaligned skb");

	paddr = dma_map_single(ar->dev, skb->data,
			       skb->len + skb_tailroom(skb),
			       DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(ar->dev, paddr))) {
773
		ath10k_warn(ar, "failed to dma map pci rx buf\n");
774 775 776 777
		dev_kfree_skb_any(skb);
		return -EIO;
	}

778
	ATH10K_SKB_RXCB(skb)->paddr = paddr;
779

780
	spin_lock_bh(&ar_pci->ce_lock);
781
	ret = __ath10k_ce_rx_post_buf(ce_pipe, skb, paddr);
782
	spin_unlock_bh(&ar_pci->ce_lock);
783
	if (ret) {
784 785 786
		dma_unmap_single(ar->dev, paddr, skb->len + skb_tailroom(skb),
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(skb);
787 788 789 790 791 792
		return ret;
	}

	return 0;
}

793
static void ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
794
{
795 796 797 798 799 800 801 802 803 804 805
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	int ret, num;

	if (pipe->buf_sz == 0)
		return;

	if (!ce_pipe->dest_ring)
		return;

806
	spin_lock_bh(&ar_pci->ce_lock);
807
	num = __ath10k_ce_rx_num_free_bufs(ce_pipe);
808
	spin_unlock_bh(&ar_pci->ce_lock);
809 810

	while (num >= 0) {
811 812
		ret = __ath10k_pci_rx_post_buf(pipe);
		if (ret) {
813 814
			if (ret == -ENOSPC)
				break;
815
			ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
816 817 818 819
			mod_timer(&ar_pci->rx_post_retry, jiffies +
				  ATH10K_PCI_RX_POST_RETRY_MS);
			break;
		}
820
		num--;
821 822 823
	}
}

824
void ath10k_pci_rx_post(struct ath10k *ar)
825 826 827 828 829
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	for (i = 0; i < CE_COUNT; i++)
830
		ath10k_pci_rx_post_pipe(&ar_pci->pipe_info[i]);
831 832
}

833
void ath10k_pci_rx_replenish_retry(unsigned long ptr)
834 835 836 837
{
	struct ath10k *ar = (void *)ptr;

	ath10k_pci_rx_post(ar);
838 839
}

840 841 842 843 844 845
static u32 ath10k_pci_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
{
	u32 val = 0;

	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
846
	case ATH10K_HW_QCA9887:
847
	case ATH10K_HW_QCA6174:
848
	case ATH10K_HW_QCA9377:
849 850
		val = (ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					  CORE_CTRL_ADDRESS) &
851
		       0x7ff) << 21;
852 853
		break;
	case ATH10K_HW_QCA99X0:
854
	case ATH10K_HW_QCA9984:
855
	case ATH10K_HW_QCA4019:
856 857 858 859 860 861 862 863
		val = ath10k_pci_read32(ar, PCIE_BAR_REG_ADDRESS);
		break;
	}

	val |= 0x100000 | (addr & 0xfffff);
	return val;
}

864 865 866 867 868 869 870 871 872 873
/*
 * Diagnostic read/write access is provided for startup/config/debug usage.
 * Caller must guarantee proper alignment, when applicable, and single user
 * at any moment.
 */
static int ath10k_pci_diag_read_mem(struct ath10k *ar, u32 address, void *data,
				    int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
874
	u32 *buf;
875
	unsigned int completed_nbytes, alloc_nbytes, remaining_bytes;
876
	struct ath10k_ce_pipe *ce_diag;
877 878 879 880 881 882
	/* Host buffer address in CE space */
	u32 ce_data;
	dma_addr_t ce_data_base = 0;
	void *data_buf = NULL;
	int i;

K
Kalle Valo 已提交
883 884
	spin_lock_bh(&ar_pci->ce_lock);

885 886 887 888 889 890 891 892
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed from Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
893 894
	alloc_nbytes = min_t(unsigned int, nbytes, DIAG_TRANSFER_LIMIT);

895
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
896
						       alloc_nbytes,
897 898
						       &ce_data_base,
						       GFP_ATOMIC);
899 900 901 902 903

	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}
904
	memset(data_buf, 0, alloc_nbytes);
905

906
	remaining_bytes = nbytes;
907 908 909 910 911
	ce_data = ce_data_base;
	while (remaining_bytes) {
		nbytes = min_t(unsigned int, remaining_bytes,
			       DIAG_TRANSFER_LIMIT);

912
		ret = __ath10k_ce_rx_post_buf(ce_diag, &ce_data, ce_data);
913 914 915 916 917 918 919 920 921 922 923 924
		if (ret != 0)
			goto done;

		/* Request CE to send from Target(!) address to Host buffer */
		/*
		 * The address supplied by the caller is in the
		 * Target CPU virtual address space.
		 *
		 * In order to use this address with the diagnostic CE,
		 * convert it from Target CPU virtual address space
		 * to CE address space
		 */
925
		address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
926

K
Kalle Valo 已提交
927 928
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)address, nbytes, 0,
					    0);
929 930 931 932
		if (ret)
			goto done;

		i = 0;
933 934
		while (ath10k_ce_completed_send_next_nolock(ce_diag,
							    NULL) != 0) {
935 936 937 938 939 940 941 942
			mdelay(1);
			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		i = 0;
943 944 945 946
		while (ath10k_ce_completed_recv_next_nolock(ce_diag,
							    (void **)&buf,
							    &completed_nbytes)
								!= 0) {
947 948 949 950 951 952 953 954 955 956 957 958 959
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

960
		if (*buf != ce_data) {
961 962 963 964 965
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
966 967 968 969 970 971 972 973

		if (ret) {
			ath10k_warn(ar, "failed to read diag value at 0x%x: %d\n",
				    address, ret);
			break;
		}
		memcpy(data, data_buf, nbytes);

974
		address += nbytes;
975
		data += nbytes;
976 977 978 979 980
	}

done:

	if (data_buf)
981
		dma_free_coherent(ar->dev, alloc_nbytes, data_buf,
982
				  ce_data_base);
983

K
Kalle Valo 已提交
984 985
	spin_unlock_bh(&ar_pci->ce_lock);

986 987 988
	return ret;
}

989 990
static int ath10k_pci_diag_read32(struct ath10k *ar, u32 address, u32 *value)
{
991 992 993 994 995 996 997
	__le32 val = 0;
	int ret;

	ret = ath10k_pci_diag_read_mem(ar, address, &val, sizeof(val));
	*value = __le32_to_cpu(val);

	return ret;
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
}

static int __ath10k_pci_diag_read_hi(struct ath10k *ar, void *dest,
				     u32 src, u32 len)
{
	u32 host_addr, addr;
	int ret;

	host_addr = host_interest_item_address(src);

	ret = ath10k_pci_diag_read32(ar, host_addr, &addr);
	if (ret != 0) {
1010
		ath10k_warn(ar, "failed to get memcpy hi address for firmware address %d: %d\n",
1011 1012 1013 1014 1015 1016
			    src, ret);
		return ret;
	}

	ret = ath10k_pci_diag_read_mem(ar, addr, dest, len);
	if (ret != 0) {
1017
		ath10k_warn(ar, "failed to memcpy firmware memory from %d (%d B): %d\n",
1018 1019 1020 1021 1022 1023 1024 1025
			    addr, len, ret);
		return ret;
	}

	return 0;
}

#define ath10k_pci_diag_read_hi(ar, dest, src, len)		\
1026
	__ath10k_pci_diag_read_hi(ar, dest, HI_ITEM(src), len)
1027

1028 1029
int ath10k_pci_diag_write_mem(struct ath10k *ar, u32 address,
			      const void *data, int nbytes)
1030 1031 1032
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
1033
	u32 *buf;
1034
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
1035
	struct ath10k_ce_pipe *ce_diag;
1036 1037 1038 1039 1040
	void *data_buf = NULL;
	u32 ce_data;	/* Host buffer address in CE space */
	dma_addr_t ce_data_base = 0;
	int i;

K
Kalle Valo 已提交
1041 1042
	spin_lock_bh(&ar_pci->ce_lock);

1043 1044 1045 1046 1047 1048 1049 1050 1051
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed to Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
1052 1053 1054 1055
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
1056 1057 1058 1059 1060 1061
	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}

	/* Copy caller's data to allocated DMA buf */
1062
	memcpy(data_buf, data, orig_nbytes);
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073

	/*
	 * The address supplied by the caller is in the
	 * Target CPU virtual address space.
	 *
	 * In order to use this address with the diagnostic CE,
	 * convert it from
	 *    Target CPU virtual address space
	 * to
	 *    CE address space
	 */
1074
	address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
1075 1076 1077 1078 1079 1080 1081 1082

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		/* FIXME: check cast */
		nbytes = min_t(int, remaining_bytes, DIAG_TRANSFER_LIMIT);

		/* Set up to receive directly into Target(!) address */
1083
		ret = __ath10k_ce_rx_post_buf(ce_diag, &address, address);
1084 1085 1086 1087 1088 1089 1090
		if (ret != 0)
			goto done;

		/*
		 * Request CE to send caller-supplied data that
		 * was copied to bounce buffer to Target(!) address.
		 */
K
Kalle Valo 已提交
1091 1092
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)ce_data,
					    nbytes, 0, 0);
1093 1094 1095 1096
		if (ret != 0)
			goto done;

		i = 0;
1097 1098
		while (ath10k_ce_completed_send_next_nolock(ce_diag,
							    NULL) != 0) {
1099 1100 1101 1102 1103 1104 1105 1106 1107
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		i = 0;
1108 1109 1110 1111
		while (ath10k_ce_completed_recv_next_nolock(ce_diag,
							    (void **)&buf,
							    &completed_nbytes)
								!= 0) {
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

1125
		if (*buf != address) {
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
	if (data_buf) {
1137 1138
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
1139 1140 1141
	}

	if (ret != 0)
1142
		ath10k_warn(ar, "failed to write diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
1143
			    address, ret);
1144

K
Kalle Valo 已提交
1145 1146
	spin_unlock_bh(&ar_pci->ce_lock);

1147 1148 1149
	return ret;
}

1150 1151 1152 1153 1154 1155 1156
static int ath10k_pci_diag_write32(struct ath10k *ar, u32 address, u32 value)
{
	__le32 val = __cpu_to_le32(value);

	return ath10k_pci_diag_write_mem(ar, address, &val, sizeof(val));
}

1157
/* Called by lower (CE) layer when a send to Target completes. */
1158
static void ath10k_pci_htc_tx_cb(struct ath10k_ce_pipe *ce_state)
1159 1160
{
	struct ath10k *ar = ce_state->ar;
1161 1162
	struct sk_buff_head list;
	struct sk_buff *skb;
1163

1164
	__skb_queue_head_init(&list);
1165
	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb) == 0) {
1166
		/* no need to call tx completion for NULL pointers */
1167
		if (skb == NULL)
1168 1169
			continue;

1170
		__skb_queue_tail(&list, skb);
1171
	}
1172 1173

	while ((skb = __skb_dequeue(&list)))
1174
		ath10k_htc_tx_completion_handler(ar, skb);
1175 1176
}

1177 1178 1179
static void ath10k_pci_process_rx_cb(struct ath10k_ce_pipe *ce_state,
				     void (*callback)(struct ath10k *ar,
						      struct sk_buff *skb))
1180 1181 1182
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1183
	struct ath10k_pci_pipe *pipe_info =  &ar_pci->pipe_info[ce_state->id];
1184
	struct sk_buff *skb;
1185
	struct sk_buff_head list;
1186
	void *transfer_context;
1187
	unsigned int nbytes, max_nbytes;
1188

1189
	__skb_queue_head_init(&list);
1190
	while (ath10k_ce_completed_recv_next(ce_state, &transfer_context,
1191
					     &nbytes) == 0) {
1192
		skb = transfer_context;
1193
		max_nbytes = skb->len + skb_tailroom(skb);
1194
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1195 1196 1197
				 max_nbytes, DMA_FROM_DEVICE);

		if (unlikely(max_nbytes < nbytes)) {
1198
			ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
1199 1200 1201 1202
				    nbytes, max_nbytes);
			dev_kfree_skb_any(skb);
			continue;
		}
1203

1204
		skb_put(skb, nbytes);
1205 1206
		__skb_queue_tail(&list, skb);
	}
1207

1208
	while ((skb = __skb_dequeue(&list))) {
1209 1210 1211 1212 1213
		ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
			   ce_state->id, skb->len);
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
				skb->data, skb->len);

1214
		callback(ar, skb);
1215
	}
1216

1217
	ath10k_pci_rx_post_pipe(pipe_info);
1218 1219
}

1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
static void ath10k_pci_process_htt_rx_cb(struct ath10k_ce_pipe *ce_state,
					 void (*callback)(struct ath10k *ar,
							  struct sk_buff *skb))
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_pci_pipe *pipe_info =  &ar_pci->pipe_info[ce_state->id];
	struct ath10k_ce_pipe *ce_pipe = pipe_info->ce_hdl;
	struct sk_buff *skb;
	struct sk_buff_head list;
	void *transfer_context;
	unsigned int nbytes, max_nbytes, nentries;
	int orig_len;

	/* No need to aquire ce_lock for CE5, since this is the only place CE5
	 * is processed other than init and deinit. Before releasing CE5
	 * buffers, interrupts are disabled. Thus CE5 access is serialized.
	 */
	__skb_queue_head_init(&list);
	while (ath10k_ce_completed_recv_next_nolock(ce_state, &transfer_context,
						    &nbytes) == 0) {
		skb = transfer_context;
		max_nbytes = skb->len + skb_tailroom(skb);

		if (unlikely(max_nbytes < nbytes)) {
			ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
				    nbytes, max_nbytes);
			continue;
		}

		dma_sync_single_for_cpu(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
					max_nbytes, DMA_FROM_DEVICE);
		skb_put(skb, nbytes);
		__skb_queue_tail(&list, skb);
	}

	nentries = skb_queue_len(&list);
	while ((skb = __skb_dequeue(&list))) {
		ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
			   ce_state->id, skb->len);
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
				skb->data, skb->len);

		orig_len = skb->len;
		callback(ar, skb);
		skb_push(skb, orig_len - skb->len);
		skb_reset_tail_pointer(skb);
		skb_trim(skb, 0);

		/*let device gain the buffer again*/
		dma_sync_single_for_device(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
					   skb->len + skb_tailroom(skb),
					   DMA_FROM_DEVICE);
	}
	ath10k_ce_rx_update_write_idx(ce_pipe, nentries);
}

1277 1278 1279 1280
/* Called by lower (CE) layer when data is received from the Target. */
static void ath10k_pci_htc_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	ath10k_pci_process_rx_cb(ce_state, ath10k_htc_rx_completion_handler);
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
}

static void ath10k_pci_htt_htc_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	/* CE4 polling needs to be done whenever CE pipe which transports
	 * HTT Rx (target->host) is processed.
	 */
	ath10k_ce_per_engine_service(ce_state->ar, 4);

	ath10k_pci_process_rx_cb(ce_state, ath10k_htc_rx_completion_handler);
1291 1292
}

1293 1294 1295 1296 1297 1298 1299 1300 1301
/* Called by lower (CE) layer when data is received from the Target.
 * Only 10.4 firmware uses separate CE to transfer pktlog data.
 */
static void ath10k_pci_pktlog_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	ath10k_pci_process_rx_cb(ce_state,
				 ath10k_htt_rx_pktlog_completion_handler);
}

1302 1303 1304 1305 1306 1307
/* Called by lower (CE) layer when a send to HTT Target completes. */
static void ath10k_pci_htt_tx_cb(struct ath10k_ce_pipe *ce_state)
{
	struct ath10k *ar = ce_state->ar;
	struct sk_buff *skb;

1308
	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb) == 0) {
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
		/* no need to call tx completion for NULL pointers */
		if (!skb)
			continue;

		dma_unmap_single(ar->dev, ATH10K_SKB_CB(skb)->paddr,
				 skb->len, DMA_TO_DEVICE);
		ath10k_htt_hif_tx_complete(ar, skb);
	}
}

static void ath10k_pci_htt_rx_deliver(struct ath10k *ar, struct sk_buff *skb)
{
	skb_pull(skb, sizeof(struct ath10k_htc_hdr));
	ath10k_htt_t2h_msg_handler(ar, skb);
}

/* Called by lower (CE) layer when HTT data is received from the Target. */
static void ath10k_pci_htt_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	/* CE4 polling needs to be done whenever CE pipe which transports
	 * HTT Rx (target->host) is processed.
	 */
	ath10k_ce_per_engine_service(ce_state->ar, 4);

1333
	ath10k_pci_process_htt_rx_cb(ce_state, ath10k_pci_htt_rx_deliver);
1334 1335
}

1336 1337
int ath10k_pci_hif_tx_sg(struct ath10k *ar, u8 pipe_id,
			 struct ath10k_hif_sg_item *items, int n_items)
1338 1339
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1340 1341 1342
	struct ath10k_pci_pipe *pci_pipe = &ar_pci->pipe_info[pipe_id];
	struct ath10k_ce_pipe *ce_pipe = pci_pipe->ce_hdl;
	struct ath10k_ce_ring *src_ring = ce_pipe->src_ring;
1343 1344 1345
	unsigned int nentries_mask;
	unsigned int sw_index;
	unsigned int write_index;
1346
	int err, i = 0;
1347

1348
	spin_lock_bh(&ar_pci->ce_lock);
1349

1350 1351 1352 1353
	nentries_mask = src_ring->nentries_mask;
	sw_index = src_ring->sw_index;
	write_index = src_ring->write_index;

1354 1355 1356
	if (unlikely(CE_RING_DELTA(nentries_mask,
				   write_index, sw_index - 1) < n_items)) {
		err = -ENOBUFS;
1357
		goto err;
1358
	}
1359

1360
	for (i = 0; i < n_items - 1; i++) {
1361
		ath10k_dbg(ar, ATH10K_DBG_PCI,
1362 1363
			   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
			   i, items[i].paddr, items[i].len, n_items);
1364
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1365
				items[i].vaddr, items[i].len);
1366

1367 1368 1369 1370 1371 1372 1373
		err = ath10k_ce_send_nolock(ce_pipe,
					    items[i].transfer_context,
					    items[i].paddr,
					    items[i].len,
					    items[i].transfer_id,
					    CE_SEND_FLAG_GATHER);
		if (err)
1374
			goto err;
1375 1376 1377 1378
	}

	/* `i` is equal to `n_items -1` after for() */

1379
	ath10k_dbg(ar, ATH10K_DBG_PCI,
1380 1381
		   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
		   i, items[i].paddr, items[i].len, n_items);
1382
	ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1383 1384 1385 1386 1387 1388 1389 1390 1391
			items[i].vaddr, items[i].len);

	err = ath10k_ce_send_nolock(ce_pipe,
				    items[i].transfer_context,
				    items[i].paddr,
				    items[i].len,
				    items[i].transfer_id,
				    0);
	if (err)
1392 1393 1394 1395 1396 1397 1398 1399
		goto err;

	spin_unlock_bh(&ar_pci->ce_lock);
	return 0;

err:
	for (; i > 0; i--)
		__ath10k_ce_send_revert(ce_pipe);
1400 1401 1402

	spin_unlock_bh(&ar_pci->ce_lock);
	return err;
1403 1404
}

1405 1406
int ath10k_pci_hif_diag_read(struct ath10k *ar, u32 address, void *buf,
			     size_t buf_len)
K
Kalle Valo 已提交
1407 1408 1409 1410
{
	return ath10k_pci_diag_read_mem(ar, address, buf, buf_len);
}

1411
u16 ath10k_pci_hif_get_free_queue_number(struct ath10k *ar, u8 pipe)
1412 1413
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
1414

1415
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get free queue number\n");
K
Kalle Valo 已提交
1416

M
Michal Kazior 已提交
1417
	return ath10k_ce_num_free_src_entries(ar_pci->pipe_info[pipe].ce_hdl);
1418 1419
}

1420 1421
static void ath10k_pci_dump_registers(struct ath10k *ar,
				      struct ath10k_fw_crash_data *crash_data)
1422
{
1423 1424
	__le32 reg_dump_values[REG_DUMP_COUNT_QCA988X] = {};
	int i, ret;
1425

1426
	lockdep_assert_held(&ar->data_lock);
1427

1428 1429
	ret = ath10k_pci_diag_read_hi(ar, &reg_dump_values[0],
				      hi_failure_state,
1430
				      REG_DUMP_COUNT_QCA988X * sizeof(__le32));
1431
	if (ret) {
1432
		ath10k_err(ar, "failed to read firmware dump area: %d\n", ret);
1433 1434 1435 1436 1437
		return;
	}

	BUILD_BUG_ON(REG_DUMP_COUNT_QCA988X % 4);

1438
	ath10k_err(ar, "firmware register dump:\n");
1439
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i += 4)
1440
		ath10k_err(ar, "[%02d]: 0x%08X 0x%08X 0x%08X 0x%08X\n",
1441
			   i,
1442 1443 1444 1445
			   __le32_to_cpu(reg_dump_values[i]),
			   __le32_to_cpu(reg_dump_values[i + 1]),
			   __le32_to_cpu(reg_dump_values[i + 2]),
			   __le32_to_cpu(reg_dump_values[i + 3]));
1446

M
Michal Kazior 已提交
1447 1448 1449
	if (!crash_data)
		return;

1450
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i++)
1451
		crash_data->registers[i] = reg_dump_values[i];
1452 1453
}

1454
static void ath10k_pci_fw_crashed_dump(struct ath10k *ar)
1455 1456 1457 1458 1459 1460
{
	struct ath10k_fw_crash_data *crash_data;
	char uuid[50];

	spin_lock_bh(&ar->data_lock);

B
Ben Greear 已提交
1461 1462
	ar->stats.fw_crash_counter++;

1463 1464 1465 1466 1467 1468 1469
	crash_data = ath10k_debug_get_new_fw_crash_data(ar);

	if (crash_data)
		scnprintf(uuid, sizeof(uuid), "%pUl", &crash_data->uuid);
	else
		scnprintf(uuid, sizeof(uuid), "n/a");

1470
	ath10k_err(ar, "firmware crashed! (uuid %s)\n", uuid);
1471
	ath10k_print_driver_info(ar);
1472 1473 1474
	ath10k_pci_dump_registers(ar, crash_data);

	spin_unlock_bh(&ar->data_lock);
1475

1476
	queue_work(ar->workqueue, &ar->restart_work);
1477 1478
}

1479 1480
void ath10k_pci_hif_send_complete_check(struct ath10k *ar, u8 pipe,
					int force)
1481
{
1482
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif send complete check\n");
K
Kalle Valo 已提交
1483

1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	if (!force) {
		int resources;
		/*
		 * Decide whether to actually poll for completions, or just
		 * wait for a later chance.
		 * If there seem to be plenty of resources left, then just wait
		 * since checking involves reading a CE register, which is a
		 * relatively expensive operation.
		 */
		resources = ath10k_pci_hif_get_free_queue_number(ar, pipe);

		/*
		 * If at least 50% of the total resources are still available,
		 * don't bother checking again yet.
		 */
		if (resources > (host_ce_config_wlan[pipe].src_nentries >> 1))
			return;
	}
	ath10k_ce_per_engine_service(ar, pipe);
}

1505
void ath10k_pci_kill_tasklet(struct ath10k *ar)
1506 1507 1508 1509
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	tasklet_kill(&ar_pci->intr_tq);
1510 1511

	del_timer_sync(&ar_pci->rx_post_retry);
1512 1513
}

1514 1515
int ath10k_pci_hif_map_service_to_pipe(struct ath10k *ar, u16 service_id,
				       u8 *ul_pipe, u8 *dl_pipe)
1516
{
1517 1518 1519
	const struct service_to_pipe *entry;
	bool ul_set = false, dl_set = false;
	int i;
1520

1521
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif map service\n");
K
Kalle Valo 已提交
1522

1523 1524
	for (i = 0; i < ARRAY_SIZE(target_service_to_ce_map_wlan); i++) {
		entry = &target_service_to_ce_map_wlan[i];
1525

1526
		if (__le32_to_cpu(entry->service_id) != service_id)
1527
			continue;
1528

1529
		switch (__le32_to_cpu(entry->pipedir)) {
1530 1531 1532 1533
		case PIPEDIR_NONE:
			break;
		case PIPEDIR_IN:
			WARN_ON(dl_set);
1534
			*dl_pipe = __le32_to_cpu(entry->pipenum);
1535 1536 1537 1538
			dl_set = true;
			break;
		case PIPEDIR_OUT:
			WARN_ON(ul_set);
1539
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1540 1541 1542 1543 1544
			ul_set = true;
			break;
		case PIPEDIR_INOUT:
			WARN_ON(dl_set);
			WARN_ON(ul_set);
1545 1546
			*dl_pipe = __le32_to_cpu(entry->pipenum);
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1547 1548 1549 1550
			dl_set = true;
			ul_set = true;
			break;
		}
1551 1552
	}

1553 1554
	if (WARN_ON(!ul_set || !dl_set))
		return -ENOENT;
1555

1556
	return 0;
1557 1558
}

1559 1560
void ath10k_pci_hif_get_default_pipe(struct ath10k *ar,
				     u8 *ul_pipe, u8 *dl_pipe)
1561
{
1562
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get default pipe\n");
K
Kalle Valo 已提交
1563

1564 1565
	(void)ath10k_pci_hif_map_service_to_pipe(ar,
						 ATH10K_HTC_SVC_ID_RSVD_CTRL,
1566
						 ul_pipe, dl_pipe);
1567 1568
}

M
Michal Kazior 已提交
1569
static void ath10k_pci_irq_msi_fw_mask(struct ath10k *ar)
1570
{
M
Michal Kazior 已提交
1571 1572
	u32 val;

1573 1574
	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
1575
	case ATH10K_HW_QCA9887:
1576
	case ATH10K_HW_QCA6174:
1577
	case ATH10K_HW_QCA9377:
1578 1579 1580 1581 1582 1583 1584
		val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					CORE_CTRL_ADDRESS);
		val &= ~CORE_CTRL_PCIE_REG_31_MASK;
		ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
				   CORE_CTRL_ADDRESS, val);
		break;
	case ATH10K_HW_QCA99X0:
1585
	case ATH10K_HW_QCA9984:
1586
	case ATH10K_HW_QCA4019:
1587 1588 1589 1590 1591
		/* TODO: Find appropriate register configuration for QCA99X0
		 *  to mask irq/MSI.
		 */
		 break;
	}
M
Michal Kazior 已提交
1592 1593 1594 1595 1596 1597
}

static void ath10k_pci_irq_msi_fw_unmask(struct ath10k *ar)
{
	u32 val;

1598 1599
	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
1600
	case ATH10K_HW_QCA9887:
1601
	case ATH10K_HW_QCA6174:
1602
	case ATH10K_HW_QCA9377:
1603 1604 1605 1606 1607 1608 1609
		val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					CORE_CTRL_ADDRESS);
		val |= CORE_CTRL_PCIE_REG_31_MASK;
		ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
				   CORE_CTRL_ADDRESS, val);
		break;
	case ATH10K_HW_QCA99X0:
1610
	case ATH10K_HW_QCA9984:
1611
	case ATH10K_HW_QCA4019:
1612 1613 1614 1615 1616
		/* TODO: Find appropriate register configuration for QCA99X0
		 *  to unmask irq/MSI.
		 */
		break;
	}
M
Michal Kazior 已提交
1617
}
1618

M
Michal Kazior 已提交
1619 1620
static void ath10k_pci_irq_disable(struct ath10k *ar)
{
1621
	ath10k_ce_disable_interrupts(ar);
1622
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
1623 1624 1625 1626 1627 1628
	ath10k_pci_irq_msi_fw_mask(ar);
}

static void ath10k_pci_irq_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1629

1630
	synchronize_irq(ar_pci->pdev->irq);
1631 1632
}

1633
static void ath10k_pci_irq_enable(struct ath10k *ar)
1634
{
1635
	ath10k_ce_enable_interrupts(ar);
1636
	ath10k_pci_enable_legacy_irq(ar);
M
Michal Kazior 已提交
1637
	ath10k_pci_irq_msi_fw_unmask(ar);
1638 1639 1640 1641
}

static int ath10k_pci_hif_start(struct ath10k *ar)
{
J
Janusz Dziedzic 已提交
1642
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
1643

1644
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif start\n");
1645

1646
	ath10k_pci_irq_enable(ar);
1647
	ath10k_pci_rx_post(ar);
K
Kalle Valo 已提交
1648

J
Janusz Dziedzic 已提交
1649 1650 1651
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl);

1652 1653 1654
	return 0;
}

1655
static void ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1656 1657
{
	struct ath10k *ar;
1658 1659 1660 1661
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct sk_buff *skb;
	int i;
1662

1663 1664 1665
	ar = pci_pipe->hif_ce_state;
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->dest_ring;
1666

1667
	if (!ce_ring)
1668 1669
		return;

1670 1671
	if (!pci_pipe->buf_sz)
		return;
1672

1673 1674 1675 1676 1677 1678 1679
	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
			continue;

		ce_ring->per_transfer_context[i] = NULL;

1680
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1681
				 skb->len + skb_tailroom(skb),
1682
				 DMA_FROM_DEVICE);
1683
		dev_kfree_skb_any(skb);
1684 1685 1686
	}
}

1687
static void ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1688 1689 1690
{
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
1691 1692 1693 1694
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct sk_buff *skb;
	int i;
1695

1696 1697 1698 1699
	ar = pci_pipe->hif_ce_state;
	ar_pci = ath10k_pci_priv(ar);
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->src_ring;
1700

1701
	if (!ce_ring)
1702 1703
		return;

1704 1705
	if (!pci_pipe->buf_sz)
		return;
1706

1707 1708 1709
	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
1710 1711
			continue;

1712 1713
		ce_ring->per_transfer_context[i] = NULL;

1714
		ath10k_htc_tx_completion_handler(ar, skb);
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
	}
}

/*
 * Cleanup residual buffers for device shutdown:
 *    buffers that were enqueued for receive
 *    buffers that were to be sent
 * Note: Buffers that had completed but which were
 * not yet processed are on a completion queue. They
 * are handled when the completion thread shuts down.
 */
static void ath10k_pci_buffer_cleanup(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int pipe_num;

M
Michal Kazior 已提交
1731
	for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
1732
		struct ath10k_pci_pipe *pipe_info;
1733 1734 1735 1736 1737 1738 1739

		pipe_info = &ar_pci->pipe_info[pipe_num];
		ath10k_pci_rx_pipe_cleanup(pipe_info);
		ath10k_pci_tx_pipe_cleanup(pipe_info);
	}
}

1740
void ath10k_pci_ce_deinit(struct ath10k *ar)
1741
{
1742
	int i;
1743

1744 1745
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_deinit_pipe(ar, i);
1746 1747
}

1748
void ath10k_pci_flush(struct ath10k *ar)
1749
{
1750
	ath10k_pci_kill_tasklet(ar);
1751 1752
	ath10k_pci_buffer_cleanup(ar);
}
1753 1754 1755

static void ath10k_pci_hif_stop(struct ath10k *ar)
{
1756 1757 1758
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

1759
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif stop\n");
1760

1761 1762 1763
	/* Most likely the device has HTT Rx ring configured. The only way to
	 * prevent the device from accessing (and possible corrupting) host
	 * memory is to reset the chip now.
1764 1765 1766 1767 1768 1769 1770
	 *
	 * There's also no known way of masking MSI interrupts on the device.
	 * For ranged MSI the CE-related interrupts can be masked. However
	 * regardless how many MSI interrupts are assigned the first one
	 * is always used for firmware indications (crashes) and cannot be
	 * masked. To prevent the device from asserting the interrupt reset it
	 * before proceeding with cleanup.
1771
	 */
1772
	ath10k_pci_safe_chip_reset(ar);
1773 1774

	ath10k_pci_irq_disable(ar);
M
Michal Kazior 已提交
1775
	ath10k_pci_irq_sync(ar);
1776
	ath10k_pci_flush(ar);
1777 1778 1779 1780

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
1781 1782
}

1783 1784 1785
int ath10k_pci_hif_exchange_bmi_msg(struct ath10k *ar,
				    void *req, u32 req_len,
				    void *resp, u32 *resp_len)
1786 1787
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1788 1789 1790 1791
	struct ath10k_pci_pipe *pci_tx = &ar_pci->pipe_info[BMI_CE_NUM_TO_TARG];
	struct ath10k_pci_pipe *pci_rx = &ar_pci->pipe_info[BMI_CE_NUM_TO_HOST];
	struct ath10k_ce_pipe *ce_tx = pci_tx->ce_hdl;
	struct ath10k_ce_pipe *ce_rx = pci_rx->ce_hdl;
1792 1793 1794 1795 1796 1797
	dma_addr_t req_paddr = 0;
	dma_addr_t resp_paddr = 0;
	struct bmi_xfer xfer = {};
	void *treq, *tresp = NULL;
	int ret = 0;

1798 1799
	might_sleep();

1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
	if (resp && !resp_len)
		return -EINVAL;

	if (resp && resp_len && *resp_len == 0)
		return -EINVAL;

	treq = kmemdup(req, req_len, GFP_KERNEL);
	if (!treq)
		return -ENOMEM;

	req_paddr = dma_map_single(ar->dev, treq, req_len, DMA_TO_DEVICE);
	ret = dma_mapping_error(ar->dev, req_paddr);
1812 1813
	if (ret) {
		ret = -EIO;
1814
		goto err_dma;
1815
	}
1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826

	if (resp && resp_len) {
		tresp = kzalloc(*resp_len, GFP_KERNEL);
		if (!tresp) {
			ret = -ENOMEM;
			goto err_req;
		}

		resp_paddr = dma_map_single(ar->dev, tresp, *resp_len,
					    DMA_FROM_DEVICE);
		ret = dma_mapping_error(ar->dev, resp_paddr);
1827
		if (ret) {
1828
			ret = -EIO;
1829
			goto err_req;
1830
		}
1831 1832 1833 1834

		xfer.wait_for_resp = true;
		xfer.resp_len = 0;

1835
		ath10k_ce_rx_post_buf(ce_rx, &xfer, resp_paddr);
1836 1837 1838 1839 1840 1841
	}

	ret = ath10k_ce_send(ce_tx, &xfer, req_paddr, req_len, -1, 0);
	if (ret)
		goto err_resp;

1842 1843
	ret = ath10k_pci_bmi_wait(ce_tx, ce_rx, &xfer);
	if (ret) {
1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
		u32 unused_buffer;
		unsigned int unused_nbytes;
		unsigned int unused_id;

		ath10k_ce_cancel_send_next(ce_tx, NULL, &unused_buffer,
					   &unused_nbytes, &unused_id);
	} else {
		/* non-zero means we did not time out */
		ret = 0;
	}

err_resp:
	if (resp) {
		u32 unused_buffer;

		ath10k_ce_revoke_recv_next(ce_rx, NULL, &unused_buffer);
		dma_unmap_single(ar->dev, resp_paddr,
				 *resp_len, DMA_FROM_DEVICE);
	}
err_req:
	dma_unmap_single(ar->dev, req_paddr, req_len, DMA_TO_DEVICE);

	if (ret == 0 && resp_len) {
		*resp_len = min(*resp_len, xfer.resp_len);
		memcpy(resp, tresp, xfer.resp_len);
	}
err_dma:
	kfree(treq);
	kfree(tresp);

	return ret;
}

1877
static void ath10k_pci_bmi_send_done(struct ath10k_ce_pipe *ce_state)
1878
{
1879 1880
	struct bmi_xfer *xfer;

1881
	if (ath10k_ce_completed_send_next(ce_state, (void **)&xfer))
1882
		return;
1883

1884
	xfer->tx_done = true;
1885 1886
}

1887
static void ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe *ce_state)
1888
{
1889
	struct ath10k *ar = ce_state->ar;
1890 1891 1892
	struct bmi_xfer *xfer;
	unsigned int nbytes;

1893 1894
	if (ath10k_ce_completed_recv_next(ce_state, (void **)&xfer,
					  &nbytes))
1895
		return;
1896

M
Michal Kazior 已提交
1897 1898 1899
	if (WARN_ON_ONCE(!xfer))
		return;

1900
	if (!xfer->wait_for_resp) {
1901
		ath10k_warn(ar, "unexpected: BMI data received; ignoring\n");
1902 1903 1904 1905
		return;
	}

	xfer->resp_len = nbytes;
1906
	xfer->rx_done = true;
1907 1908
}

1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer)
{
	unsigned long timeout = jiffies + BMI_COMMUNICATION_TIMEOUT_HZ;

	while (time_before_eq(jiffies, timeout)) {
		ath10k_pci_bmi_send_done(tx_pipe);
		ath10k_pci_bmi_recv_data(rx_pipe);

1919
		if (xfer->tx_done && (xfer->rx_done == xfer->wait_for_resp))
1920 1921 1922 1923
			return 0;

		schedule();
	}
1924

1925 1926
	return -ETIMEDOUT;
}
1927 1928 1929 1930 1931 1932 1933

/*
 * Send an interrupt to the device to wake up the Target CPU
 * so it has an opportunity to notice any changed state.
 */
static int ath10k_pci_wake_target_cpu(struct ath10k *ar)
{
1934
	u32 addr, val;
1935

1936 1937 1938 1939
	addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
	val = ath10k_pci_read32(ar, addr);
	val |= CORE_CTRL_CPU_INTR_MASK;
	ath10k_pci_write32(ar, addr, val);
1940

1941
	return 0;
1942 1943
}

M
Michal Kazior 已提交
1944 1945 1946 1947 1948 1949
static int ath10k_pci_get_num_banks(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	switch (ar_pci->pdev->device) {
	case QCA988X_2_0_DEVICE_ID:
1950
	case QCA99X0_2_0_DEVICE_ID:
1951
	case QCA9984_1_0_DEVICE_ID:
1952
	case QCA9887_1_0_DEVICE_ID:
M
Michal Kazior 已提交
1953
		return 1;
M
Michal Kazior 已提交
1954
	case QCA6164_2_1_DEVICE_ID:
M
Michal Kazior 已提交
1955 1956 1957 1958
	case QCA6174_2_1_DEVICE_ID:
		switch (MS(ar->chip_id, SOC_CHIP_ID_REV)) {
		case QCA6174_HW_1_0_CHIP_ID_REV:
		case QCA6174_HW_1_1_CHIP_ID_REV:
1959 1960
		case QCA6174_HW_2_1_CHIP_ID_REV:
		case QCA6174_HW_2_2_CHIP_ID_REV:
M
Michal Kazior 已提交
1961 1962 1963 1964 1965 1966 1967 1968 1969
			return 3;
		case QCA6174_HW_1_3_CHIP_ID_REV:
			return 2;
		case QCA6174_HW_3_0_CHIP_ID_REV:
		case QCA6174_HW_3_1_CHIP_ID_REV:
		case QCA6174_HW_3_2_CHIP_ID_REV:
			return 9;
		}
		break;
1970 1971
	case QCA9377_1_0_DEVICE_ID:
		return 2;
M
Michal Kazior 已提交
1972 1973 1974 1975 1976 1977
	}

	ath10k_warn(ar, "unknown number of banks, assuming 1\n");
	return 1;
}

1978 1979 1980 1981 1982 1983 1984
static int ath10k_bus_get_num_banks(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	return ar_pci->bus_ops->get_num_banks(ar);
}

1985
int ath10k_pci_init_config(struct ath10k *ar)
1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
{
	u32 interconnect_targ_addr;
	u32 pcie_state_targ_addr = 0;
	u32 pipe_cfg_targ_addr = 0;
	u32 svc_to_pipe_map = 0;
	u32 pcie_config_flags = 0;
	u32 ealloc_value;
	u32 ealloc_targ_addr;
	u32 flag2_value;
	u32 flag2_targ_addr;
	int ret = 0;

	/* Download to Target the CE Config and the service-to-CE map */
	interconnect_targ_addr =
		host_interest_item_address(HI_ITEM(hi_interconnect_state));

	/* Supply Target-side CE configuration */
2003 2004
	ret = ath10k_pci_diag_read32(ar, interconnect_targ_addr,
				     &pcie_state_targ_addr);
2005
	if (ret != 0) {
2006
		ath10k_err(ar, "Failed to get pcie state addr: %d\n", ret);
2007 2008 2009 2010 2011
		return ret;
	}

	if (pcie_state_targ_addr == 0) {
		ret = -EIO;
2012
		ath10k_err(ar, "Invalid pcie state addr\n");
2013 2014 2015
		return ret;
	}

2016
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
2017
					  offsetof(struct pcie_state,
2018 2019
						   pipe_cfg_addr)),
				     &pipe_cfg_targ_addr);
2020
	if (ret != 0) {
2021
		ath10k_err(ar, "Failed to get pipe cfg addr: %d\n", ret);
2022 2023 2024 2025 2026
		return ret;
	}

	if (pipe_cfg_targ_addr == 0) {
		ret = -EIO;
2027
		ath10k_err(ar, "Invalid pipe cfg addr\n");
2028 2029 2030 2031
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, pipe_cfg_targ_addr,
2032
					target_ce_config_wlan,
2033 2034
					sizeof(struct ce_pipe_config) *
					NUM_TARGET_CE_CONFIG_WLAN);
2035 2036

	if (ret != 0) {
2037
		ath10k_err(ar, "Failed to write pipe cfg: %d\n", ret);
2038 2039 2040
		return ret;
	}

2041
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
2042
					  offsetof(struct pcie_state,
2043 2044
						   svc_to_pipe_map)),
				     &svc_to_pipe_map);
2045
	if (ret != 0) {
2046
		ath10k_err(ar, "Failed to get svc/pipe map: %d\n", ret);
2047 2048 2049 2050 2051
		return ret;
	}

	if (svc_to_pipe_map == 0) {
		ret = -EIO;
2052
		ath10k_err(ar, "Invalid svc_to_pipe map\n");
2053 2054 2055 2056
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, svc_to_pipe_map,
2057 2058
					target_service_to_ce_map_wlan,
					sizeof(target_service_to_ce_map_wlan));
2059
	if (ret != 0) {
2060
		ath10k_err(ar, "Failed to write svc/pipe map: %d\n", ret);
2061 2062 2063
		return ret;
	}

2064
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
2065
					  offsetof(struct pcie_state,
2066 2067
						   config_flags)),
				     &pcie_config_flags);
2068
	if (ret != 0) {
2069
		ath10k_err(ar, "Failed to get pcie config_flags: %d\n", ret);
2070 2071 2072 2073 2074
		return ret;
	}

	pcie_config_flags &= ~PCIE_CONFIG_FLAG_ENABLE_L1;

2075 2076 2077 2078
	ret = ath10k_pci_diag_write32(ar, (pcie_state_targ_addr +
					   offsetof(struct pcie_state,
						    config_flags)),
				      pcie_config_flags);
2079
	if (ret != 0) {
2080
		ath10k_err(ar, "Failed to write pcie config_flags: %d\n", ret);
2081 2082 2083 2084 2085 2086
		return ret;
	}

	/* configure early allocation */
	ealloc_targ_addr = host_interest_item_address(HI_ITEM(hi_early_alloc));

2087
	ret = ath10k_pci_diag_read32(ar, ealloc_targ_addr, &ealloc_value);
2088
	if (ret != 0) {
2089
		ath10k_err(ar, "Faile to get early alloc val: %d\n", ret);
2090 2091 2092 2093 2094 2095
		return ret;
	}

	/* first bank is switched to IRAM */
	ealloc_value |= ((HI_EARLY_ALLOC_MAGIC << HI_EARLY_ALLOC_MAGIC_SHIFT) &
			 HI_EARLY_ALLOC_MAGIC_MASK);
2096
	ealloc_value |= ((ath10k_bus_get_num_banks(ar) <<
M
Michal Kazior 已提交
2097
			  HI_EARLY_ALLOC_IRAM_BANKS_SHIFT) &
2098 2099
			 HI_EARLY_ALLOC_IRAM_BANKS_MASK);

2100
	ret = ath10k_pci_diag_write32(ar, ealloc_targ_addr, ealloc_value);
2101
	if (ret != 0) {
2102
		ath10k_err(ar, "Failed to set early alloc val: %d\n", ret);
2103 2104 2105 2106 2107 2108
		return ret;
	}

	/* Tell Target to proceed with initialization */
	flag2_targ_addr = host_interest_item_address(HI_ITEM(hi_option_flag2));

2109
	ret = ath10k_pci_diag_read32(ar, flag2_targ_addr, &flag2_value);
2110
	if (ret != 0) {
2111
		ath10k_err(ar, "Failed to get option val: %d\n", ret);
2112 2113 2114 2115 2116
		return ret;
	}

	flag2_value |= HI_OPTION_EARLY_CFG_DONE;

2117
	ret = ath10k_pci_diag_write32(ar, flag2_targ_addr, flag2_value);
2118
	if (ret != 0) {
2119
		ath10k_err(ar, "Failed to set option val: %d\n", ret);
2120 2121 2122 2123 2124 2125
		return ret;
	}

	return 0;
}

2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
static void ath10k_pci_override_ce_config(struct ath10k *ar)
{
	struct ce_attr *attr;
	struct ce_pipe_config *config;

	/* For QCA6174 we're overriding the Copy Engine 5 configuration,
	 * since it is currently used for other feature.
	 */

	/* Override Host's Copy Engine 5 configuration */
	attr = &host_ce_config_wlan[5];
	attr->src_sz_max = 0;
	attr->dest_nentries = 0;

	/* Override Target firmware's Copy Engine configuration */
	config = &target_ce_config_wlan[5];
	config->pipedir = __cpu_to_le32(PIPEDIR_OUT);
	config->nbytes_max = __cpu_to_le32(2048);

	/* Map from service/endpoint to Copy Engine */
	target_service_to_ce_map_wlan[15].pipenum = __cpu_to_le32(1);
}

2149
int ath10k_pci_alloc_pipes(struct ath10k *ar)
2150
{
2151 2152
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_pci_pipe *pipe;
2153 2154 2155
	int i, ret;

	for (i = 0; i < CE_COUNT; i++) {
2156 2157 2158 2159 2160
		pipe = &ar_pci->pipe_info[i];
		pipe->ce_hdl = &ar_pci->ce_states[i];
		pipe->pipe_num = i;
		pipe->hif_ce_state = ar;

2161
		ret = ath10k_ce_alloc_pipe(ar, i, &host_ce_config_wlan[i]);
2162
		if (ret) {
2163
			ath10k_err(ar, "failed to allocate copy engine pipe %d: %d\n",
2164 2165 2166
				   i, ret);
			return ret;
		}
2167 2168

		/* Last CE is Diagnostic Window */
2169
		if (i == CE_DIAG_PIPE) {
2170 2171 2172 2173 2174
			ar_pci->ce_diag = pipe->ce_hdl;
			continue;
		}

		pipe->buf_sz = (size_t)(host_ce_config_wlan[i].src_sz_max);
2175 2176 2177 2178 2179
	}

	return 0;
}

2180
void ath10k_pci_free_pipes(struct ath10k *ar)
2181 2182
{
	int i;
2183

2184 2185 2186
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_free_pipe(ar, i);
}
2187

2188
int ath10k_pci_init_pipes(struct ath10k *ar)
2189
{
2190
	int i, ret;
2191

2192 2193
	for (i = 0; i < CE_COUNT; i++) {
		ret = ath10k_ce_init_pipe(ar, i, &host_ce_config_wlan[i]);
2194
		if (ret) {
2195
			ath10k_err(ar, "failed to initialize copy engine pipe %d: %d\n",
2196
				   i, ret);
2197
			return ret;
2198 2199 2200 2201 2202 2203
		}
	}

	return 0;
}

2204
static bool ath10k_pci_has_fw_crashed(struct ath10k *ar)
2205
{
2206 2207 2208
	return ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS) &
	       FW_IND_EVENT_PENDING;
}
2209

2210 2211 2212
static void ath10k_pci_fw_crashed_clear(struct ath10k *ar)
{
	u32 val;
2213

2214 2215 2216
	val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
	val &= ~FW_IND_EVENT_PENDING;
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, val);
2217 2218
}

2219 2220 2221 2222 2223 2224 2225 2226
static bool ath10k_pci_has_device_gone(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
	return (val == 0xffffffff);
}

2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
/* this function effectively clears target memory controller assert line */
static void ath10k_pci_warm_reset_si0(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val | SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val & ~SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);
}

2247
static void ath10k_pci_warm_reset_cpu(struct ath10k *ar)
2248 2249 2250
{
	u32 val;

2251
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, 0);
2252 2253

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
2254 2255 2256 2257 2258 2259 2260 2261
				SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CPU_WARM_RST_MASK);
}

static void ath10k_pci_warm_reset_ce(struct ath10k *ar)
{
	u32 val;
2262 2263 2264

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
2265

2266 2267 2268 2269 2270
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CE_RST_MASK);
	msleep(10);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val & ~SOC_RESET_CONTROL_CE_RST_MASK);
2271 2272 2273 2274 2275 2276
}

static void ath10k_pci_warm_reset_clear_lf(struct ath10k *ar)
{
	u32 val;

2277
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
2278 2279 2280 2281 2282
				SOC_LF_TIMER_CONTROL0_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS +
			   SOC_LF_TIMER_CONTROL0_ADDRESS,
			   val & ~SOC_LF_TIMER_CONTROL0_ENABLE_MASK);
}
2283

2284 2285 2286 2287 2288
static int ath10k_pci_warm_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset\n");
2289

2290 2291 2292
	spin_lock_bh(&ar->data_lock);
	ar->stats.fw_warm_reset_counter++;
	spin_unlock_bh(&ar->data_lock);
2293

2294
	ath10k_pci_irq_disable(ar);
2295

2296 2297 2298 2299 2300 2301 2302 2303 2304
	/* Make sure the target CPU is not doing anything dangerous, e.g. if it
	 * were to access copy engine while host performs copy engine reset
	 * then it is possible for the device to confuse pci-e controller to
	 * the point of bringing host system to a complete stop (i.e. hang).
	 */
	ath10k_pci_warm_reset_si0(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
	ath10k_pci_wait_for_target_init(ar);
2305

2306 2307 2308 2309
	ath10k_pci_warm_reset_clear_lf(ar);
	ath10k_pci_warm_reset_ce(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
2310

2311 2312 2313 2314 2315
	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target init: %d\n", ret);
		return ret;
	}
2316

2317
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset complete\n");
2318

2319
	return 0;
2320 2321
}

2322 2323 2324 2325 2326 2327
static int ath10k_pci_qca99x0_soft_chip_reset(struct ath10k *ar)
{
	ath10k_pci_irq_disable(ar);
	return ath10k_pci_qca99x0_chip_reset(ar);
}

2328 2329
static int ath10k_pci_safe_chip_reset(struct ath10k *ar)
{
2330 2331 2332
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	if (!ar_pci->pci_soft_reset)
2333
		return -ENOTSUPP;
2334 2335

	return ar_pci->pci_soft_reset(ar);
2336 2337
}

M
Michal Kazior 已提交
2338
static int ath10k_pci_qca988x_chip_reset(struct ath10k *ar)
2339 2340 2341 2342
{
	int i, ret;
	u32 val;

M
Michal Kazior 已提交
2343
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot 988x chip reset\n");
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406

	/* Some hardware revisions (e.g. CUS223v2) has issues with cold reset.
	 * It is thus preferred to use warm reset which is safer but may not be
	 * able to recover the device from all possible fail scenarios.
	 *
	 * Warm reset doesn't always work on first try so attempt it a few
	 * times before giving up.
	 */
	for (i = 0; i < ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS; i++) {
		ret = ath10k_pci_warm_reset(ar);
		if (ret) {
			ath10k_warn(ar, "failed to warm reset attempt %d of %d: %d\n",
				    i + 1, ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS,
				    ret);
			continue;
		}

		/* FIXME: Sometimes copy engine doesn't recover after warm
		 * reset. In most cases this needs cold reset. In some of these
		 * cases the device is in such a state that a cold reset may
		 * lock up the host.
		 *
		 * Reading any host interest register via copy engine is
		 * sufficient to verify if device is capable of booting
		 * firmware blob.
		 */
		ret = ath10k_pci_init_pipes(ar);
		if (ret) {
			ath10k_warn(ar, "failed to init copy engine: %d\n",
				    ret);
			continue;
		}

		ret = ath10k_pci_diag_read32(ar, QCA988X_HOST_INTEREST_ADDRESS,
					     &val);
		if (ret) {
			ath10k_warn(ar, "failed to poke copy engine: %d\n",
				    ret);
			continue;
		}

		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset complete (warm)\n");
		return 0;
	}

	if (ath10k_pci_reset_mode == ATH10K_PCI_RESET_WARM_ONLY) {
		ath10k_warn(ar, "refusing cold reset as requested\n");
		return -EPERM;
	}

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

M
Michal Kazior 已提交
2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca988x chip reset complete (cold)\n");

	return 0;
}

static int ath10k_pci_qca6174_chip_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset\n");

	/* FIXME: QCA6174 requires cold + warm reset to work. */

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
K
Kalle Valo 已提交
2429
			    ret);
M
Michal Kazior 已提交
2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
		return ret;
	}

	ret = ath10k_pci_warm_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to warm reset: %d\n", ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset complete (cold)\n");
2440 2441 2442 2443

	return 0;
}

2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset\n");

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset complete (cold)\n");

	return 0;
}

M
Michal Kazior 已提交
2468 2469
static int ath10k_pci_chip_reset(struct ath10k *ar)
{
2470 2471 2472
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	if (WARN_ON(!ar_pci->pci_hard_reset))
M
Michal Kazior 已提交
2473
		return -ENOTSUPP;
2474 2475

	return ar_pci->pci_hard_reset(ar);
M
Michal Kazior 已提交
2476 2477
}

2478
static int ath10k_pci_hif_power_up(struct ath10k *ar)
2479
{
J
Janusz Dziedzic 已提交
2480
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2481 2482
	int ret;

2483 2484
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power up\n");

J
Janusz Dziedzic 已提交
2485 2486 2487 2488 2489
	pcie_capability_read_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				  &ar_pci->link_ctl);
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl & ~PCI_EXP_LNKCTL_ASPMC);

2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
	/*
	 * Bring the target up cleanly.
	 *
	 * The target may be in an undefined state with an AUX-powered Target
	 * and a Host in WoW mode. If the Host crashes, loses power, or is
	 * restarted (without unloading the driver) then the Target is left
	 * (aux) powered and running. On a subsequent driver load, the Target
	 * is in an unexpected state. We try to catch that here in order to
	 * reset the Target and retry the probe.
	 */
2500
	ret = ath10k_pci_chip_reset(ar);
2501
	if (ret) {
M
Michal Kazior 已提交
2502 2503 2504 2505 2506 2507
		if (ath10k_pci_has_fw_crashed(ar)) {
			ath10k_warn(ar, "firmware crashed during chip reset\n");
			ath10k_pci_fw_crashed_clear(ar);
			ath10k_pci_fw_crashed_dump(ar);
		}

2508
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
2509
		goto err_sleep;
2510
	}
2511

2512
	ret = ath10k_pci_init_pipes(ar);
2513
	if (ret) {
2514
		ath10k_err(ar, "failed to initialize CE: %d\n", ret);
2515
		goto err_sleep;
2516 2517
	}

M
Michal Kazior 已提交
2518 2519
	ret = ath10k_pci_init_config(ar);
	if (ret) {
2520
		ath10k_err(ar, "failed to setup init config: %d\n", ret);
2521
		goto err_ce;
M
Michal Kazior 已提交
2522
	}
2523 2524 2525

	ret = ath10k_pci_wake_target_cpu(ar);
	if (ret) {
2526
		ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
2527
		goto err_ce;
2528 2529 2530 2531 2532 2533
	}

	return 0;

err_ce:
	ath10k_pci_ce_deinit(ar);
2534

2535
err_sleep:
2536 2537 2538
	return ret;
}

2539
void ath10k_pci_hif_power_down(struct ath10k *ar)
2540
{
2541
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power down\n");
K
Kalle Valo 已提交
2542

2543 2544 2545
	/* Currently hif_power_up performs effectively a reset and hif_stop
	 * resets the chip as well so there's no point in resetting here.
	 */
2546 2547
}

M
Michal Kazior 已提交
2548 2549 2550 2551
#ifdef CONFIG_PM

static int ath10k_pci_hif_suspend(struct ath10k *ar)
{
2552 2553 2554 2555 2556 2557
	/* The grace timer can still be counting down and ar->ps_awake be true.
	 * It is known that the device may be asleep after resuming regardless
	 * of the SoC powersave state before suspending. Hence make sure the
	 * device is asleep before proceeding.
	 */
	ath10k_pci_sleep_sync(ar);
2558

M
Michal Kazior 已提交
2559 2560 2561 2562 2563 2564 2565 2566
	return 0;
}

static int ath10k_pci_hif_resume(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;
2567 2568
	int ret = 0;

2569 2570 2571 2572
	ret = ath10k_pci_force_wake(ar);
	if (ret) {
		ath10k_err(ar, "failed to wake up target: %d\n", ret);
		return ret;
2573
	}
M
Michal Kazior 已提交
2574

2575 2576 2577 2578 2579 2580 2581 2582
	/* Suspend/Resume resets the PCI configuration space, so we have to
	 * re-disable the RETRY_TIMEOUT register (0x41) to keep PCI Tx retries
	 * from interfering with C3 CPU state. pci_restore_state won't help
	 * here since it only restores the first 64 bytes pci config header.
	 */
	pci_read_config_dword(pdev, 0x40, &val);
	if ((val & 0x0000ff00) != 0)
		pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
M
Michal Kazior 已提交
2583

2584
	return ret;
M
Michal Kazior 已提交
2585 2586 2587
}
#endif

2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
static bool ath10k_pci_validate_cal(void *data, size_t size)
{
	__le16 *cal_words = data;
	u16 checksum = 0;
	size_t i;

	if (size % 2 != 0)
		return false;

	for (i = 0; i < size / 2; i++)
		checksum ^= le16_to_cpu(cal_words[i]);

	return checksum == 0xffff;
}

static void ath10k_pci_enable_eeprom(struct ath10k *ar)
{
	/* Enable SI clock */
	ath10k_pci_soc_write32(ar, CLOCK_CONTROL_OFFSET, 0x0);

	/* Configure GPIOs for I2C operation */
	ath10k_pci_write32(ar,
			   GPIO_BASE_ADDRESS + GPIO_PIN0_OFFSET +
			   4 * QCA9887_1_0_I2C_SDA_GPIO_PIN,
			   SM(QCA9887_1_0_I2C_SDA_PIN_CONFIG,
			      GPIO_PIN0_CONFIG) |
			   SM(1, GPIO_PIN0_PAD_PULL));

	ath10k_pci_write32(ar,
			   GPIO_BASE_ADDRESS + GPIO_PIN0_OFFSET +
			   4 * QCA9887_1_0_SI_CLK_GPIO_PIN,
			   SM(QCA9887_1_0_SI_CLK_PIN_CONFIG, GPIO_PIN0_CONFIG) |
			   SM(1, GPIO_PIN0_PAD_PULL));

	ath10k_pci_write32(ar,
			   GPIO_BASE_ADDRESS +
			   QCA9887_1_0_GPIO_ENABLE_W1TS_LOW_ADDRESS,
			   1u << QCA9887_1_0_SI_CLK_GPIO_PIN);

	/* In Swift ASIC - EEPROM clock will be (110MHz/512) = 214KHz */
	ath10k_pci_write32(ar,
			   SI_BASE_ADDRESS + SI_CONFIG_OFFSET,
			   SM(1, SI_CONFIG_ERR_INT) |
			   SM(1, SI_CONFIG_BIDIR_OD_DATA) |
			   SM(1, SI_CONFIG_I2C) |
			   SM(1, SI_CONFIG_POS_SAMPLE) |
			   SM(1, SI_CONFIG_INACTIVE_DATA) |
			   SM(1, SI_CONFIG_INACTIVE_CLK) |
			   SM(8, SI_CONFIG_DIVIDER));
}

static int ath10k_pci_read_eeprom(struct ath10k *ar, u16 addr, u8 *out)
{
	u32 reg;
	int wait_limit;

	/* set device select byte and for the read operation */
	reg = QCA9887_EEPROM_SELECT_READ |
	      SM(addr, QCA9887_EEPROM_ADDR_LO) |
	      SM(addr >> 8, QCA9887_EEPROM_ADDR_HI);
	ath10k_pci_write32(ar, SI_BASE_ADDRESS + SI_TX_DATA0_OFFSET, reg);

	/* write transmit data, transfer length, and START bit */
	ath10k_pci_write32(ar, SI_BASE_ADDRESS + SI_CS_OFFSET,
			   SM(1, SI_CS_START) | SM(1, SI_CS_RX_CNT) |
			   SM(4, SI_CS_TX_CNT));

	/* wait max 1 sec */
	wait_limit = 100000;

	/* wait for SI_CS_DONE_INT */
	do {
		reg = ath10k_pci_read32(ar, SI_BASE_ADDRESS + SI_CS_OFFSET);
		if (MS(reg, SI_CS_DONE_INT))
			break;

		wait_limit--;
		udelay(10);
	} while (wait_limit > 0);

	if (!MS(reg, SI_CS_DONE_INT)) {
		ath10k_err(ar, "timeout while reading device EEPROM at %04x\n",
			   addr);
		return -ETIMEDOUT;
	}

	/* clear SI_CS_DONE_INT */
	ath10k_pci_write32(ar, SI_BASE_ADDRESS + SI_CS_OFFSET, reg);

	if (MS(reg, SI_CS_DONE_ERR)) {
		ath10k_err(ar, "failed to read device EEPROM at %04x\n", addr);
		return -EIO;
	}

	/* extract receive data */
	reg = ath10k_pci_read32(ar, SI_BASE_ADDRESS + SI_RX_DATA0_OFFSET);
	*out = reg;

	return 0;
}

static int ath10k_pci_hif_fetch_cal_eeprom(struct ath10k *ar, void **data,
					   size_t *data_len)
{
	u8 *caldata = NULL;
	size_t calsize, i;
	int ret;

	if (!QCA_REV_9887(ar))
		return -EOPNOTSUPP;

	calsize = ar->hw_params.cal_data_len;
	caldata = kmalloc(calsize, GFP_KERNEL);
	if (!caldata)
		return -ENOMEM;

	ath10k_pci_enable_eeprom(ar);

	for (i = 0; i < calsize; i++) {
		ret = ath10k_pci_read_eeprom(ar, i, &caldata[i]);
		if (ret)
			goto err_free;
	}

	if (!ath10k_pci_validate_cal(caldata, calsize))
		goto err_free;

	*data = caldata;
	*data_len = calsize;

	return 0;

err_free:
	kfree(data);

	return -EINVAL;
}

2726
static const struct ath10k_hif_ops ath10k_pci_hif_ops = {
2727
	.tx_sg			= ath10k_pci_hif_tx_sg,
K
Kalle Valo 已提交
2728
	.diag_read		= ath10k_pci_hif_diag_read,
2729
	.diag_write		= ath10k_pci_diag_write_mem,
2730 2731 2732 2733 2734 2735 2736
	.exchange_bmi_msg	= ath10k_pci_hif_exchange_bmi_msg,
	.start			= ath10k_pci_hif_start,
	.stop			= ath10k_pci_hif_stop,
	.map_service_to_pipe	= ath10k_pci_hif_map_service_to_pipe,
	.get_default_pipe	= ath10k_pci_hif_get_default_pipe,
	.send_complete_check	= ath10k_pci_hif_send_complete_check,
	.get_free_queue_number	= ath10k_pci_hif_get_free_queue_number,
2737 2738
	.power_up		= ath10k_pci_hif_power_up,
	.power_down		= ath10k_pci_hif_power_down,
2739 2740
	.read32			= ath10k_pci_read32,
	.write32		= ath10k_pci_write32,
M
Michal Kazior 已提交
2741 2742 2743 2744
#ifdef CONFIG_PM
	.suspend		= ath10k_pci_hif_suspend,
	.resume			= ath10k_pci_hif_resume,
#endif
2745
	.fetch_cal_eeprom	= ath10k_pci_hif_fetch_cal_eeprom,
2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756
};

/*
 * Top-level interrupt handler for all PCI interrupts from a Target.
 * When a block of MSI interrupts is allocated, this top-level handler
 * is not used; instead, we directly call the correct sub-handler.
 */
static irqreturn_t ath10k_pci_interrupt_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2757 2758
	int ret;

2759 2760 2761
	if (ath10k_pci_has_device_gone(ar))
		return IRQ_NONE;

2762 2763 2764 2765
	ret = ath10k_pci_force_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake device up on irq: %d\n", ret);
		return IRQ_NONE;
2766
	}
2767

2768
	if (ar_pci->oper_irq_mode == ATH10K_PCI_IRQ_LEGACY) {
2769 2770 2771
		if (!ath10k_pci_irq_pending(ar))
			return IRQ_NONE;

2772
		ath10k_pci_disable_and_clear_legacy_irq(ar);
2773 2774 2775 2776 2777 2778 2779
	}

	tasklet_schedule(&ar_pci->intr_tq);

	return IRQ_HANDLED;
}

2780
static void ath10k_pci_tasklet(unsigned long data)
2781 2782
{
	struct ath10k *ar = (struct ath10k *)data;
2783
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2784

2785
	if (ath10k_pci_has_fw_crashed(ar)) {
2786
		ath10k_pci_irq_disable(ar);
2787
		ath10k_pci_fw_crashed_clear(ar);
2788
		ath10k_pci_fw_crashed_dump(ar);
2789 2790 2791
		return;
	}

2792 2793
	ath10k_ce_per_engine_service_any(ar);

2794
	/* Re-enable legacy irq that was disabled in the irq handler */
2795
	if (ar_pci->oper_irq_mode == ATH10K_PCI_IRQ_LEGACY)
2796
		ath10k_pci_enable_legacy_irq(ar);
2797 2798
}

M
Michal Kazior 已提交
2799
static int ath10k_pci_request_irq_msi(struct ath10k *ar)
2800 2801 2802 2803 2804 2805 2806
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
M
Michal Kazior 已提交
2807
	if (ret) {
2808
		ath10k_warn(ar, "failed to request MSI irq %d: %d\n",
M
Michal Kazior 已提交
2809
			    ar_pci->pdev->irq, ret);
2810 2811 2812 2813 2814 2815
		return ret;
	}

	return 0;
}

M
Michal Kazior 已提交
2816
static int ath10k_pci_request_irq_legacy(struct ath10k *ar)
2817 2818 2819 2820 2821 2822 2823
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2824
	if (ret) {
2825
		ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
M
Michal Kazior 已提交
2826
			    ar_pci->pdev->irq, ret);
2827
		return ret;
2828
	}
2829 2830 2831 2832

	return 0;
}

M
Michal Kazior 已提交
2833 2834 2835
static int ath10k_pci_request_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2836

2837 2838
	switch (ar_pci->oper_irq_mode) {
	case ATH10K_PCI_IRQ_LEGACY:
M
Michal Kazior 已提交
2839
		return ath10k_pci_request_irq_legacy(ar);
2840
	case ATH10K_PCI_IRQ_MSI:
M
Michal Kazior 已提交
2841
		return ath10k_pci_request_irq_msi(ar);
2842
	default:
2843
		return -EINVAL;
M
Michal Kazior 已提交
2844
	}
2845 2846
}

M
Michal Kazior 已提交
2847 2848 2849 2850
static void ath10k_pci_free_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

2851
	free_irq(ar_pci->pdev->irq, ar);
M
Michal Kazior 已提交
2852 2853
}

2854
void ath10k_pci_init_irq_tasklets(struct ath10k *ar)
2855 2856 2857
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

M
Michal Kazior 已提交
2858 2859 2860 2861 2862 2863 2864
	tasklet_init(&ar_pci->intr_tq, ath10k_pci_tasklet, (unsigned long)ar);
}

static int ath10k_pci_init_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;
2865

M
Michal Kazior 已提交
2866
	ath10k_pci_init_irq_tasklets(ar);
2867

2868
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_AUTO)
2869 2870
		ath10k_info(ar, "limiting irq mode to: %d\n",
			    ath10k_pci_irq_mode);
2871

M
Michal Kazior 已提交
2872
	/* Try MSI */
2873
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_LEGACY) {
2874
		ar_pci->oper_irq_mode = ATH10K_PCI_IRQ_MSI;
2875
		ret = pci_enable_msi(ar_pci->pdev);
2876
		if (ret == 0)
2877
			return 0;
2878

2879
		/* fall-through */
2880 2881
	}

M
Michal Kazior 已提交
2882 2883 2884 2885 2886 2887 2888 2889
	/* Try legacy irq
	 *
	 * A potential race occurs here: The CORE_BASE write
	 * depends on target correctly decoding AXI address but
	 * host won't know when target writes BAR to CORE_CTRL.
	 * This write might get lost if target has NOT written BAR.
	 * For now, fix the race by repeating the write in below
	 * synchronization checking. */
2890
	ar_pci->oper_irq_mode = ATH10K_PCI_IRQ_LEGACY;
2891

M
Michal Kazior 已提交
2892 2893 2894 2895
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	return 0;
2896 2897
}

2898
static void ath10k_pci_deinit_irq_legacy(struct ath10k *ar)
2899
{
M
Michal Kazior 已提交
2900 2901
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
2902 2903
}

M
Michal Kazior 已提交
2904
static int ath10k_pci_deinit_irq(struct ath10k *ar)
2905 2906 2907
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

2908 2909
	switch (ar_pci->oper_irq_mode) {
	case ATH10K_PCI_IRQ_LEGACY:
2910
		ath10k_pci_deinit_irq_legacy(ar);
2911
		break;
2912 2913
	default:
		pci_disable_msi(ar_pci->pdev);
2914
		break;
M
Michal Kazior 已提交
2915 2916
	}

2917
	return 0;
2918 2919
}

2920
int ath10k_pci_wait_for_target_init(struct ath10k *ar)
2921 2922
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2923 2924
	unsigned long timeout;
	u32 val;
2925

2926
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot waiting target to initialise\n");
2927

2928 2929 2930 2931 2932
	timeout = jiffies + msecs_to_jiffies(ATH10K_PCI_TARGET_WAIT);

	do {
		val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);

2933 2934
		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target indicator %x\n",
			   val);
K
Kalle Valo 已提交
2935

2936 2937 2938 2939
		/* target should never return this */
		if (val == 0xffffffff)
			continue;

2940 2941 2942 2943
		/* the device has crashed so don't bother trying anymore */
		if (val & FW_IND_EVENT_PENDING)
			break;

2944 2945 2946
		if (val & FW_IND_INITIALIZED)
			break;

2947
		if (ar_pci->oper_irq_mode == ATH10K_PCI_IRQ_LEGACY)
2948
			/* Fix potential race by repeating CORE_BASE writes */
2949
			ath10k_pci_enable_legacy_irq(ar);
2950

2951
		mdelay(10);
2952
	} while (time_before(jiffies, timeout));
2953

2954
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
2955
	ath10k_pci_irq_msi_fw_mask(ar);
2956

2957
	if (val == 0xffffffff) {
2958
		ath10k_err(ar, "failed to read device register, device is gone\n");
2959
		return -EIO;
2960 2961
	}

2962
	if (val & FW_IND_EVENT_PENDING) {
2963
		ath10k_warn(ar, "device has crashed during init\n");
2964
		return -ECOMM;
2965 2966
	}

2967
	if (!(val & FW_IND_INITIALIZED)) {
2968
		ath10k_err(ar, "failed to receive initialized event from target: %08x\n",
2969
			   val);
2970
		return -ETIMEDOUT;
2971 2972
	}

2973
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target initialised\n");
2974
	return 0;
2975 2976
}

2977
static int ath10k_pci_cold_reset(struct ath10k *ar)
2978 2979 2980
{
	u32 val;

2981
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset\n");
2982

B
Ben Greear 已提交
2983 2984 2985 2986 2987 2988
	spin_lock_bh(&ar->data_lock);

	ar->stats.fw_cold_reset_counter++;

	spin_unlock_bh(&ar->data_lock);

2989
	/* Put Target, including PCIe, into RESET. */
2990
	val = ath10k_pci_reg_read32(ar, SOC_GLOBAL_RESET_ADDRESS);
2991
	val |= 1;
2992
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2993

2994 2995 2996 2997 2998 2999
	/* After writing into SOC_GLOBAL_RESET to put device into
	 * reset and pulling out of reset pcie may not be stable
	 * for any immediate pcie register access and cause bus error,
	 * add delay before any pcie access request to fix this issue.
	 */
	msleep(20);
3000 3001 3002

	/* Pull Target, including PCIe, out of RESET. */
	val &= ~1;
3003
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
3004

3005
	msleep(20);
3006

3007
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset complete\n");
K
Kalle Valo 已提交
3008

3009
	return 0;
3010 3011
}

3012
static int ath10k_pci_claim(struct ath10k *ar)
3013
{
3014 3015 3016
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	int ret;
3017 3018 3019 3020 3021

	pci_set_drvdata(pdev, ar);

	ret = pci_enable_device(pdev);
	if (ret) {
3022
		ath10k_err(ar, "failed to enable pci device: %d\n", ret);
3023
		return ret;
3024 3025 3026 3027
	}

	ret = pci_request_region(pdev, BAR_NUM, "ath");
	if (ret) {
3028
		ath10k_err(ar, "failed to request region BAR%d: %d\n", BAR_NUM,
3029
			   ret);
3030 3031 3032
		goto err_device;
	}

3033
	/* Target expects 32 bit DMA. Enforce it. */
3034 3035
	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
3036
		ath10k_err(ar, "failed to set dma mask to 32-bit: %d\n", ret);
3037 3038 3039 3040 3041
		goto err_region;
	}

	ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
3042
		ath10k_err(ar, "failed to set consistent dma mask to 32-bit: %d\n",
3043
			   ret);
3044 3045 3046 3047 3048 3049
		goto err_region;
	}

	pci_set_master(pdev);

	/* Arrange for access to Target SoC registers. */
3050
	ar_pci->mem_len = pci_resource_len(pdev, BAR_NUM);
3051 3052
	ar_pci->mem = pci_iomap(pdev, BAR_NUM, 0);
	if (!ar_pci->mem) {
3053
		ath10k_err(ar, "failed to iomap BAR%d\n", BAR_NUM);
3054 3055 3056 3057
		ret = -EIO;
		goto err_master;
	}

3058
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot pci_mem 0x%p\n", ar_pci->mem);
3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083
	return 0;

err_master:
	pci_clear_master(pdev);

err_region:
	pci_release_region(pdev, BAR_NUM);

err_device:
	pci_disable_device(pdev);

	return ret;
}

static void ath10k_pci_release(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;

	pci_iounmap(pdev, ar_pci->mem);
	pci_release_region(pdev, BAR_NUM);
	pci_clear_master(pdev);
	pci_disable_device(pdev);
}

3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100
static bool ath10k_pci_chip_is_supported(u32 dev_id, u32 chip_id)
{
	const struct ath10k_pci_supp_chip *supp_chip;
	int i;
	u32 rev_id = MS(chip_id, SOC_CHIP_ID_REV);

	for (i = 0; i < ARRAY_SIZE(ath10k_pci_supp_chips); i++) {
		supp_chip = &ath10k_pci_supp_chips[i];

		if (supp_chip->dev_id == dev_id &&
		    supp_chip->rev_id == rev_id)
			return true;
	}

	return false;
}

3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131
int ath10k_pci_setup_resource(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	spin_lock_init(&ar_pci->ce_lock);
	spin_lock_init(&ar_pci->ps_lock);

	setup_timer(&ar_pci->rx_post_retry, ath10k_pci_rx_replenish_retry,
		    (unsigned long)ar);

	if (QCA_REV_6174(ar))
		ath10k_pci_override_ce_config(ar);

	ret = ath10k_pci_alloc_pipes(ar);
	if (ret) {
		ath10k_err(ar, "failed to allocate copy engine pipes: %d\n",
			   ret);
		return ret;
	}

	return 0;
}

void ath10k_pci_release_resource(struct ath10k *ar)
{
	ath10k_pci_kill_tasklet(ar);
	ath10k_pci_ce_deinit(ar);
	ath10k_pci_free_pipes(ar);
}

3132 3133 3134 3135 3136 3137
static const struct ath10k_bus_ops ath10k_pci_bus_ops = {
	.read32		= ath10k_bus_pci_read32,
	.write32	= ath10k_bus_pci_write32,
	.get_num_banks	= ath10k_pci_get_num_banks,
};

3138 3139 3140 3141 3142 3143
static int ath10k_pci_probe(struct pci_dev *pdev,
			    const struct pci_device_id *pci_dev)
{
	int ret = 0;
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
M
Michal Kazior 已提交
3144
	enum ath10k_hw_rev hw_rev;
3145
	u32 chip_id;
3146
	bool pci_ps;
3147 3148
	int (*pci_soft_reset)(struct ath10k *ar);
	int (*pci_hard_reset)(struct ath10k *ar);
3149

M
Michal Kazior 已提交
3150 3151 3152
	switch (pci_dev->device) {
	case QCA988X_2_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA988X;
3153
		pci_ps = false;
3154 3155
		pci_soft_reset = ath10k_pci_warm_reset;
		pci_hard_reset = ath10k_pci_qca988x_chip_reset;
M
Michal Kazior 已提交
3156
		break;
3157 3158 3159 3160 3161 3162 3163
	case QCA9887_1_0_DEVICE_ID:
		dev_warn(&pdev->dev, "QCA9887 support is still experimental, there are likely bugs. You have been warned.\n");
		hw_rev = ATH10K_HW_QCA9887;
		pci_ps = false;
		pci_soft_reset = ath10k_pci_warm_reset;
		pci_hard_reset = ath10k_pci_qca988x_chip_reset;
		break;
M
Michal Kazior 已提交
3164
	case QCA6164_2_1_DEVICE_ID:
M
Michal Kazior 已提交
3165 3166
	case QCA6174_2_1_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA6174;
3167
		pci_ps = true;
3168 3169
		pci_soft_reset = ath10k_pci_warm_reset;
		pci_hard_reset = ath10k_pci_qca6174_chip_reset;
M
Michal Kazior 已提交
3170
		break;
3171 3172
	case QCA99X0_2_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA99X0;
3173
		pci_ps = false;
3174 3175
		pci_soft_reset = ath10k_pci_qca99x0_soft_chip_reset;
		pci_hard_reset = ath10k_pci_qca99x0_chip_reset;
3176
		break;
3177 3178 3179 3180 3181 3182
	case QCA9984_1_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA9984;
		pci_ps = false;
		pci_soft_reset = ath10k_pci_qca99x0_soft_chip_reset;
		pci_hard_reset = ath10k_pci_qca99x0_chip_reset;
		break;
3183 3184 3185
	case QCA9377_1_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA9377;
		pci_ps = true;
3186 3187
		pci_soft_reset = NULL;
		pci_hard_reset = ath10k_pci_qca6174_chip_reset;
3188
		break;
M
Michal Kazior 已提交
3189 3190 3191 3192 3193 3194 3195
	default:
		WARN_ON(1);
		return -ENOTSUPP;
	}

	ar = ath10k_core_create(sizeof(*ar_pci), &pdev->dev, ATH10K_BUS_PCI,
				hw_rev, &ath10k_pci_hif_ops);
3196
	if (!ar) {
3197
		dev_err(&pdev->dev, "failed to allocate core\n");
3198 3199 3200
		return -ENOMEM;
	}

3201 3202 3203
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "pci probe %04x:%04x %04x:%04x\n",
		   pdev->vendor, pdev->device,
		   pdev->subsystem_vendor, pdev->subsystem_device);
3204

3205 3206 3207 3208
	ar_pci = ath10k_pci_priv(ar);
	ar_pci->pdev = pdev;
	ar_pci->dev = &pdev->dev;
	ar_pci->ar = ar;
M
Michal Kazior 已提交
3209
	ar->dev_id = pci_dev->device;
3210
	ar_pci->pci_ps = pci_ps;
3211
	ar_pci->bus_ops = &ath10k_pci_bus_ops;
3212 3213
	ar_pci->pci_soft_reset = pci_soft_reset;
	ar_pci->pci_hard_reset = pci_hard_reset;
3214

3215 3216 3217 3218
	ar->id.vendor = pdev->vendor;
	ar->id.device = pdev->device;
	ar->id.subsystem_vendor = pdev->subsystem_vendor;
	ar->id.subsystem_device = pdev->subsystem_device;
3219

3220 3221
	setup_timer(&ar_pci->ps_timer, ath10k_pci_ps_timer,
		    (unsigned long)ar);
3222

3223
	ret = ath10k_pci_setup_resource(ar);
3224
	if (ret) {
3225
		ath10k_err(ar, "failed to setup resource: %d\n", ret);
3226
		goto err_core_destroy;
3227 3228
	}

3229
	ret = ath10k_pci_claim(ar);
3230
	if (ret) {
3231 3232
		ath10k_err(ar, "failed to claim device: %d\n", ret);
		goto err_free_pipes;
3233 3234
	}

3235 3236 3237
	ret = ath10k_pci_force_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake up device : %d\n", ret);
3238
		goto err_sleep;
3239 3240
	}

3241 3242 3243
	ath10k_pci_ce_deinit(ar);
	ath10k_pci_irq_disable(ar);

3244
	ret = ath10k_pci_init_irq(ar);
3245
	if (ret) {
3246
		ath10k_err(ar, "failed to init irqs: %d\n", ret);
3247
		goto err_sleep;
3248 3249
	}

3250 3251
	ath10k_info(ar, "pci irq %s oper_irq_mode %d irq_mode %d reset_mode %d\n",
		    ath10k_pci_get_irq_method(ar), ar_pci->oper_irq_mode,
3252 3253
		    ath10k_pci_irq_mode, ath10k_pci_reset_mode);

3254 3255
	ret = ath10k_pci_request_irq(ar);
	if (ret) {
3256
		ath10k_warn(ar, "failed to request irqs: %d\n", ret);
3257 3258 3259
		goto err_deinit_irq;
	}

3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274
	ret = ath10k_pci_chip_reset(ar);
	if (ret) {
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
		goto err_free_irq;
	}

	chip_id = ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
	if (chip_id == 0xffffffff) {
		ath10k_err(ar, "failed to get chip id\n");
		goto err_free_irq;
	}

	if (!ath10k_pci_chip_is_supported(pdev->device, chip_id)) {
		ath10k_err(ar, "device %04x with chip_id %08x isn't supported\n",
			   pdev->device, chip_id);
3275
		goto err_free_irq;
3276 3277
	}

3278
	ret = ath10k_core_register(ar, chip_id);
3279
	if (ret) {
3280
		ath10k_err(ar, "failed to register driver core: %d\n", ret);
3281
		goto err_free_irq;
3282 3283 3284 3285
	}

	return 0;

3286 3287
err_free_irq:
	ath10k_pci_free_irq(ar);
3288
	ath10k_pci_kill_tasklet(ar);
3289

3290 3291 3292
err_deinit_irq:
	ath10k_pci_deinit_irq(ar);

3293
err_sleep:
3294
	ath10k_pci_sleep_sync(ar);
3295 3296
	ath10k_pci_release(ar);

3297 3298 3299
err_free_pipes:
	ath10k_pci_free_pipes(ar);

M
Michal Kazior 已提交
3300
err_core_destroy:
3301 3302 3303 3304 3305 3306 3307 3308 3309 3310
	ath10k_core_destroy(ar);

	return ret;
}

static void ath10k_pci_remove(struct pci_dev *pdev)
{
	struct ath10k *ar = pci_get_drvdata(pdev);
	struct ath10k_pci *ar_pci;

3311
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci remove\n");
3312 3313 3314 3315 3316 3317 3318 3319 3320 3321

	if (!ar)
		return;

	ar_pci = ath10k_pci_priv(ar);

	if (!ar_pci)
		return;

	ath10k_core_unregister(ar);
3322
	ath10k_pci_free_irq(ar);
3323
	ath10k_pci_deinit_irq(ar);
3324
	ath10k_pci_release_resource(ar);
3325
	ath10k_pci_sleep_sync(ar);
3326
	ath10k_pci_release(ar);
3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344
	ath10k_core_destroy(ar);
}

MODULE_DEVICE_TABLE(pci, ath10k_pci_id_table);

static struct pci_driver ath10k_pci_driver = {
	.name = "ath10k_pci",
	.id_table = ath10k_pci_id_table,
	.probe = ath10k_pci_probe,
	.remove = ath10k_pci_remove,
};

static int __init ath10k_pci_init(void)
{
	int ret;

	ret = pci_register_driver(&ath10k_pci_driver);
	if (ret)
3345 3346
		printk(KERN_ERR "failed to register ath10k pci driver: %d\n",
		       ret);
3347

3348 3349 3350 3351
	ret = ath10k_ahb_init();
	if (ret)
		printk(KERN_ERR "ahb init failed: %d\n", ret);

3352 3353 3354 3355 3356 3357 3358
	return ret;
}
module_init(ath10k_pci_init);

static void __exit ath10k_pci_exit(void)
{
	pci_unregister_driver(&ath10k_pci_driver);
3359
	ath10k_ahb_exit();
3360 3361 3362 3363 3364
}

module_exit(ath10k_pci_exit);

MODULE_AUTHOR("Qualcomm Atheros");
3365
MODULE_DESCRIPTION("Driver support for Qualcomm Atheros 802.11ac WLAN PCIe/AHB devices");
3366
MODULE_LICENSE("Dual BSD/GPL");
3367 3368

/* QCA988x 2.0 firmware files */
3369 3370
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API2_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API3_FILE);
3371
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API4_FILE);
K
Kalle Valo 已提交
3372
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3373
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_BOARD_DATA_FILE);
3374
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3375

3376 3377 3378 3379 3380
/* QCA9887 1.0 firmware files */
MODULE_FIRMWARE(QCA9887_HW_1_0_FW_DIR "/" ATH10K_FW_API5_FILE);
MODULE_FIRMWARE(QCA9887_HW_1_0_FW_DIR "/" QCA9887_HW_1_0_BOARD_DATA_FILE);
MODULE_FIRMWARE(QCA9887_HW_1_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);

3381 3382
/* QCA6174 2.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API4_FILE);
3383
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API5_FILE);
3384
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" QCA6174_HW_2_1_BOARD_DATA_FILE);
3385
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3386 3387 3388

/* QCA6174 3.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API4_FILE);
3389
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3390
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" QCA6174_HW_3_0_BOARD_DATA_FILE);
3391
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3392 3393 3394 3395

/* QCA9377 1.0 firmware files */
MODULE_FIRMWARE(QCA9377_HW_1_0_FW_DIR "/" ATH10K_FW_API5_FILE);
MODULE_FIRMWARE(QCA9377_HW_1_0_FW_DIR "/" QCA9377_HW_1_0_BOARD_DATA_FILE);