pci.c 62.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (c) 2005-2011 Atheros Communications Inc.
 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/pci.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
22
#include <linux/bitops.h>
23 24 25 26 27 28 29 30 31 32 33 34 35

#include "core.h"
#include "debug.h"

#include "targaddrs.h"
#include "bmi.h"

#include "hif.h"
#include "htc.h"

#include "ce.h"
#include "pci.h"

36 37 38 39 40 41
enum ath10k_pci_irq_mode {
	ATH10K_PCI_IRQ_AUTO = 0,
	ATH10K_PCI_IRQ_LEGACY = 1,
	ATH10K_PCI_IRQ_MSI = 2,
};

42 43 44 45 46
enum ath10k_pci_reset_mode {
	ATH10K_PCI_RESET_AUTO = 0,
	ATH10K_PCI_RESET_WARM_ONLY = 1,
};

47
static unsigned int ath10k_pci_irq_mode = ATH10K_PCI_IRQ_AUTO;
48
static unsigned int ath10k_pci_reset_mode = ATH10K_PCI_RESET_AUTO;
49 50 51 52

module_param_named(irq_mode, ath10k_pci_irq_mode, uint, 0644);
MODULE_PARM_DESC(irq_mode, "0: auto, 1: legacy, 2: msi (default: 0)");

53 54 55
module_param_named(reset_mode, ath10k_pci_reset_mode, uint, 0644);
MODULE_PARM_DESC(reset_mode, "0: auto, 1: warm only (default: 0)");

56 57
/* how long wait to wait for target to initialise, in ms */
#define ATH10K_PCI_TARGET_WAIT 3000
58
#define ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS 3
59

60 61 62 63 64 65 66 67 68 69
#define QCA988X_2_0_DEVICE_ID	(0x003c)

static DEFINE_PCI_DEVICE_TABLE(ath10k_pci_id_table) = {
	{ PCI_VDEVICE(ATHEROS, QCA988X_2_0_DEVICE_ID) }, /* PCI-E QCA988X V2 */
	{0}
};

static int ath10k_pci_diag_read_access(struct ath10k *ar, u32 address,
				       u32 *data);

70
static void ath10k_pci_buffer_cleanup(struct ath10k *ar);
71 72
static int ath10k_pci_cold_reset(struct ath10k *ar);
static int ath10k_pci_warm_reset(struct ath10k *ar);
73
static int ath10k_pci_wait_for_target_init(struct ath10k *ar);
M
Michal Kazior 已提交
74 75 76 77
static int ath10k_pci_init_irq(struct ath10k *ar);
static int ath10k_pci_deinit_irq(struct ath10k *ar);
static int ath10k_pci_request_irq(struct ath10k *ar);
static void ath10k_pci_free_irq(struct ath10k *ar);
78 79 80
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer);
81 82

static const struct ce_attr host_ce_config_wlan[] = {
83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
	/* CE0: host->target HTC control and raw streams */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 16,
		.src_sz_max = 256,
		.dest_nentries = 0,
	},

	/* CE1: target->host HTT + HTC control */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 512,
		.dest_nentries = 512,
	},

	/* CE2: target->host WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
		.dest_nentries = 32,
	},

	/* CE3: host->target WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 32,
		.src_sz_max = 2048,
		.dest_nentries = 0,
	},

	/* CE4: host->target HTT */
	{
		.flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR,
		.src_nentries = CE_HTT_H2T_MSG_SRC_NENTRIES,
		.src_sz_max = 256,
		.dest_nentries = 0,
	},

	/* CE5: unused */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE6: target autonomous hif_memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE7: ce_diag, the Diagnostic Window */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 2,
		.src_sz_max = DIAG_TRANSFER_LIMIT,
		.dest_nentries = 2,
	},
146 147 148 149
};

/* Target firmware's Copy Engine configuration. */
static const struct ce_pipe_config target_ce_config_wlan[] = {
150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
	/* CE0: host->target HTC control and raw streams */
	{
		.pipenum = 0,
		.pipedir = PIPEDIR_OUT,
		.nentries = 32,
		.nbytes_max = 256,
		.flags = CE_ATTR_FLAGS,
		.reserved = 0,
	},

	/* CE1: target->host HTT + HTC control */
	{
		.pipenum = 1,
		.pipedir = PIPEDIR_IN,
		.nentries = 32,
		.nbytes_max = 512,
		.flags = CE_ATTR_FLAGS,
		.reserved = 0,
	},

	/* CE2: target->host WMI */
	{
		.pipenum = 2,
		.pipedir = PIPEDIR_IN,
		.nentries = 32,
		.nbytes_max = 2048,
		.flags = CE_ATTR_FLAGS,
		.reserved = 0,
	},

	/* CE3: host->target WMI */
	{
		.pipenum = 3,
		.pipedir = PIPEDIR_OUT,
		.nentries = 32,
		.nbytes_max = 2048,
		.flags = CE_ATTR_FLAGS,
		.reserved = 0,
	},

	/* CE4: host->target HTT */
	{
		.pipenum = 4,
		.pipedir = PIPEDIR_OUT,
		.nentries = 256,
		.nbytes_max = 256,
		.flags = CE_ATTR_FLAGS,
		.reserved = 0,
	},

200
	/* NB: 50% of src nentries, since tx has 2 frags */
201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221

	/* CE5: unused */
	{
		.pipenum = 5,
		.pipedir = PIPEDIR_OUT,
		.nentries = 32,
		.nbytes_max = 2048,
		.flags = CE_ATTR_FLAGS,
		.reserved = 0,
	},

	/* CE6: Reserved for target autonomous hif_memcpy */
	{
		.pipenum = 6,
		.pipedir = PIPEDIR_INOUT,
		.nentries = 32,
		.nbytes_max = 4096,
		.flags = CE_ATTR_FLAGS,
		.reserved = 0,
	},

222 223 224
	/* CE7 used only by Host */
};

225 226 227 228 229 230 231 232 233 234 235 236 237
static bool ath10k_pci_irq_pending(struct ath10k *ar)
{
	u32 cause;

	/* Check if the shared legacy irq is for us */
	cause = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				  PCIE_INTR_CAUSE_ADDRESS);
	if (cause & (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL))
		return true;

	return false;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
static void ath10k_pci_disable_and_clear_legacy_irq(struct ath10k *ar)
{
	/* IMPORTANT: INTR_CLR register has to be set after
	 * INTR_ENABLE is set to 0, otherwise interrupt can not be
	 * really cleared. */
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_CLR_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
	(void) ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				 PCIE_INTR_ENABLE_ADDRESS);
}

static void ath10k_pci_enable_legacy_irq(struct ath10k *ar)
{
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
	(void) ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				 PCIE_INTR_ENABLE_ADDRESS);
}

266 267 268 269 270 271 272 273 274 275 276 277
static inline const char *ath10k_pci_get_irq_method(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	if (ar_pci->num_msi_intrs > 1)
		return "msi-x";
	else if (ar_pci->num_msi_intrs == 1)
		return "msi";
	else
		return "legacy";
}

278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
static int __ath10k_pci_rx_post_buf(struct ath10k_pci_pipe *pipe)
{
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	struct sk_buff *skb;
	dma_addr_t paddr;
	int ret;

	lockdep_assert_held(&ar_pci->ce_lock);

	skb = dev_alloc_skb(pipe->buf_sz);
	if (!skb)
		return -ENOMEM;

	WARN_ONCE((unsigned long)skb->data & 3, "unaligned skb");

	paddr = dma_map_single(ar->dev, skb->data,
			       skb->len + skb_tailroom(skb),
			       DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(ar->dev, paddr))) {
299
		ath10k_warn(ar, "failed to dma map pci rx buf\n");
300 301 302 303 304 305 306 307
		dev_kfree_skb_any(skb);
		return -EIO;
	}

	ATH10K_SKB_CB(skb)->paddr = paddr;

	ret = __ath10k_ce_rx_post_buf(ce_pipe, skb, paddr);
	if (ret) {
308
		ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
		dma_unmap_single(ar->dev, paddr, skb->len + skb_tailroom(skb),
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(skb);
		return ret;
	}

	return 0;
}

static void __ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
{
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	int ret, num;

	lockdep_assert_held(&ar_pci->ce_lock);

	if (pipe->buf_sz == 0)
		return;

	if (!ce_pipe->dest_ring)
		return;

	num = __ath10k_ce_rx_num_free_bufs(ce_pipe);
	while (num--) {
		ret = __ath10k_pci_rx_post_buf(pipe);
		if (ret) {
337
			ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
			mod_timer(&ar_pci->rx_post_retry, jiffies +
				  ATH10K_PCI_RX_POST_RETRY_MS);
			break;
		}
	}
}

static void ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
{
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	spin_lock_bh(&ar_pci->ce_lock);
	__ath10k_pci_rx_post_pipe(pipe);
	spin_unlock_bh(&ar_pci->ce_lock);
}

static void ath10k_pci_rx_post(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	spin_lock_bh(&ar_pci->ce_lock);
	for (i = 0; i < CE_COUNT; i++)
		__ath10k_pci_rx_post_pipe(&ar_pci->pipe_info[i]);
	spin_unlock_bh(&ar_pci->ce_lock);
}

static void ath10k_pci_rx_replenish_retry(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;

	ath10k_pci_rx_post(ar);
}

373 374 375 376 377 378 379 380 381 382 383 384 385 386
/*
 * Diagnostic read/write access is provided for startup/config/debug usage.
 * Caller must guarantee proper alignment, when applicable, and single user
 * at any moment.
 */
static int ath10k_pci_diag_read_mem(struct ath10k *ar, u32 address, void *data,
				    int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
387
	struct ath10k_ce_pipe *ce_diag;
388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
	/* Host buffer address in CE space */
	u32 ce_data;
	dma_addr_t ce_data_base = 0;
	void *data_buf = NULL;
	int i;

	/*
	 * This code cannot handle reads to non-memory space. Redirect to the
	 * register read fn but preserve the multi word read capability of
	 * this fn
	 */
	if (address < DRAM_BASE_ADDRESS) {
		if (!IS_ALIGNED(address, 4) ||
		    !IS_ALIGNED((unsigned long)data, 4))
			return -EIO;

		while ((nbytes >= 4) &&  ((ret = ath10k_pci_diag_read_access(
					   ar, address, (u32 *)data)) == 0)) {
			nbytes -= sizeof(u32);
			address += sizeof(u32);
			data += sizeof(u32);
		}
		return ret;
	}

	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed from Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
422 423 424 425
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
426 427 428 429 430 431 432 433 434 435 436 437 438

	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}
	memset(data_buf, 0, orig_nbytes);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		nbytes = min_t(unsigned int, remaining_bytes,
			       DIAG_TRANSFER_LIMIT);

439
		ret = ath10k_ce_rx_post_buf(ce_diag, NULL, ce_data);
440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
		if (ret != 0)
			goto done;

		/* Request CE to send from Target(!) address to Host buffer */
		/*
		 * The address supplied by the caller is in the
		 * Target CPU virtual address space.
		 *
		 * In order to use this address with the diagnostic CE,
		 * convert it from Target CPU virtual address space
		 * to CE address space
		 */
		address = TARG_CPU_SPACE_TO_CE_SPACE(ar, ar_pci->mem,
						     address);

		ret = ath10k_ce_send(ce_diag, NULL, (u32)address, nbytes, 0,
				 0);
		if (ret)
			goto done;

		i = 0;
		while (ath10k_ce_completed_send_next(ce_diag, NULL, &buf,
						     &completed_nbytes,
						     &id) != 0) {
			mdelay(1);
			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != (u32) address) {
			ret = -EIO;
			goto done;
		}

		i = 0;
		while (ath10k_ce_completed_recv_next(ce_diag, NULL, &buf,
						     &completed_nbytes,
						     &id, &flags) != 0) {
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
	if (ret == 0) {
		/* Copy data from allocated DMA buf to caller's buf */
		WARN_ON_ONCE(orig_nbytes & 3);
		for (i = 0; i < orig_nbytes / sizeof(__le32); i++) {
			((u32 *)data)[i] =
				__le32_to_cpu(((__le32 *)data_buf)[i]);
		}
	} else
517
		ath10k_warn(ar, "failed to read diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
518
			    address, ret);
519 520

	if (data_buf)
521 522
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
523 524 525 526

	return ret;
}

527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
static int ath10k_pci_diag_read32(struct ath10k *ar, u32 address, u32 *value)
{
	return ath10k_pci_diag_read_mem(ar, address, value, sizeof(u32));
}

static int __ath10k_pci_diag_read_hi(struct ath10k *ar, void *dest,
				     u32 src, u32 len)
{
	u32 host_addr, addr;
	int ret;

	host_addr = host_interest_item_address(src);

	ret = ath10k_pci_diag_read32(ar, host_addr, &addr);
	if (ret != 0) {
542
		ath10k_warn(ar, "failed to get memcpy hi address for firmware address %d: %d\n",
543 544 545 546 547 548
			    src, ret);
		return ret;
	}

	ret = ath10k_pci_diag_read_mem(ar, addr, dest, len);
	if (ret != 0) {
549
		ath10k_warn(ar, "failed to memcpy firmware memory from %d (%d B): %d\n",
550 551 552 553 554 555 556 557 558 559
			    addr, len, ret);
		return ret;
	}

	return 0;
}

#define ath10k_pci_diag_read_hi(ar, dest, src, len)		\
	__ath10k_pci_diag_read_hi(ar, dest, HI_ITEM(src), len);

560 561 562 563 564 565
/* Read 4-byte aligned data from Target memory or register */
static int ath10k_pci_diag_read_access(struct ath10k *ar, u32 address,
				       u32 *data)
{
	/* Assume range doesn't cross this boundary */
	if (address >= DRAM_BASE_ADDRESS)
566
		return ath10k_pci_diag_read32(ar, address, data);
567 568 569 570 571 572 573 574 575 576 577 578 579 580

	*data = ath10k_pci_read32(ar, address);
	return 0;
}

static int ath10k_pci_diag_write_mem(struct ath10k *ar, u32 address,
				     const void *data, int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
581
	struct ath10k_ce_pipe *ce_diag;
582 583 584 585 586 587 588 589 590 591 592 593 594 595
	void *data_buf = NULL;
	u32 ce_data;	/* Host buffer address in CE space */
	dma_addr_t ce_data_base = 0;
	int i;

	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed to Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
596 597 598 599
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628
	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}

	/* Copy caller's data to allocated DMA buf */
	WARN_ON_ONCE(orig_nbytes & 3);
	for (i = 0; i < orig_nbytes / sizeof(__le32); i++)
		((__le32 *)data_buf)[i] = __cpu_to_le32(((u32 *)data)[i]);

	/*
	 * The address supplied by the caller is in the
	 * Target CPU virtual address space.
	 *
	 * In order to use this address with the diagnostic CE,
	 * convert it from
	 *    Target CPU virtual address space
	 * to
	 *    CE address space
	 */
	address = TARG_CPU_SPACE_TO_CE_SPACE(ar, ar_pci->mem, address);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		/* FIXME: check cast */
		nbytes = min_t(int, remaining_bytes, DIAG_TRANSFER_LIMIT);

		/* Set up to receive directly into Target(!) address */
629
		ret = ath10k_ce_rx_post_buf(ce_diag, NULL, address);
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692
		if (ret != 0)
			goto done;

		/*
		 * Request CE to send caller-supplied data that
		 * was copied to bounce buffer to Target(!) address.
		 */
		ret = ath10k_ce_send(ce_diag, NULL, (u32) ce_data,
				     nbytes, 0, 0);
		if (ret != 0)
			goto done;

		i = 0;
		while (ath10k_ce_completed_send_next(ce_diag, NULL, &buf,
						     &completed_nbytes,
						     &id) != 0) {
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		i = 0;
		while (ath10k_ce_completed_recv_next(ce_diag, NULL, &buf,
						     &completed_nbytes,
						     &id, &flags) != 0) {
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != address) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
	if (data_buf) {
693 694
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
695 696 697
	}

	if (ret != 0)
698
		ath10k_warn(ar, "failed to write diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
699
			    address, ret);
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716

	return ret;
}

/* Write 4B data to Target memory or register */
static int ath10k_pci_diag_write_access(struct ath10k *ar, u32 address,
					u32 data)
{
	/* Assume range doesn't cross this boundary */
	if (address >= DRAM_BASE_ADDRESS)
		return ath10k_pci_diag_write_mem(ar, address, &data,
						 sizeof(u32));

	ath10k_pci_write32(ar, address, data);
	return 0;
}

717
static bool ath10k_pci_is_awake(struct ath10k *ar)
718
{
719 720 721
	u32 val = ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS);

	return RTC_STATE_V_GET(val) == RTC_STATE_V_ON;
722 723
}

724
static int ath10k_pci_wake_wait(struct ath10k *ar)
725 726 727 728
{
	int tot_delay = 0;
	int curr_delay = 5;

729 730
	while (tot_delay < PCIE_WAKE_TIMEOUT) {
		if (ath10k_pci_is_awake(ar))
731
			return 0;
732 733 734 735 736 737 738

		udelay(curr_delay);
		tot_delay += curr_delay;

		if (curr_delay < 50)
			curr_delay += 5;
	}
739 740

	return -ETIMEDOUT;
741 742
}

743
static int ath10k_pci_wake(struct ath10k *ar)
744
{
745 746 747 748
	ath10k_pci_reg_write32(ar, PCIE_SOC_WAKE_ADDRESS,
			       PCIE_SOC_WAKE_V_MASK);
	return ath10k_pci_wake_wait(ar);
}
749

750 751 752 753
static void ath10k_pci_sleep(struct ath10k *ar)
{
	ath10k_pci_reg_write32(ar, PCIE_SOC_WAKE_ADDRESS,
			       PCIE_SOC_WAKE_RESET);
754 755 756
}

/* Called by lower (CE) layer when a send to Target completes. */
757
static void ath10k_pci_ce_send_done(struct ath10k_ce_pipe *ce_state)
758 759 760
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
761
	struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
762 763 764 765
	void *transfer_context;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
766

767 768 769
	while (ath10k_ce_completed_send_next(ce_state, &transfer_context,
					     &ce_data, &nbytes,
					     &transfer_id) == 0) {
770
		/* no need to call tx completion for NULL pointers */
771 772 773
		if (transfer_context == NULL)
			continue;

774
		cb->tx_completion(ar, transfer_context, transfer_id);
775
	}
776 777 778
}

/* Called by lower (CE) layer when data is received from the Target. */
779
static void ath10k_pci_ce_recv_data(struct ath10k_ce_pipe *ce_state)
780 781 782
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
783
	struct ath10k_pci_pipe *pipe_info =  &ar_pci->pipe_info[ce_state->id];
784
	struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
785
	struct sk_buff *skb;
786 787
	void *transfer_context;
	u32 ce_data;
788
	unsigned int nbytes, max_nbytes;
789 790
	unsigned int transfer_id;
	unsigned int flags;
791

792 793 794
	while (ath10k_ce_completed_recv_next(ce_state, &transfer_context,
					     &ce_data, &nbytes, &transfer_id,
					     &flags) == 0) {
795
		skb = transfer_context;
796
		max_nbytes = skb->len + skb_tailroom(skb);
797
		dma_unmap_single(ar->dev, ATH10K_SKB_CB(skb)->paddr,
798 799 800
				 max_nbytes, DMA_FROM_DEVICE);

		if (unlikely(max_nbytes < nbytes)) {
801
			ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
802 803 804 805
				    nbytes, max_nbytes);
			dev_kfree_skb_any(skb);
			continue;
		}
806

807 808 809
		skb_put(skb, nbytes);
		cb->rx_completion(ar, skb, pipe_info->pipe_num);
	}
810

811
	ath10k_pci_rx_post_pipe(pipe_info);
812 813
}

814 815
static int ath10k_pci_hif_tx_sg(struct ath10k *ar, u8 pipe_id,
				struct ath10k_hif_sg_item *items, int n_items)
816 817
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
818 819 820
	struct ath10k_pci_pipe *pci_pipe = &ar_pci->pipe_info[pipe_id];
	struct ath10k_ce_pipe *ce_pipe = pci_pipe->ce_hdl;
	struct ath10k_ce_ring *src_ring = ce_pipe->src_ring;
821 822 823
	unsigned int nentries_mask;
	unsigned int sw_index;
	unsigned int write_index;
824
	int err, i = 0;
825

826
	spin_lock_bh(&ar_pci->ce_lock);
827

828 829 830 831
	nentries_mask = src_ring->nentries_mask;
	sw_index = src_ring->sw_index;
	write_index = src_ring->write_index;

832 833 834
	if (unlikely(CE_RING_DELTA(nentries_mask,
				   write_index, sw_index - 1) < n_items)) {
		err = -ENOBUFS;
835
		goto err;
836
	}
837

838
	for (i = 0; i < n_items - 1; i++) {
839
		ath10k_dbg(ar, ATH10K_DBG_PCI,
840 841
			   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
			   i, items[i].paddr, items[i].len, n_items);
842
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
843
				items[i].vaddr, items[i].len);
844

845 846 847 848 849 850 851
		err = ath10k_ce_send_nolock(ce_pipe,
					    items[i].transfer_context,
					    items[i].paddr,
					    items[i].len,
					    items[i].transfer_id,
					    CE_SEND_FLAG_GATHER);
		if (err)
852
			goto err;
853 854 855 856
	}

	/* `i` is equal to `n_items -1` after for() */

857
	ath10k_dbg(ar, ATH10K_DBG_PCI,
858 859
		   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
		   i, items[i].paddr, items[i].len, n_items);
860
	ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
861 862 863 864 865 866 867 868 869
			items[i].vaddr, items[i].len);

	err = ath10k_ce_send_nolock(ce_pipe,
				    items[i].transfer_context,
				    items[i].paddr,
				    items[i].len,
				    items[i].transfer_id,
				    0);
	if (err)
870 871 872 873 874 875 876 877
		goto err;

	spin_unlock_bh(&ar_pci->ce_lock);
	return 0;

err:
	for (; i > 0; i--)
		__ath10k_ce_send_revert(ce_pipe);
878 879 880

	spin_unlock_bh(&ar_pci->ce_lock);
	return err;
881 882 883 884 885
}

static u16 ath10k_pci_hif_get_free_queue_number(struct ath10k *ar, u8 pipe)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
886

887
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get free queue number\n");
K
Kalle Valo 已提交
888

M
Michal Kazior 已提交
889
	return ath10k_ce_num_free_src_entries(ar_pci->pipe_info[pipe].ce_hdl);
890 891
}

892 893
static void ath10k_pci_dump_registers(struct ath10k *ar,
				      struct ath10k_fw_crash_data *crash_data)
894
{
895
	u32 i, reg_dump_values[REG_DUMP_COUNT_QCA988X] = {};
896 897
	int ret;

898
	lockdep_assert_held(&ar->data_lock);
899

900 901 902
	ret = ath10k_pci_diag_read_hi(ar, &reg_dump_values[0],
				      hi_failure_state,
				      REG_DUMP_COUNT_QCA988X * sizeof(u32));
903
	if (ret) {
904
		ath10k_err(ar, "failed to read firmware dump area: %d\n", ret);
905 906 907 908 909
		return;
	}

	BUILD_BUG_ON(REG_DUMP_COUNT_QCA988X % 4);

910
	ath10k_err(ar, "firmware register dump:\n");
911
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i += 4)
912
		ath10k_err(ar, "[%02d]: 0x%08X 0x%08X 0x%08X 0x%08X\n",
913 914 915 916 917
			   i,
			   reg_dump_values[i],
			   reg_dump_values[i + 1],
			   reg_dump_values[i + 2],
			   reg_dump_values[i + 3]);
918

M
Michal Kazior 已提交
919 920 921
	if (!crash_data)
		return;

922 923 924 925 926
	/* crash_data is in little endian */
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i++)
		crash_data->registers[i] = cpu_to_le32(reg_dump_values[i]);
}

927
static void ath10k_pci_fw_crashed_dump(struct ath10k *ar)
928 929 930 931 932 933 934 935 936 937 938 939 940
{
	struct ath10k_fw_crash_data *crash_data;
	char uuid[50];

	spin_lock_bh(&ar->data_lock);

	crash_data = ath10k_debug_get_new_fw_crash_data(ar);

	if (crash_data)
		scnprintf(uuid, sizeof(uuid), "%pUl", &crash_data->uuid);
	else
		scnprintf(uuid, sizeof(uuid), "n/a");

941
	ath10k_err(ar, "firmware crashed! (uuid %s)\n", uuid);
942
	ath10k_print_driver_info(ar);
943 944 945 946
	ath10k_pci_dump_registers(ar, crash_data);

	spin_unlock_bh(&ar->data_lock);

947
	queue_work(ar->workqueue, &ar->restart_work);
948 949 950 951 952
}

static void ath10k_pci_hif_send_complete_check(struct ath10k *ar, u8 pipe,
					       int force)
{
953
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif send complete check\n");
K
Kalle Valo 已提交
954

955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975
	if (!force) {
		int resources;
		/*
		 * Decide whether to actually poll for completions, or just
		 * wait for a later chance.
		 * If there seem to be plenty of resources left, then just wait
		 * since checking involves reading a CE register, which is a
		 * relatively expensive operation.
		 */
		resources = ath10k_pci_hif_get_free_queue_number(ar, pipe);

		/*
		 * If at least 50% of the total resources are still available,
		 * don't bother checking again yet.
		 */
		if (resources > (host_ce_config_wlan[pipe].src_nentries >> 1))
			return;
	}
	ath10k_ce_per_engine_service(ar, pipe);
}

M
Michal Kazior 已提交
976 977
static void ath10k_pci_hif_set_callbacks(struct ath10k *ar,
					 struct ath10k_hif_cb *callbacks)
978 979 980
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

981
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif set callbacks\n");
982 983 984 985 986

	memcpy(&ar_pci->msg_callbacks_current, callbacks,
	       sizeof(ar_pci->msg_callbacks_current));
}

987
static void ath10k_pci_kill_tasklet(struct ath10k *ar)
988 989 990 991 992
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	tasklet_kill(&ar_pci->intr_tq);
993
	tasklet_kill(&ar_pci->msi_fw_err);
994 995 996

	for (i = 0; i < CE_COUNT; i++)
		tasklet_kill(&ar_pci->pipe_info[i].intr);
997 998

	del_timer_sync(&ar_pci->rx_post_retry);
999 1000
}

1001 1002 1003 1004 1005 1006 1007 1008
/* TODO - temporary mapping while we have too few CE's */
static int ath10k_pci_hif_map_service_to_pipe(struct ath10k *ar,
					      u16 service_id, u8 *ul_pipe,
					      u8 *dl_pipe, int *ul_is_polled,
					      int *dl_is_polled)
{
	int ret = 0;

1009
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif map service\n");
K
Kalle Valo 已提交
1010

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
	/* polling for received messages not supported */
	*dl_is_polled = 0;

	switch (service_id) {
	case ATH10K_HTC_SVC_ID_HTT_DATA_MSG:
		/*
		 * Host->target HTT gets its own pipe, so it can be polled
		 * while other pipes are interrupt driven.
		 */
		*ul_pipe = 4;
		/*
		 * Use the same target->host pipe for HTC ctrl, HTC raw
		 * streams, and HTT.
		 */
		*dl_pipe = 1;
		break;

	case ATH10K_HTC_SVC_ID_RSVD_CTRL:
	case ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS:
		/*
		 * Note: HTC_RAW_STREAMS_SVC is currently unused, and
		 * HTC_CTRL_RSVD_SVC could share the same pipe as the
		 * WMI services.  So, if another CE is needed, change
		 * this to *ul_pipe = 3, which frees up CE 0.
		 */
		/* *ul_pipe = 3; */
		*ul_pipe = 0;
		*dl_pipe = 1;
		break;

	case ATH10K_HTC_SVC_ID_WMI_DATA_BK:
	case ATH10K_HTC_SVC_ID_WMI_DATA_BE:
	case ATH10K_HTC_SVC_ID_WMI_DATA_VI:
	case ATH10K_HTC_SVC_ID_WMI_DATA_VO:

	case ATH10K_HTC_SVC_ID_WMI_CONTROL:
		*ul_pipe = 3;
		*dl_pipe = 2;
		break;

		/* pipe 5 unused   */
		/* pipe 6 reserved */
		/* pipe 7 reserved */

	default:
		ret = -1;
		break;
	}
	*ul_is_polled =
		(host_ce_config_wlan[*ul_pipe].flags & CE_ATTR_DIS_INTR) != 0;

	return ret;
}

static void ath10k_pci_hif_get_default_pipe(struct ath10k *ar,
						u8 *ul_pipe, u8 *dl_pipe)
{
	int ul_is_polled, dl_is_polled;

1070
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get default pipe\n");
K
Kalle Valo 已提交
1071

1072 1073 1074 1075 1076 1077 1078 1079
	(void)ath10k_pci_hif_map_service_to_pipe(ar,
						 ATH10K_HTC_SVC_ID_RSVD_CTRL,
						 ul_pipe,
						 dl_pipe,
						 &ul_is_polled,
						 &dl_is_polled);
}

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
static void ath10k_pci_irq_disable(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	ath10k_ce_disable_interrupts(ar);

	/* Regardless how many interrupts were assigned for MSI the first one
	 * is always used for firmware indications (crashes). There's no way to
	 * mask the irq in the device so call disable_irq(). Legacy (shared)
	 * interrupts can be masked on the device though.
	 */
	if (ar_pci->num_msi_intrs > 0)
		disable_irq(ar_pci->pdev->irq);
	else
		ath10k_pci_disable_and_clear_legacy_irq(ar);

	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		synchronize_irq(ar_pci->pdev->irq + i);
}

static void ath10k_pci_irq_enable(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	ath10k_ce_enable_interrupts(ar);

	/* See comment in ath10k_pci_irq_disable() */
	if (ar_pci->num_msi_intrs > 0)
		enable_irq(ar_pci->pdev->irq);
	else
		ath10k_pci_enable_legacy_irq(ar);
}

1114 1115
static int ath10k_pci_hif_start(struct ath10k *ar)
{
1116
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif start\n");
K
Kalle Valo 已提交
1117

1118
	ath10k_pci_irq_enable(ar);
1119
	ath10k_pci_rx_post(ar);
1120 1121 1122 1123

	return 0;
}

1124
static void ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe *pipe_info)
1125 1126 1127
{
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
1128
	struct ath10k_ce_pipe *ce_hdl;
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
	u32 buf_sz;
	struct sk_buff *netbuf;
	u32 ce_data;

	buf_sz = pipe_info->buf_sz;

	/* Unused Copy Engine */
	if (buf_sz == 0)
		return;

	ar = pipe_info->hif_ce_state;
	ar_pci = ath10k_pci_priv(ar);
	ce_hdl = pipe_info->ce_hdl;

	while (ath10k_ce_revoke_recv_next(ce_hdl, (void **)&netbuf,
					  &ce_data) == 0) {
		dma_unmap_single(ar->dev, ATH10K_SKB_CB(netbuf)->paddr,
				 netbuf->len + skb_tailroom(netbuf),
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(netbuf);
	}
}

1152
static void ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe *pipe_info)
1153 1154 1155
{
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
1156
	struct ath10k_ce_pipe *ce_hdl;
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
	struct sk_buff *netbuf;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int id;
	u32 buf_sz;

	buf_sz = pipe_info->buf_sz;

	/* Unused Copy Engine */
	if (buf_sz == 0)
		return;

	ar = pipe_info->hif_ce_state;
	ar_pci = ath10k_pci_priv(ar);
	ce_hdl = pipe_info->ce_hdl;

	while (ath10k_ce_cancel_send_next(ce_hdl, (void **)&netbuf,
					  &ce_data, &nbytes, &id) == 0) {
1175 1176
		/* no need to call tx completion for NULL pointers */
		if (!netbuf)
1177 1178
			continue;

K
Kalle Valo 已提交
1179 1180 1181
		ar_pci->msg_callbacks_current.tx_completion(ar,
							    netbuf,
							    id);
1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
	}
}

/*
 * Cleanup residual buffers for device shutdown:
 *    buffers that were enqueued for receive
 *    buffers that were to be sent
 * Note: Buffers that had completed but which were
 * not yet processed are on a completion queue. They
 * are handled when the completion thread shuts down.
 */
static void ath10k_pci_buffer_cleanup(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int pipe_num;

M
Michal Kazior 已提交
1198
	for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
1199
		struct ath10k_pci_pipe *pipe_info;
1200 1201 1202 1203 1204 1205 1206 1207 1208

		pipe_info = &ar_pci->pipe_info[pipe_num];
		ath10k_pci_rx_pipe_cleanup(pipe_info);
		ath10k_pci_tx_pipe_cleanup(pipe_info);
	}
}

static void ath10k_pci_ce_deinit(struct ath10k *ar)
{
1209
	int i;
1210

1211 1212
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_deinit_pipe(ar, i);
1213 1214
}

1215 1216 1217 1218 1219 1220
static void ath10k_pci_flush(struct ath10k *ar)
{
	ath10k_pci_kill_tasklet(ar);
	ath10k_pci_buffer_cleanup(ar);
}

1221 1222
static void ath10k_pci_hif_stop(struct ath10k *ar)
{
1223
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif stop\n");
1224

1225
	ath10k_pci_irq_disable(ar);
1226
	ath10k_pci_flush(ar);
M
Michal Kazior 已提交
1227

1228 1229 1230 1231
	/* Most likely the device has HTT Rx ring configured. The only way to
	 * prevent the device from accessing (and possible corrupting) host
	 * memory is to reset the chip now.
	 */
1232
	ath10k_pci_warm_reset(ar);
1233 1234 1235 1236 1237 1238 1239
}

static int ath10k_pci_hif_exchange_bmi_msg(struct ath10k *ar,
					   void *req, u32 req_len,
					   void *resp, u32 *resp_len)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1240 1241 1242 1243
	struct ath10k_pci_pipe *pci_tx = &ar_pci->pipe_info[BMI_CE_NUM_TO_TARG];
	struct ath10k_pci_pipe *pci_rx = &ar_pci->pipe_info[BMI_CE_NUM_TO_HOST];
	struct ath10k_ce_pipe *ce_tx = pci_tx->ce_hdl;
	struct ath10k_ce_pipe *ce_rx = pci_rx->ce_hdl;
1244 1245 1246 1247 1248 1249
	dma_addr_t req_paddr = 0;
	dma_addr_t resp_paddr = 0;
	struct bmi_xfer xfer = {};
	void *treq, *tresp = NULL;
	int ret = 0;

1250 1251
	might_sleep();

1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
	if (resp && !resp_len)
		return -EINVAL;

	if (resp && resp_len && *resp_len == 0)
		return -EINVAL;

	treq = kmemdup(req, req_len, GFP_KERNEL);
	if (!treq)
		return -ENOMEM;

	req_paddr = dma_map_single(ar->dev, treq, req_len, DMA_TO_DEVICE);
	ret = dma_mapping_error(ar->dev, req_paddr);
	if (ret)
		goto err_dma;

	if (resp && resp_len) {
		tresp = kzalloc(*resp_len, GFP_KERNEL);
		if (!tresp) {
			ret = -ENOMEM;
			goto err_req;
		}

		resp_paddr = dma_map_single(ar->dev, tresp, *resp_len,
					    DMA_FROM_DEVICE);
		ret = dma_mapping_error(ar->dev, resp_paddr);
		if (ret)
			goto err_req;

		xfer.wait_for_resp = true;
		xfer.resp_len = 0;

1283
		ath10k_ce_rx_post_buf(ce_rx, &xfer, resp_paddr);
1284 1285 1286 1287 1288 1289
	}

	ret = ath10k_ce_send(ce_tx, &xfer, req_paddr, req_len, -1, 0);
	if (ret)
		goto err_resp;

1290 1291
	ret = ath10k_pci_bmi_wait(ce_tx, ce_rx, &xfer);
	if (ret) {
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
		u32 unused_buffer;
		unsigned int unused_nbytes;
		unsigned int unused_id;

		ath10k_ce_cancel_send_next(ce_tx, NULL, &unused_buffer,
					   &unused_nbytes, &unused_id);
	} else {
		/* non-zero means we did not time out */
		ret = 0;
	}

err_resp:
	if (resp) {
		u32 unused_buffer;

		ath10k_ce_revoke_recv_next(ce_rx, NULL, &unused_buffer);
		dma_unmap_single(ar->dev, resp_paddr,
				 *resp_len, DMA_FROM_DEVICE);
	}
err_req:
	dma_unmap_single(ar->dev, req_paddr, req_len, DMA_TO_DEVICE);

	if (ret == 0 && resp_len) {
		*resp_len = min(*resp_len, xfer.resp_len);
		memcpy(resp, tresp, xfer.resp_len);
	}
err_dma:
	kfree(treq);
	kfree(tresp);

	return ret;
}

1325
static void ath10k_pci_bmi_send_done(struct ath10k_ce_pipe *ce_state)
1326
{
1327 1328 1329 1330 1331 1332 1333 1334
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;

	if (ath10k_ce_completed_send_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id))
		return;
1335

1336
	xfer->tx_done = true;
1337 1338
}

1339
static void ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe *ce_state)
1340
{
1341
	struct ath10k *ar = ce_state->ar;
1342 1343 1344 1345 1346 1347 1348 1349 1350
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
	unsigned int flags;

	if (ath10k_ce_completed_recv_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id, &flags))
		return;
1351 1352

	if (!xfer->wait_for_resp) {
1353
		ath10k_warn(ar, "unexpected: BMI data received; ignoring\n");
1354 1355 1356 1357
		return;
	}

	xfer->resp_len = nbytes;
1358
	xfer->rx_done = true;
1359 1360
}

1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer)
{
	unsigned long timeout = jiffies + BMI_COMMUNICATION_TIMEOUT_HZ;

	while (time_before_eq(jiffies, timeout)) {
		ath10k_pci_bmi_send_done(tx_pipe);
		ath10k_pci_bmi_recv_data(rx_pipe);

1371
		if (xfer->tx_done && (xfer->rx_done == xfer->wait_for_resp))
1372 1373 1374 1375 1376 1377 1378 1379
			return 0;

		schedule();
	}

	return -ETIMEDOUT;
}

1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
/*
 * Map from service/endpoint to Copy Engine.
 * This table is derived from the CE_PCI TABLE, above.
 * It is passed to the Target at startup for use by firmware.
 */
static const struct service_to_pipe target_service_to_ce_map_wlan[] = {
	{
		 ATH10K_HTC_SVC_ID_WMI_DATA_VO,
		 PIPEDIR_OUT,		/* out = UL = host -> target */
		 3,
	},
	{
		 ATH10K_HTC_SVC_ID_WMI_DATA_VO,
		 PIPEDIR_IN,		/* in = DL = target -> host */
		 2,
	},
	{
		 ATH10K_HTC_SVC_ID_WMI_DATA_BK,
		 PIPEDIR_OUT,		/* out = UL = host -> target */
		 3,
	},
	{
		 ATH10K_HTC_SVC_ID_WMI_DATA_BK,
		 PIPEDIR_IN,		/* in = DL = target -> host */
		 2,
	},
	{
		 ATH10K_HTC_SVC_ID_WMI_DATA_BE,
		 PIPEDIR_OUT,		/* out = UL = host -> target */
		 3,
	},
	{
		 ATH10K_HTC_SVC_ID_WMI_DATA_BE,
		 PIPEDIR_IN,		/* in = DL = target -> host */
		 2,
	},
	{
		 ATH10K_HTC_SVC_ID_WMI_DATA_VI,
		 PIPEDIR_OUT,		/* out = UL = host -> target */
		 3,
	},
	{
		 ATH10K_HTC_SVC_ID_WMI_DATA_VI,
		 PIPEDIR_IN,		/* in = DL = target -> host */
		 2,
	},
	{
		 ATH10K_HTC_SVC_ID_WMI_CONTROL,
		 PIPEDIR_OUT,		/* out = UL = host -> target */
		 3,
	},
	{
		 ATH10K_HTC_SVC_ID_WMI_CONTROL,
		 PIPEDIR_IN,		/* in = DL = target -> host */
		 2,
	},
	{
		 ATH10K_HTC_SVC_ID_RSVD_CTRL,
		 PIPEDIR_OUT,		/* out = UL = host -> target */
		 0,		/* could be moved to 3 (share with WMI) */
	},
	{
		 ATH10K_HTC_SVC_ID_RSVD_CTRL,
		 PIPEDIR_IN,		/* in = DL = target -> host */
		 1,
	},
	{
		 ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS,	/* not currently used */
		 PIPEDIR_OUT,		/* out = UL = host -> target */
		 0,
	},
	{
		 ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS,	/* not currently used */
		 PIPEDIR_IN,		/* in = DL = target -> host */
		 1,
	},
	{
		 ATH10K_HTC_SVC_ID_HTT_DATA_MSG,
		 PIPEDIR_OUT,		/* out = UL = host -> target */
		 4,
	},
	{
		 ATH10K_HTC_SVC_ID_HTT_DATA_MSG,
		 PIPEDIR_IN,		/* in = DL = target -> host */
		 1,
	},

	/* (Additions here) */

	{				/* Must be last */
		 0,
		 0,
		 0,
	},
};

/*
 * Send an interrupt to the device to wake up the Target CPU
 * so it has an opportunity to notice any changed state.
 */
static int ath10k_pci_wake_target_cpu(struct ath10k *ar)
{
	int ret;
	u32 core_ctrl;

	ret = ath10k_pci_diag_read_access(ar, SOC_CORE_BASE_ADDRESS |
					      CORE_CTRL_ADDRESS,
					  &core_ctrl);
	if (ret) {
1489
		ath10k_warn(ar, "failed to read core_ctrl: %d\n", ret);
1490 1491 1492 1493 1494 1495 1496 1497 1498
		return ret;
	}

	/* A_INUM_FIRMWARE interrupt to Target CPU */
	core_ctrl |= CORE_CTRL_CPU_INTR_MASK;

	ret = ath10k_pci_diag_write_access(ar, SOC_CORE_BASE_ADDRESS |
					       CORE_CTRL_ADDRESS,
					   core_ctrl);
1499
	if (ret) {
1500
		ath10k_warn(ar, "failed to set target CPU interrupt mask: %d\n",
1501 1502 1503
			    ret);
		return ret;
	}
1504

1505
	return 0;
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
}

static int ath10k_pci_init_config(struct ath10k *ar)
{
	u32 interconnect_targ_addr;
	u32 pcie_state_targ_addr = 0;
	u32 pipe_cfg_targ_addr = 0;
	u32 svc_to_pipe_map = 0;
	u32 pcie_config_flags = 0;
	u32 ealloc_value;
	u32 ealloc_targ_addr;
	u32 flag2_value;
	u32 flag2_targ_addr;
	int ret = 0;

	/* Download to Target the CE Config and the service-to-CE map */
	interconnect_targ_addr =
		host_interest_item_address(HI_ITEM(hi_interconnect_state));

	/* Supply Target-side CE configuration */
	ret = ath10k_pci_diag_read_access(ar, interconnect_targ_addr,
					  &pcie_state_targ_addr);
	if (ret != 0) {
1529
		ath10k_err(ar, "Failed to get pcie state addr: %d\n", ret);
1530 1531 1532 1533 1534
		return ret;
	}

	if (pcie_state_targ_addr == 0) {
		ret = -EIO;
1535
		ath10k_err(ar, "Invalid pcie state addr\n");
1536 1537 1538 1539 1540 1541 1542 1543
		return ret;
	}

	ret = ath10k_pci_diag_read_access(ar, pcie_state_targ_addr +
					  offsetof(struct pcie_state,
						   pipe_cfg_addr),
					  &pipe_cfg_targ_addr);
	if (ret != 0) {
1544
		ath10k_err(ar, "Failed to get pipe cfg addr: %d\n", ret);
1545 1546 1547 1548 1549
		return ret;
	}

	if (pipe_cfg_targ_addr == 0) {
		ret = -EIO;
1550
		ath10k_err(ar, "Invalid pipe cfg addr\n");
1551 1552 1553 1554 1555 1556 1557 1558
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, pipe_cfg_targ_addr,
				 target_ce_config_wlan,
				 sizeof(target_ce_config_wlan));

	if (ret != 0) {
1559
		ath10k_err(ar, "Failed to write pipe cfg: %d\n", ret);
1560 1561 1562 1563 1564 1565 1566 1567
		return ret;
	}

	ret = ath10k_pci_diag_read_access(ar, pcie_state_targ_addr +
					  offsetof(struct pcie_state,
						   svc_to_pipe_map),
					  &svc_to_pipe_map);
	if (ret != 0) {
1568
		ath10k_err(ar, "Failed to get svc/pipe map: %d\n", ret);
1569 1570 1571 1572 1573
		return ret;
	}

	if (svc_to_pipe_map == 0) {
		ret = -EIO;
1574
		ath10k_err(ar, "Invalid svc_to_pipe map\n");
1575 1576 1577 1578 1579 1580 1581
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, svc_to_pipe_map,
				 target_service_to_ce_map_wlan,
				 sizeof(target_service_to_ce_map_wlan));
	if (ret != 0) {
1582
		ath10k_err(ar, "Failed to write svc/pipe map: %d\n", ret);
1583 1584 1585 1586 1587 1588 1589 1590
		return ret;
	}

	ret = ath10k_pci_diag_read_access(ar, pcie_state_targ_addr +
					  offsetof(struct pcie_state,
						   config_flags),
					  &pcie_config_flags);
	if (ret != 0) {
1591
		ath10k_err(ar, "Failed to get pcie config_flags: %d\n", ret);
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
		return ret;
	}

	pcie_config_flags &= ~PCIE_CONFIG_FLAG_ENABLE_L1;

	ret = ath10k_pci_diag_write_mem(ar, pcie_state_targ_addr +
				 offsetof(struct pcie_state, config_flags),
				 &pcie_config_flags,
				 sizeof(pcie_config_flags));
	if (ret != 0) {
1602
		ath10k_err(ar, "Failed to write pcie config_flags: %d\n", ret);
1603 1604 1605 1606 1607 1608 1609 1610
		return ret;
	}

	/* configure early allocation */
	ealloc_targ_addr = host_interest_item_address(HI_ITEM(hi_early_alloc));

	ret = ath10k_pci_diag_read_access(ar, ealloc_targ_addr, &ealloc_value);
	if (ret != 0) {
1611
		ath10k_err(ar, "Faile to get early alloc val: %d\n", ret);
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
		return ret;
	}

	/* first bank is switched to IRAM */
	ealloc_value |= ((HI_EARLY_ALLOC_MAGIC << HI_EARLY_ALLOC_MAGIC_SHIFT) &
			 HI_EARLY_ALLOC_MAGIC_MASK);
	ealloc_value |= ((1 << HI_EARLY_ALLOC_IRAM_BANKS_SHIFT) &
			 HI_EARLY_ALLOC_IRAM_BANKS_MASK);

	ret = ath10k_pci_diag_write_access(ar, ealloc_targ_addr, ealloc_value);
	if (ret != 0) {
1623
		ath10k_err(ar, "Failed to set early alloc val: %d\n", ret);
1624 1625 1626 1627 1628 1629 1630 1631
		return ret;
	}

	/* Tell Target to proceed with initialization */
	flag2_targ_addr = host_interest_item_address(HI_ITEM(hi_option_flag2));

	ret = ath10k_pci_diag_read_access(ar, flag2_targ_addr, &flag2_value);
	if (ret != 0) {
1632
		ath10k_err(ar, "Failed to get option val: %d\n", ret);
1633 1634 1635 1636 1637 1638 1639
		return ret;
	}

	flag2_value |= HI_OPTION_EARLY_CFG_DONE;

	ret = ath10k_pci_diag_write_access(ar, flag2_targ_addr, flag2_value);
	if (ret != 0) {
1640
		ath10k_err(ar, "Failed to set option val: %d\n", ret);
1641 1642 1643 1644 1645 1646
		return ret;
	}

	return 0;
}

1647 1648 1649 1650 1651 1652 1653
static int ath10k_pci_alloc_ce(struct ath10k *ar)
{
	int i, ret;

	for (i = 0; i < CE_COUNT; i++) {
		ret = ath10k_ce_alloc_pipe(ar, i, &host_ce_config_wlan[i]);
		if (ret) {
1654
			ath10k_err(ar, "failed to allocate copy engine pipe %d: %d\n",
1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
				   i, ret);
			return ret;
		}
	}

	return 0;
}

static void ath10k_pci_free_ce(struct ath10k *ar)
{
	int i;
1666

1667 1668 1669
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_free_pipe(ar, i);
}
1670 1671 1672 1673

static int ath10k_pci_ce_init(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1674
	struct ath10k_pci_pipe *pipe_info;
1675
	const struct ce_attr *attr;
1676
	int pipe_num, ret;
1677

M
Michal Kazior 已提交
1678
	for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
1679
		pipe_info = &ar_pci->pipe_info[pipe_num];
1680
		pipe_info->ce_hdl = &ar_pci->ce_states[pipe_num];
1681 1682 1683 1684
		pipe_info->pipe_num = pipe_num;
		pipe_info->hif_ce_state = ar;
		attr = &host_ce_config_wlan[pipe_num];

1685 1686 1687
		ret = ath10k_ce_init_pipe(ar, pipe_num, attr,
					  ath10k_pci_ce_send_done,
					  ath10k_pci_ce_recv_data);
1688
		if (ret) {
1689
			ath10k_err(ar, "failed to initialize copy engine pipe %d: %d\n",
1690 1691
				   pipe_num, ret);
			return ret;
1692 1693
		}

M
Michal Kazior 已提交
1694
		if (pipe_num == CE_COUNT - 1) {
1695 1696 1697 1698
			/*
			 * Reserve the ultimate CE for
			 * diagnostic Window support
			 */
M
Michal Kazior 已提交
1699
			ar_pci->ce_diag = pipe_info->ce_hdl;
1700 1701 1702 1703 1704 1705 1706 1707 1708
			continue;
		}

		pipe_info->buf_sz = (size_t) (attr->src_sz_max);
	}

	return 0;
}

1709
static bool ath10k_pci_has_fw_crashed(struct ath10k *ar)
1710
{
1711 1712 1713
	return ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS) &
	       FW_IND_EVENT_PENDING;
}
1714

1715 1716 1717
static void ath10k_pci_fw_crashed_clear(struct ath10k *ar)
{
	u32 val;
1718

1719 1720 1721
	val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
	val &= ~FW_IND_EVENT_PENDING;
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, val);
1722 1723
}

1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
/* this function effectively clears target memory controller assert line */
static void ath10k_pci_warm_reset_si0(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val | SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val & ~SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);
}

1744 1745 1746 1747
static int ath10k_pci_warm_reset(struct ath10k *ar)
{
	u32 val;

1748
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset\n");
1749 1750 1751 1752

	/* debug */
	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_CAUSE_ADDRESS);
1753 1754
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot host cpu intr cause: 0x%08x\n",
		   val);
1755 1756 1757

	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				CPU_INTR_ADDRESS);
1758
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target cpu intr cause: 0x%08x\n",
1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
		   val);

	/* disable pending irqs */
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_ENABLE_ADDRESS, 0);

	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_CLR_ADDRESS, ~0);

	msleep(100);

	/* clear fw indicator */
1771
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, 0);
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795

	/* clear target LF timer interrupts */
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_LF_TIMER_CONTROL0_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS +
			   SOC_LF_TIMER_CONTROL0_ADDRESS,
			   val & ~SOC_LF_TIMER_CONTROL0_ENABLE_MASK);

	/* reset CE */
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CE_RST_MASK);
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
	msleep(10);

	/* unreset CE */
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val & ~SOC_RESET_CONTROL_CE_RST_MASK);
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
	msleep(10);

1796 1797
	ath10k_pci_warm_reset_si0(ar);

1798 1799 1800
	/* debug */
	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_CAUSE_ADDRESS);
1801 1802
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot host cpu intr cause: 0x%08x\n",
		   val);
1803 1804 1805

	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				CPU_INTR_ADDRESS);
1806
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target cpu intr cause: 0x%08x\n",
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
		   val);

	/* CPU warm reset */
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CPU_WARM_RST_MASK);

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
1817 1818
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target reset state: 0x%08x\n",
		   val);
1819 1820 1821

	msleep(100);

1822
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset complete\n");
1823

1824
	return 0;
1825 1826 1827
}

static int __ath10k_pci_hif_power_up(struct ath10k *ar, bool cold_reset)
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
{
	int ret;

	/*
	 * Bring the target up cleanly.
	 *
	 * The target may be in an undefined state with an AUX-powered Target
	 * and a Host in WoW mode. If the Host crashes, loses power, or is
	 * restarted (without unloading the driver) then the Target is left
	 * (aux) powered and running. On a subsequent driver load, the Target
	 * is in an unexpected state. We try to catch that here in order to
	 * reset the Target and retry the probe.
	 */
1841 1842 1843 1844 1845
	if (cold_reset)
		ret = ath10k_pci_cold_reset(ar);
	else
		ret = ath10k_pci_warm_reset(ar);

1846
	if (ret) {
1847
		ath10k_err(ar, "failed to reset target: %d\n", ret);
M
Michal Kazior 已提交
1848
		goto err;
1849
	}
1850 1851

	ret = ath10k_pci_ce_init(ar);
1852
	if (ret) {
1853
		ath10k_err(ar, "failed to initialize CE: %d\n", ret);
1854
		goto err;
1855
	}
1856

M
Michal Kazior 已提交
1857 1858
	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
1859
		ath10k_err(ar, "failed to wait for target to init: %d\n", ret);
1860
		goto err_ce;
M
Michal Kazior 已提交
1861 1862 1863 1864
	}

	ret = ath10k_pci_init_config(ar);
	if (ret) {
1865
		ath10k_err(ar, "failed to setup init config: %d\n", ret);
1866
		goto err_ce;
M
Michal Kazior 已提交
1867
	}
1868 1869 1870

	ret = ath10k_pci_wake_target_cpu(ar);
	if (ret) {
1871
		ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
1872
		goto err_ce;
1873 1874 1875 1876 1877 1878
	}

	return 0;

err_ce:
	ath10k_pci_ce_deinit(ar);
1879
	ath10k_pci_warm_reset(ar);
1880 1881 1882 1883
err:
	return ret;
}

1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
static int ath10k_pci_hif_power_up_warm(struct ath10k *ar)
{
	int i, ret;

	/*
	 * Sometime warm reset succeeds after retries.
	 *
	 * FIXME: It might be possible to tune ath10k_pci_warm_reset() to work
	 * at first try.
	 */
	for (i = 0; i < ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS; i++) {
		ret = __ath10k_pci_hif_power_up(ar, false);
		if (ret == 0)
			break;

1899
		ath10k_warn(ar, "failed to warm reset (attempt %d out of %d): %d\n",
1900 1901 1902 1903 1904 1905
			    i + 1, ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS, ret);
	}

	return ret;
}

1906 1907 1908 1909
static int ath10k_pci_hif_power_up(struct ath10k *ar)
{
	int ret;

1910
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power up\n");
K
Kalle Valo 已提交
1911

1912 1913 1914 1915 1916
	/*
	 * Hardware CUS232 version 2 has some issues with cold reset and the
	 * preferred (and safer) way to perform a device reset is through a
	 * warm reset.
	 *
1917 1918
	 * Warm reset doesn't always work though so fall back to cold reset may
	 * be necessary.
1919
	 */
1920
	ret = ath10k_pci_hif_power_up_warm(ar);
1921
	if (ret) {
1922
		ath10k_warn(ar, "failed to power up target using warm reset: %d\n",
1923 1924
			    ret);

1925 1926 1927
		if (ath10k_pci_reset_mode == ATH10K_PCI_RESET_WARM_ONLY)
			return ret;

1928
		ath10k_warn(ar, "trying cold reset\n");
1929

1930 1931
		ret = __ath10k_pci_hif_power_up(ar, true);
		if (ret) {
1932
			ath10k_err(ar, "failed to power up target using cold reset too (%d)\n",
1933 1934 1935 1936 1937 1938 1939 1940
				   ret);
			return ret;
		}
	}

	return 0;
}

1941 1942
static void ath10k_pci_hif_power_down(struct ath10k *ar)
{
1943
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power down\n");
K
Kalle Valo 已提交
1944

1945
	ath10k_pci_warm_reset(ar);
1946 1947
}

M
Michal Kazior 已提交
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
#ifdef CONFIG_PM

#define ATH10K_PCI_PM_CONTROL 0x44

static int ath10k_pci_hif_suspend(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;

	pci_read_config_dword(pdev, ATH10K_PCI_PM_CONTROL, &val);

	if ((val & 0x000000ff) != 0x3) {
		pci_save_state(pdev);
		pci_disable_device(pdev);
		pci_write_config_dword(pdev, ATH10K_PCI_PM_CONTROL,
				       (val & 0xffffff00) | 0x03);
	}

	return 0;
}

static int ath10k_pci_hif_resume(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;

	pci_read_config_dword(pdev, ATH10K_PCI_PM_CONTROL, &val);

	if ((val & 0x000000ff) != 0) {
		pci_restore_state(pdev);
		pci_write_config_dword(pdev, ATH10K_PCI_PM_CONTROL,
				       val & 0xffffff00);
		/*
		 * Suspend/Resume resets the PCI configuration space,
		 * so we have to re-disable the RETRY_TIMEOUT register (0x41)
		 * to keep PCI Tx retries from interfering with C3 CPU state
		 */
		pci_read_config_dword(pdev, 0x40, &val);

		if ((val & 0x0000ff00) != 0)
			pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
	}

	return 0;
}
#endif

1997
static const struct ath10k_hif_ops ath10k_pci_hif_ops = {
1998
	.tx_sg			= ath10k_pci_hif_tx_sg,
1999 2000 2001 2002 2003 2004
	.exchange_bmi_msg	= ath10k_pci_hif_exchange_bmi_msg,
	.start			= ath10k_pci_hif_start,
	.stop			= ath10k_pci_hif_stop,
	.map_service_to_pipe	= ath10k_pci_hif_map_service_to_pipe,
	.get_default_pipe	= ath10k_pci_hif_get_default_pipe,
	.send_complete_check	= ath10k_pci_hif_send_complete_check,
M
Michal Kazior 已提交
2005
	.set_callbacks		= ath10k_pci_hif_set_callbacks,
2006
	.get_free_queue_number	= ath10k_pci_hif_get_free_queue_number,
2007 2008
	.power_up		= ath10k_pci_hif_power_up,
	.power_down		= ath10k_pci_hif_power_down,
M
Michal Kazior 已提交
2009 2010 2011 2012
#ifdef CONFIG_PM
	.suspend		= ath10k_pci_hif_suspend,
	.resume			= ath10k_pci_hif_resume,
#endif
2013 2014 2015 2016
};

static void ath10k_pci_ce_tasklet(unsigned long ptr)
{
2017
	struct ath10k_pci_pipe *pipe = (struct ath10k_pci_pipe *)ptr;
2018 2019 2020 2021 2022 2023 2024 2025 2026
	struct ath10k_pci *ar_pci = pipe->ar_pci;

	ath10k_ce_per_engine_service(ar_pci->ar, pipe->pipe_num);
}

static void ath10k_msi_err_tasklet(unsigned long data)
{
	struct ath10k *ar = (struct ath10k *)data;

2027
	if (!ath10k_pci_has_fw_crashed(ar)) {
2028
		ath10k_warn(ar, "received unsolicited fw crash interrupt\n");
2029 2030 2031 2032 2033
		return;
	}

	ath10k_pci_fw_crashed_clear(ar);
	ath10k_pci_fw_crashed_dump(ar);
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
}

/*
 * Handler for a per-engine interrupt on a PARTICULAR CE.
 * This is used in cases where each CE has a private MSI interrupt.
 */
static irqreturn_t ath10k_pci_per_engine_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ce_id = irq - ar_pci->pdev->irq - MSI_ASSIGN_CE_INITIAL;

D
Dan Carpenter 已提交
2046
	if (ce_id < 0 || ce_id >= ARRAY_SIZE(ar_pci->pipe_info)) {
2047 2048
		ath10k_warn(ar, "unexpected/invalid irq %d ce_id %d\n", irq,
			    ce_id);
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
		return IRQ_HANDLED;
	}

	/*
	 * NOTE: We are able to derive ce_id from irq because we
	 * use a one-to-one mapping for CE's 0..5.
	 * CE's 6 & 7 do not use interrupts at all.
	 *
	 * This mapping must be kept in sync with the mapping
	 * used by firmware.
	 */
	tasklet_schedule(&ar_pci->pipe_info[ce_id].intr);
	return IRQ_HANDLED;
}

static irqreturn_t ath10k_pci_msi_fw_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	tasklet_schedule(&ar_pci->msi_fw_err);
	return IRQ_HANDLED;
}

/*
 * Top-level interrupt handler for all PCI interrupts from a Target.
 * When a block of MSI interrupts is allocated, this top-level handler
 * is not used; instead, we directly call the correct sub-handler.
 */
static irqreturn_t ath10k_pci_interrupt_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	if (ar_pci->num_msi_intrs == 0) {
2084 2085 2086
		if (!ath10k_pci_irq_pending(ar))
			return IRQ_NONE;

2087
		ath10k_pci_disable_and_clear_legacy_irq(ar);
2088 2089 2090 2091 2092 2093 2094
	}

	tasklet_schedule(&ar_pci->intr_tq);

	return IRQ_HANDLED;
}

2095
static void ath10k_pci_tasklet(unsigned long data)
2096 2097
{
	struct ath10k *ar = (struct ath10k *)data;
2098
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2099

2100 2101
	if (ath10k_pci_has_fw_crashed(ar)) {
		ath10k_pci_fw_crashed_clear(ar);
2102
		ath10k_pci_fw_crashed_dump(ar);
2103
		return;
2104 2105
	}

2106 2107
	ath10k_ce_per_engine_service_any(ar);

2108 2109 2110
	/* Re-enable legacy irq that was disabled in the irq handler */
	if (ar_pci->num_msi_intrs == 0)
		ath10k_pci_enable_legacy_irq(ar);
2111 2112
}

M
Michal Kazior 已提交
2113
static int ath10k_pci_request_irq_msix(struct ath10k *ar)
2114 2115
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
M
Michal Kazior 已提交
2116
	int ret, i;
2117 2118 2119 2120

	ret = request_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW,
			  ath10k_pci_msi_fw_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2121
	if (ret) {
2122
		ath10k_warn(ar, "failed to request MSI-X fw irq %d: %d\n",
2123
			    ar_pci->pdev->irq + MSI_ASSIGN_FW, ret);
2124
		return ret;
2125
	}
2126 2127 2128 2129 2130 2131

	for (i = MSI_ASSIGN_CE_INITIAL; i <= MSI_ASSIGN_CE_MAX; i++) {
		ret = request_irq(ar_pci->pdev->irq + i,
				  ath10k_pci_per_engine_handler,
				  IRQF_SHARED, "ath10k_pci", ar);
		if (ret) {
2132
			ath10k_warn(ar, "failed to request MSI-X ce irq %d: %d\n",
2133 2134
				    ar_pci->pdev->irq + i, ret);

M
Michal Kazior 已提交
2135 2136
			for (i--; i >= MSI_ASSIGN_CE_INITIAL; i--)
				free_irq(ar_pci->pdev->irq + i, ar);
2137

M
Michal Kazior 已提交
2138
			free_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW, ar);
2139 2140 2141 2142 2143 2144 2145
			return ret;
		}
	}

	return 0;
}

M
Michal Kazior 已提交
2146
static int ath10k_pci_request_irq_msi(struct ath10k *ar)
2147 2148 2149 2150 2151 2152 2153
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
M
Michal Kazior 已提交
2154
	if (ret) {
2155
		ath10k_warn(ar, "failed to request MSI irq %d: %d\n",
M
Michal Kazior 已提交
2156
			    ar_pci->pdev->irq, ret);
2157 2158 2159 2160 2161 2162
		return ret;
	}

	return 0;
}

M
Michal Kazior 已提交
2163
static int ath10k_pci_request_irq_legacy(struct ath10k *ar)
2164 2165 2166 2167 2168 2169 2170
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2171
	if (ret) {
2172
		ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
M
Michal Kazior 已提交
2173
			    ar_pci->pdev->irq, ret);
2174
		return ret;
2175
	}
2176 2177 2178 2179

	return 0;
}

M
Michal Kazior 已提交
2180 2181 2182
static int ath10k_pci_request_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2183

M
Michal Kazior 已提交
2184 2185 2186 2187 2188 2189 2190 2191
	switch (ar_pci->num_msi_intrs) {
	case 0:
		return ath10k_pci_request_irq_legacy(ar);
	case 1:
		return ath10k_pci_request_irq_msi(ar);
	case MSI_NUM_REQUEST:
		return ath10k_pci_request_irq_msix(ar);
	}
2192

2193
	ath10k_warn(ar, "unknown irq configuration upon request\n");
M
Michal Kazior 已提交
2194
	return -EINVAL;
2195 2196
}

M
Michal Kazior 已提交
2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
static void ath10k_pci_free_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	/* There's at least one interrupt irregardless whether its legacy INTR
	 * or MSI or MSI-X */
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		free_irq(ar_pci->pdev->irq + i, ar);
}

static void ath10k_pci_init_irq_tasklets(struct ath10k *ar)
2209 2210 2211 2212
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

M
Michal Kazior 已提交
2213
	tasklet_init(&ar_pci->intr_tq, ath10k_pci_tasklet, (unsigned long)ar);
2214
	tasklet_init(&ar_pci->msi_fw_err, ath10k_msi_err_tasklet,
M
Michal Kazior 已提交
2215
		     (unsigned long)ar);
2216 2217 2218

	for (i = 0; i < CE_COUNT; i++) {
		ar_pci->pipe_info[i].ar_pci = ar_pci;
M
Michal Kazior 已提交
2219
		tasklet_init(&ar_pci->pipe_info[i].intr, ath10k_pci_ce_tasklet,
2220 2221
			     (unsigned long)&ar_pci->pipe_info[i]);
	}
M
Michal Kazior 已提交
2222 2223 2224 2225 2226 2227
}

static int ath10k_pci_init_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;
2228

M
Michal Kazior 已提交
2229
	ath10k_pci_init_irq_tasklets(ar);
2230

2231
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_AUTO)
2232 2233
		ath10k_info(ar, "limiting irq mode to: %d\n",
			    ath10k_pci_irq_mode);
2234

M
Michal Kazior 已提交
2235
	/* Try MSI-X */
M
Michal Kazior 已提交
2236
	if (ath10k_pci_irq_mode == ATH10K_PCI_IRQ_AUTO) {
2237
		ar_pci->num_msi_intrs = MSI_NUM_REQUEST;
2238 2239 2240
		ret = pci_enable_msi_range(ar_pci->pdev, ar_pci->num_msi_intrs,
							 ar_pci->num_msi_intrs);
		if (ret > 0)
2241
			return 0;
2242

2243
		/* fall-through */
2244 2245
	}

M
Michal Kazior 已提交
2246
	/* Try MSI */
2247 2248 2249
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_LEGACY) {
		ar_pci->num_msi_intrs = 1;
		ret = pci_enable_msi(ar_pci->pdev);
2250
		if (ret == 0)
2251
			return 0;
2252

2253
		/* fall-through */
2254 2255
	}

M
Michal Kazior 已提交
2256 2257 2258 2259 2260 2261 2262 2263 2264
	/* Try legacy irq
	 *
	 * A potential race occurs here: The CORE_BASE write
	 * depends on target correctly decoding AXI address but
	 * host won't know when target writes BAR to CORE_CTRL.
	 * This write might get lost if target has NOT written BAR.
	 * For now, fix the race by repeating the write in below
	 * synchronization checking. */
	ar_pci->num_msi_intrs = 0;
2265

M
Michal Kazior 已提交
2266 2267 2268 2269
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	return 0;
2270 2271
}

2272
static void ath10k_pci_deinit_irq_legacy(struct ath10k *ar)
2273
{
M
Michal Kazior 已提交
2274 2275
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
2276 2277
}

M
Michal Kazior 已提交
2278
static int ath10k_pci_deinit_irq(struct ath10k *ar)
2279 2280 2281
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

M
Michal Kazior 已提交
2282 2283
	switch (ar_pci->num_msi_intrs) {
	case 0:
2284 2285
		ath10k_pci_deinit_irq_legacy(ar);
		return 0;
M
Michal Kazior 已提交
2286 2287 2288
	case 1:
		/* fall-through */
	case MSI_NUM_REQUEST:
2289
		pci_disable_msi(ar_pci->pdev);
M
Michal Kazior 已提交
2290
		return 0;
2291 2292
	default:
		pci_disable_msi(ar_pci->pdev);
M
Michal Kazior 已提交
2293 2294
	}

2295
	ath10k_warn(ar, "unknown irq configuration upon deinit\n");
M
Michal Kazior 已提交
2296
	return -EINVAL;
2297 2298
}

2299
static int ath10k_pci_wait_for_target_init(struct ath10k *ar)
2300 2301
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2302 2303
	unsigned long timeout;
	u32 val;
2304

2305
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot waiting target to initialise\n");
K
Kalle Valo 已提交
2306

2307 2308 2309 2310 2311
	timeout = jiffies + msecs_to_jiffies(ATH10K_PCI_TARGET_WAIT);

	do {
		val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);

2312 2313
		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target indicator %x\n",
			   val);
K
Kalle Valo 已提交
2314

2315 2316 2317 2318
		/* target should never return this */
		if (val == 0xffffffff)
			continue;

2319 2320 2321 2322
		/* the device has crashed so don't bother trying anymore */
		if (val & FW_IND_EVENT_PENDING)
			break;

2323 2324 2325
		if (val & FW_IND_INITIALIZED)
			break;

2326 2327
		if (ar_pci->num_msi_intrs == 0)
			/* Fix potential race by repeating CORE_BASE writes */
2328 2329 2330 2331
			ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
					   PCIE_INTR_ENABLE_ADDRESS,
					   PCIE_INTR_FIRMWARE_MASK |
					   PCIE_INTR_CE_MASK_ALL);
2332

2333
		mdelay(10);
2334
	} while (time_before(jiffies, timeout));
2335

2336
	if (val == 0xffffffff) {
2337
		ath10k_err(ar, "failed to read device register, device is gone\n");
2338
		return -EIO;
2339 2340
	}

2341
	if (val & FW_IND_EVENT_PENDING) {
2342
		ath10k_warn(ar, "device has crashed during init\n");
2343
		ath10k_pci_fw_crashed_clear(ar);
2344
		ath10k_pci_fw_crashed_dump(ar);
2345
		return -ECOMM;
2346 2347
	}

2348
	if (!(val & FW_IND_INITIALIZED)) {
2349
		ath10k_err(ar, "failed to receive initialized event from target: %08x\n",
2350
			   val);
2351
		return -ETIMEDOUT;
2352 2353
	}

2354
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target initialised\n");
2355
	return 0;
2356 2357
}

2358
static int ath10k_pci_cold_reset(struct ath10k *ar)
2359
{
2360
	int i;
2361 2362
	u32 val;

2363
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset\n");
K
Kalle Valo 已提交
2364

2365
	/* Put Target, including PCIe, into RESET. */
2366
	val = ath10k_pci_reg_read32(ar, SOC_GLOBAL_RESET_ADDRESS);
2367
	val |= 1;
2368
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2369 2370

	for (i = 0; i < ATH_PCI_RESET_WAIT_MAX; i++) {
2371
		if (ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS) &
2372 2373 2374 2375 2376 2377 2378
					  RTC_STATE_COLD_RESET_MASK)
			break;
		msleep(1);
	}

	/* Pull Target, including PCIe, out of RESET. */
	val &= ~1;
2379
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2380 2381

	for (i = 0; i < ATH_PCI_RESET_WAIT_MAX; i++) {
2382
		if (!(ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS) &
2383 2384 2385 2386 2387
					    RTC_STATE_COLD_RESET_MASK))
			break;
		msleep(1);
	}

2388
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset complete\n");
K
Kalle Valo 已提交
2389

2390
	return 0;
2391 2392
}

2393
static int ath10k_pci_claim(struct ath10k *ar)
2394
{
2395 2396 2397 2398
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 lcr_val;
	int ret;
2399 2400 2401 2402 2403

	pci_set_drvdata(pdev, ar);

	ret = pci_enable_device(pdev);
	if (ret) {
2404
		ath10k_err(ar, "failed to enable pci device: %d\n", ret);
2405
		return ret;
2406 2407 2408 2409
	}

	ret = pci_request_region(pdev, BAR_NUM, "ath");
	if (ret) {
2410
		ath10k_err(ar, "failed to request region BAR%d: %d\n", BAR_NUM,
2411
			   ret);
2412 2413 2414
		goto err_device;
	}

2415
	/* Target expects 32 bit DMA. Enforce it. */
2416 2417
	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2418
		ath10k_err(ar, "failed to set dma mask to 32-bit: %d\n", ret);
2419 2420 2421 2422 2423
		goto err_region;
	}

	ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2424
		ath10k_err(ar, "failed to set consistent dma mask to 32-bit: %d\n",
2425
			   ret);
2426 2427 2428 2429 2430
		goto err_region;
	}

	pci_set_master(pdev);

2431
	/* Workaround: Disable ASPM */
2432 2433 2434 2435
	pci_read_config_dword(pdev, 0x80, &lcr_val);
	pci_write_config_dword(pdev, 0x80, (lcr_val & 0xffffff00));

	/* Arrange for access to Target SoC registers. */
2436 2437
	ar_pci->mem = pci_iomap(pdev, BAR_NUM, 0);
	if (!ar_pci->mem) {
2438
		ath10k_err(ar, "failed to iomap BAR%d\n", BAR_NUM);
2439 2440 2441 2442
		ret = -EIO;
		goto err_master;
	}

2443
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot pci_mem 0x%p\n", ar_pci->mem);
2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
	return 0;

err_master:
	pci_clear_master(pdev);

err_region:
	pci_release_region(pdev, BAR_NUM);

err_device:
	pci_disable_device(pdev);

	return ret;
}

static void ath10k_pci_release(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;

	pci_iounmap(pdev, ar_pci->mem);
	pci_release_region(pdev, BAR_NUM);
	pci_clear_master(pdev);
	pci_disable_device(pdev);
}

static int ath10k_pci_probe(struct pci_dev *pdev,
			    const struct pci_device_id *pci_dev)
{
	int ret = 0;
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
	u32 chip_id;

	ar = ath10k_core_create(sizeof(*ar_pci), &pdev->dev,
				&ath10k_pci_hif_ops);
	if (!ar) {
2480
		dev_err(&pdev->dev, "failed to allocate core\n");
2481 2482 2483
		return -ENOMEM;
	}

2484 2485
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci probe\n");

2486 2487 2488 2489
	ar_pci = ath10k_pci_priv(ar);
	ar_pci->pdev = pdev;
	ar_pci->dev = &pdev->dev;
	ar_pci->ar = ar;
2490 2491

	spin_lock_init(&ar_pci->ce_lock);
2492 2493
	setup_timer(&ar_pci->rx_post_retry, ath10k_pci_rx_replenish_retry,
		    (unsigned long)ar);
2494

2495 2496
	ret = ath10k_pci_claim(ar);
	if (ret) {
2497
		ath10k_err(ar, "failed to claim device: %d\n", ret);
2498 2499 2500
		goto err_core_destroy;
	}

2501
	ret = ath10k_pci_wake(ar);
2502
	if (ret) {
2503
		ath10k_err(ar, "failed to wake up: %d\n", ret);
2504
		goto err_release;
2505 2506
	}

2507
	chip_id = ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
2508
	if (chip_id == 0xffffffff) {
2509
		ath10k_err(ar, "failed to get chip id\n");
2510 2511
		goto err_sleep;
	}
2512

2513 2514
	ret = ath10k_pci_alloc_ce(ar);
	if (ret) {
2515 2516
		ath10k_err(ar, "failed to allocate copy engine pipes: %d\n",
			   ret);
2517
		goto err_sleep;
2518 2519
	}

2520 2521 2522 2523
	ath10k_pci_ce_deinit(ar);

	ret = ath10k_ce_disable_interrupts(ar);
	if (ret) {
2524
		ath10k_err(ar, "failed to disable copy engine interrupts: %d\n",
2525 2526 2527 2528
			   ret);
		goto err_free_ce;
	}

2529 2530 2531 2532 2533 2534 2535
	/* Workaround: There's no known way to mask all possible interrupts via
	 * device CSR. The only way to make sure device doesn't assert
	 * interrupts is to reset it. Interrupts are then disabled on host
	 * after handlers are registered.
	 */
	ath10k_pci_warm_reset(ar);

2536 2537
	ret = ath10k_pci_init_irq(ar);
	if (ret) {
2538
		ath10k_err(ar, "failed to init irqs: %d\n", ret);
2539 2540 2541
		goto err_free_ce;
	}

2542
	ath10k_info(ar, "pci irq %s interrupts %d irq_mode %d reset_mode %d\n",
2543 2544 2545
		    ath10k_pci_get_irq_method(ar), ar_pci->num_msi_intrs,
		    ath10k_pci_irq_mode, ath10k_pci_reset_mode);

2546 2547
	ret = ath10k_pci_request_irq(ar);
	if (ret) {
2548
		ath10k_warn(ar, "failed to request irqs: %d\n", ret);
2549 2550 2551 2552 2553 2554
		goto err_deinit_irq;
	}

	/* This shouldn't race as the device has been reset above. */
	ath10k_pci_irq_disable(ar);

2555
	ret = ath10k_core_register(ar, chip_id);
2556
	if (ret) {
2557
		ath10k_err(ar, "failed to register driver core: %d\n", ret);
2558
		goto err_free_irq;
2559 2560 2561 2562
	}

	return 0;

2563 2564 2565
err_free_irq:
	ath10k_pci_free_irq(ar);

2566 2567 2568
err_deinit_irq:
	ath10k_pci_deinit_irq(ar);

2569 2570
err_free_ce:
	ath10k_pci_free_ce(ar);
2571

2572 2573
err_sleep:
	ath10k_pci_sleep(ar);
2574 2575 2576 2577

err_release:
	ath10k_pci_release(ar);

M
Michal Kazior 已提交
2578
err_core_destroy:
2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
	ath10k_core_destroy(ar);

	return ret;
}

static void ath10k_pci_remove(struct pci_dev *pdev)
{
	struct ath10k *ar = pci_get_drvdata(pdev);
	struct ath10k_pci *ar_pci;

2589
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci remove\n");
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599

	if (!ar)
		return;

	ar_pci = ath10k_pci_priv(ar);

	if (!ar_pci)
		return;

	ath10k_core_unregister(ar);
2600
	ath10k_pci_free_irq(ar);
2601 2602
	ath10k_pci_deinit_irq(ar);
	ath10k_pci_ce_deinit(ar);
2603
	ath10k_pci_free_ce(ar);
2604
	ath10k_pci_sleep(ar);
2605
	ath10k_pci_release(ar);
2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623
	ath10k_core_destroy(ar);
}

MODULE_DEVICE_TABLE(pci, ath10k_pci_id_table);

static struct pci_driver ath10k_pci_driver = {
	.name = "ath10k_pci",
	.id_table = ath10k_pci_id_table,
	.probe = ath10k_pci_probe,
	.remove = ath10k_pci_remove,
};

static int __init ath10k_pci_init(void)
{
	int ret;

	ret = pci_register_driver(&ath10k_pci_driver);
	if (ret)
2624 2625
		printk(KERN_ERR "failed to register ath10k pci driver: %d\n",
		       ret);
2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640

	return ret;
}
module_init(ath10k_pci_init);

static void __exit ath10k_pci_exit(void)
{
	pci_unregister_driver(&ath10k_pci_driver);
}

module_exit(ath10k_pci_exit);

MODULE_AUTHOR("Qualcomm Atheros");
MODULE_DESCRIPTION("Driver support for Atheros QCA988X PCIe devices");
MODULE_LICENSE("Dual BSD/GPL");
2641
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_FW_3_FILE);
2642
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_BOARD_DATA_FILE);