pci.c 79.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (c) 2005-2011 Atheros Communications Inc.
 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/pci.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
22
#include <linux/bitops.h>
23 24 25 26 27 28 29 30 31 32 33 34 35

#include "core.h"
#include "debug.h"

#include "targaddrs.h"
#include "bmi.h"

#include "hif.h"
#include "htc.h"

#include "ce.h"
#include "pci.h"

36 37 38 39 40
enum ath10k_pci_reset_mode {
	ATH10K_PCI_RESET_AUTO = 0,
	ATH10K_PCI_RESET_WARM_ONLY = 1,
};

41
static unsigned int ath10k_pci_irq_mode = ATH10K_PCI_IRQ_AUTO;
42
static unsigned int ath10k_pci_reset_mode = ATH10K_PCI_RESET_AUTO;
43 44 45 46

module_param_named(irq_mode, ath10k_pci_irq_mode, uint, 0644);
MODULE_PARM_DESC(irq_mode, "0: auto, 1: legacy, 2: msi (default: 0)");

47 48 49
module_param_named(reset_mode, ath10k_pci_reset_mode, uint, 0644);
MODULE_PARM_DESC(reset_mode, "0: auto, 1: warm only (default: 0)");

50 51
/* how long wait to wait for target to initialise, in ms */
#define ATH10K_PCI_TARGET_WAIT 3000
52
#define ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS 3
53

54
static const struct pci_device_id ath10k_pci_id_table[] = {
55
	{ PCI_VDEVICE(ATHEROS, QCA988X_2_0_DEVICE_ID) }, /* PCI-E QCA988X V2 */
M
Michal Kazior 已提交
56
	{ PCI_VDEVICE(ATHEROS, QCA6164_2_1_DEVICE_ID) }, /* PCI-E QCA6164 V2.1 */
M
Michal Kazior 已提交
57
	{ PCI_VDEVICE(ATHEROS, QCA6174_2_1_DEVICE_ID) }, /* PCI-E QCA6174 V2.1 */
58
	{ PCI_VDEVICE(ATHEROS, QCA99X0_2_0_DEVICE_ID) }, /* PCI-E QCA99X0 V2 */
59
	{ PCI_VDEVICE(ATHEROS, QCA9984_1_0_DEVICE_ID) }, /* PCI-E QCA9984 V1 */
60
	{ PCI_VDEVICE(ATHEROS, QCA9377_1_0_DEVICE_ID) }, /* PCI-E QCA9377 V1 */
61 62 63
	{0}
};

64 65 66 67 68 69
static const struct ath10k_pci_supp_chip ath10k_pci_supp_chips[] = {
	/* QCA988X pre 2.0 chips are not supported because they need some nasty
	 * hacks. ath10k doesn't have them and these devices crash horribly
	 * because of that.
	 */
	{ QCA988X_2_0_DEVICE_ID, QCA988X_HW_2_0_CHIP_ID_REV },
M
Michal Kazior 已提交
70 71 72 73 74 75 76

	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },

M
Michal Kazior 已提交
77 78 79 80 81
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },
M
Michal Kazior 已提交
82

83
	{ QCA99X0_2_0_DEVICE_ID, QCA99X0_HW_2_0_CHIP_ID_REV },
84

85 86
	{ QCA9984_1_0_DEVICE_ID, QCA9984_HW_1_0_CHIP_ID_REV },

87
	{ QCA9377_1_0_DEVICE_ID, QCA9377_HW_1_0_CHIP_ID_REV },
88
	{ QCA9377_1_0_DEVICE_ID, QCA9377_HW_1_1_CHIP_ID_REV },
89

90 91
};

92
static void ath10k_pci_buffer_cleanup(struct ath10k *ar);
93
static int ath10k_pci_cold_reset(struct ath10k *ar);
94
static int ath10k_pci_safe_chip_reset(struct ath10k *ar);
M
Michal Kazior 已提交
95 96 97 98
static int ath10k_pci_init_irq(struct ath10k *ar);
static int ath10k_pci_deinit_irq(struct ath10k *ar);
static int ath10k_pci_request_irq(struct ath10k *ar);
static void ath10k_pci_free_irq(struct ath10k *ar);
99 100 101
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer);
102
static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar);
103
static void ath10k_pci_htc_tx_cb(struct ath10k_ce_pipe *ce_state);
104
static void ath10k_pci_htc_rx_cb(struct ath10k_ce_pipe *ce_state);
105 106
static void ath10k_pci_htt_tx_cb(struct ath10k_ce_pipe *ce_state);
static void ath10k_pci_htt_rx_cb(struct ath10k_ce_pipe *ce_state);
107
static void ath10k_pci_htt_htc_rx_cb(struct ath10k_ce_pipe *ce_state);
108
static void ath10k_pci_pktlog_rx_cb(struct ath10k_ce_pipe *ce_state);
109

110
static struct ce_attr host_ce_config_wlan[] = {
111 112 113 114 115 116
	/* CE0: host->target HTC control and raw streams */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 16,
		.src_sz_max = 256,
		.dest_nentries = 0,
117
		.send_cb = ath10k_pci_htc_tx_cb,
118 119 120 121 122 123
	},

	/* CE1: target->host HTT + HTC control */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
124
		.src_sz_max = 2048,
125
		.dest_nentries = 512,
126
		.recv_cb = ath10k_pci_htt_htc_rx_cb,
127 128 129 130 131 132 133
	},

	/* CE2: target->host WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
134
		.dest_nentries = 128,
135
		.recv_cb = ath10k_pci_htc_rx_cb,
136 137 138 139 140 141 142 143
	},

	/* CE3: host->target WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 32,
		.src_sz_max = 2048,
		.dest_nentries = 0,
144
		.send_cb = ath10k_pci_htc_tx_cb,
145 146 147 148 149 150 151 152
	},

	/* CE4: host->target HTT */
	{
		.flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR,
		.src_nentries = CE_HTT_H2T_MSG_SRC_NENTRIES,
		.src_sz_max = 256,
		.dest_nentries = 0,
153
		.send_cb = ath10k_pci_htt_tx_cb,
154 155
	},

156
	/* CE5: target->host HTT (HIF->HTT) */
157 158 159
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
160 161 162
		.src_sz_max = 512,
		.dest_nentries = 512,
		.recv_cb = ath10k_pci_htt_rx_cb,
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
	},

	/* CE6: target autonomous hif_memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE7: ce_diag, the Diagnostic Window */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 2,
		.src_sz_max = DIAG_TRANSFER_LIMIT,
		.dest_nentries = 2,
	},
180 181 182 183 184 185 186

	/* CE8: target->host pktlog */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
		.dest_nentries = 128,
187
		.recv_cb = ath10k_pci_pktlog_rx_cb,
188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
	},

	/* CE9 target autonomous qcache memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE10: target autonomous hif memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE11: target autonomous hif memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},
213 214 215
};

/* Target firmware's Copy Engine configuration. */
216
static struct ce_pipe_config target_ce_config_wlan[] = {
217 218
	/* CE0: host->target HTC control and raw streams */
	{
219 220 221 222 223 224
		.pipenum = __cpu_to_le32(0),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
225 226 227 228
	},

	/* CE1: target->host HTT + HTC control */
	{
229 230 231
		.pipenum = __cpu_to_le32(1),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(32),
232
		.nbytes_max = __cpu_to_le32(2048),
233 234
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
235 236 237 238
	},

	/* CE2: target->host WMI */
	{
239 240
		.pipenum = __cpu_to_le32(2),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
241
		.nentries = __cpu_to_le32(64),
242 243 244
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
245 246 247 248
	},

	/* CE3: host->target WMI */
	{
249 250 251 252 253 254
		.pipenum = __cpu_to_le32(3),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
255 256 257 258
	},

	/* CE4: host->target HTT */
	{
259 260 261 262 263 264
		.pipenum = __cpu_to_le32(4),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(256),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
265 266
	},

267
	/* NB: 50% of src nentries, since tx has 2 frags */
268

269
	/* CE5: target->host HTT (HIF->HTT) */
270
	{
271
		.pipenum = __cpu_to_le32(5),
272
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
273
		.nentries = __cpu_to_le32(32),
274
		.nbytes_max = __cpu_to_le32(512),
275 276
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
277 278 279 280
	},

	/* CE6: Reserved for target autonomous hif_memcpy */
	{
281 282 283 284 285 286
		.pipenum = __cpu_to_le32(6),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(4096),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
287 288
	},

289
	/* CE7 used only by Host */
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
	{
		.pipenum = __cpu_to_le32(7),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(0),
		.nbytes_max = __cpu_to_le32(0),
		.flags = __cpu_to_le32(0),
		.reserved = __cpu_to_le32(0),
	},

	/* CE8 target->host packtlog */
	{
		.pipenum = __cpu_to_le32(8),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(64),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
		.reserved = __cpu_to_le32(0),
	},

	/* CE9 target autonomous qcache memcpy */
	{
		.pipenum = __cpu_to_le32(9),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
		.reserved = __cpu_to_le32(0),
	},

	/* It not necessary to send target wlan configuration for CE10 & CE11
	 * as these CEs are not actively used in target.
	 */
322 323
};

M
Michal Kazior 已提交
324 325 326 327 328
/*
 * Map from service/endpoint to Copy Engine.
 * This table is derived from the CE_PCI TABLE, above.
 * It is passed to the Target at startup for use by firmware.
 */
329
static struct service_to_pipe target_service_to_ce_map_wlan[] = {
M
Michal Kazior 已提交
330
	{
331 332 333
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
334 335
	},
	{
336 337 338
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
339 340
	},
	{
341 342 343
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
344 345
	},
	{
346 347 348
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
349 350
	},
	{
351 352 353
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
354 355
	},
	{
356 357 358
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
359 360
	},
	{
361 362 363
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
364 365
	},
	{
366 367 368
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
369 370
	},
	{
371 372 373
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
374 375
	},
	{
376 377 378
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
379 380
	},
	{
381 382 383
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
384 385
	},
	{
386 387 388
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
389
	},
390 391 392 393
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
394
	},
395 396 397 398
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
399 400
	},
	{
401 402 403
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(4),
M
Michal Kazior 已提交
404 405
	},
	{
406 407
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
408
		__cpu_to_le32(5),
M
Michal Kazior 已提交
409 410 411 412
	},

	/* (Additions here) */

413 414 415 416
	{ /* must be last */
		__cpu_to_le32(0),
		__cpu_to_le32(0),
		__cpu_to_le32(0),
M
Michal Kazior 已提交
417 418 419
	},
};

420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
static bool ath10k_pci_is_awake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val = ioread32(ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
			   RTC_STATE_ADDRESS);

	return RTC_STATE_V_GET(val) == RTC_STATE_V_ON;
}

static void __ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_V_MASK,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
}

static void __ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_RESET,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
	ar_pci->ps_awake = false;
}

static int ath10k_pci_wake_wait(struct ath10k *ar)
{
	int tot_delay = 0;
	int curr_delay = 5;

	while (tot_delay < PCIE_WAKE_TIMEOUT) {
464 465 466 467
		if (ath10k_pci_is_awake(ar)) {
			if (tot_delay > PCIE_WAKE_LATE_US)
				ath10k_warn(ar, "device wakeup took %d ms which is unusally long, otherwise it works normally.\n",
					    tot_delay / 1000);
468
			return 0;
469
		}
470 471 472 473 474 475 476 477 478 479 480

		udelay(curr_delay);
		tot_delay += curr_delay;

		if (curr_delay < 50)
			curr_delay += 5;
	}

	return -ETIMEDOUT;
}

481 482 483 484 485 486
static int ath10k_pci_force_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;
	int ret = 0;

487 488 489
	if (ar_pci->pci_ps)
		return ret;

490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	if (!ar_pci->ps_awake) {
		iowrite32(PCIE_SOC_WAKE_V_MASK,
			  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
			  PCIE_SOC_WAKE_ADDRESS);

		ret = ath10k_pci_wake_wait(ar);
		if (ret == 0)
			ar_pci->ps_awake = true;
	}

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);

	return ret;
}

static void ath10k_pci_force_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	iowrite32(PCIE_SOC_WAKE_RESET,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
	ar_pci->ps_awake = false;

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

522 523 524 525 526 527
static int ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;
	int ret = 0;

528 529 530
	if (ar_pci->pci_ps == 0)
		return ret;

531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	/* This function can be called very frequently. To avoid excessive
	 * CPU stalls for MMIO reads use a cache var to hold the device state.
	 */
	if (!ar_pci->ps_awake) {
		__ath10k_pci_wake(ar);

		ret = ath10k_pci_wake_wait(ar);
		if (ret == 0)
			ar_pci->ps_awake = true;
	}

	if (ret == 0) {
		ar_pci->ps_wake_refcount++;
		WARN_ON(ar_pci->ps_wake_refcount == 0);
	}

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);

	return ret;
}

static void ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

562 563 564
	if (ar_pci->pci_ps == 0)
		return;

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (WARN_ON(ar_pci->ps_wake_refcount == 0))
		goto skip;

	ar_pci->ps_wake_refcount--;

	mod_timer(&ar_pci->ps_timer, jiffies +
		  msecs_to_jiffies(ATH10K_PCI_SLEEP_GRACE_PERIOD_MSEC));

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_ps_timer(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps timer refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (ar_pci->ps_wake_refcount > 0)
		goto skip;

	__ath10k_pci_sleep(ar);

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_sleep_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

607 608 609 610 611
	if (ar_pci->pci_ps == 0) {
		ath10k_pci_force_sleep(ar);
		return;
	}

612 613 614 615 616 617 618 619
	del_timer_sync(&ar_pci->ps_timer);

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	__ath10k_pci_sleep(ar);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

620
static void ath10k_bus_pci_write32(struct ath10k *ar, u32 offset, u32 value)
621 622 623 624
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

625 626 627 628 629 630
	if (unlikely(offset + sizeof(value) > ar_pci->mem_len)) {
		ath10k_warn(ar, "refusing to write mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
			    offset, offset + sizeof(value), ar_pci->mem_len);
		return;
	}

631 632 633 634 635 636 637 638 639 640 641
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for write32 of 0x%08x at 0x%08x: %d\n",
			    value, offset, ret);
		return;
	}

	iowrite32(value, ar_pci->mem + offset);
	ath10k_pci_sleep(ar);
}

642
static u32 ath10k_bus_pci_read32(struct ath10k *ar, u32 offset)
643 644 645 646 647
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val;
	int ret;

648 649 650 651 652 653
	if (unlikely(offset + sizeof(val) > ar_pci->mem_len)) {
		ath10k_warn(ar, "refusing to read mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
			    offset, offset + sizeof(val), ar_pci->mem_len);
		return 0;
	}

654 655 656 657 658 659 660 661 662 663 664 665 666
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for read32 at 0x%08x: %d\n",
			    offset, ret);
		return 0xffffffff;
	}

	val = ioread32(ar_pci->mem + offset);
	ath10k_pci_sleep(ar);

	return val;
}

667 668 669 670 671 672 673 674 675 676 677 678 679 680
inline void ath10k_pci_write32(struct ath10k *ar, u32 offset, u32 value)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	ar_pci->bus_ops->write32(ar, offset, value);
}

inline u32 ath10k_pci_read32(struct ath10k *ar, u32 offset)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	return ar_pci->bus_ops->read32(ar, offset);
}

681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700
u32 ath10k_pci_soc_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
}

void ath10k_pci_soc_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + addr, val);
}

u32 ath10k_pci_reg_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, PCIE_LOCAL_BASE_ADDRESS + addr);
}

void ath10k_pci_reg_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, PCIE_LOCAL_BASE_ADDRESS + addr, val);
}

701
bool ath10k_pci_irq_pending(struct ath10k *ar)
702 703 704 705 706 707 708 709 710 711 712 713
{
	u32 cause;

	/* Check if the shared legacy irq is for us */
	cause = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				  PCIE_INTR_CAUSE_ADDRESS);
	if (cause & (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL))
		return true;

	return false;
}

714
void ath10k_pci_disable_and_clear_legacy_irq(struct ath10k *ar)
715 716 717 718 719 720 721 722 723 724 725
{
	/* IMPORTANT: INTR_CLR register has to be set after
	 * INTR_ENABLE is set to 0, otherwise interrupt can not be
	 * really cleared. */
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_CLR_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
726 727
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
728 729
}

730
void ath10k_pci_enable_legacy_irq(struct ath10k *ar)
731 732 733 734 735 736 737
{
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
738 739
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
740 741
}

742
static inline const char *ath10k_pci_get_irq_method(struct ath10k *ar)
743 744 745
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

746
	if (ar_pci->oper_irq_mode == ATH10K_PCI_IRQ_MSI)
747
		return "msi";
748 749

	return "legacy";
750 751
}

752
static int __ath10k_pci_rx_post_buf(struct ath10k_pci_pipe *pipe)
753
{
754
	struct ath10k *ar = pipe->hif_ce_state;
755
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
756 757 758
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	struct sk_buff *skb;
	dma_addr_t paddr;
759 760
	int ret;

761 762 763 764 765 766 767 768 769 770
	skb = dev_alloc_skb(pipe->buf_sz);
	if (!skb)
		return -ENOMEM;

	WARN_ONCE((unsigned long)skb->data & 3, "unaligned skb");

	paddr = dma_map_single(ar->dev, skb->data,
			       skb->len + skb_tailroom(skb),
			       DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(ar->dev, paddr))) {
771
		ath10k_warn(ar, "failed to dma map pci rx buf\n");
772 773 774 775
		dev_kfree_skb_any(skb);
		return -EIO;
	}

776
	ATH10K_SKB_RXCB(skb)->paddr = paddr;
777

778
	spin_lock_bh(&ar_pci->ce_lock);
779
	ret = __ath10k_ce_rx_post_buf(ce_pipe, skb, paddr);
780
	spin_unlock_bh(&ar_pci->ce_lock);
781
	if (ret) {
782 783 784
		dma_unmap_single(ar->dev, paddr, skb->len + skb_tailroom(skb),
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(skb);
785 786 787 788 789 790
		return ret;
	}

	return 0;
}

791
static void ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
792
{
793 794 795 796 797 798 799 800 801 802 803
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	int ret, num;

	if (pipe->buf_sz == 0)
		return;

	if (!ce_pipe->dest_ring)
		return;

804
	spin_lock_bh(&ar_pci->ce_lock);
805
	num = __ath10k_ce_rx_num_free_bufs(ce_pipe);
806
	spin_unlock_bh(&ar_pci->ce_lock);
807 808

	while (num >= 0) {
809 810
		ret = __ath10k_pci_rx_post_buf(pipe);
		if (ret) {
811 812
			if (ret == -ENOSPC)
				break;
813
			ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
814 815 816 817
			mod_timer(&ar_pci->rx_post_retry, jiffies +
				  ATH10K_PCI_RX_POST_RETRY_MS);
			break;
		}
818
		num--;
819 820 821
	}
}

822
void ath10k_pci_rx_post(struct ath10k *ar)
823 824 825 826 827
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	for (i = 0; i < CE_COUNT; i++)
828
		ath10k_pci_rx_post_pipe(&ar_pci->pipe_info[i]);
829 830
}

831
void ath10k_pci_rx_replenish_retry(unsigned long ptr)
832 833 834 835
{
	struct ath10k *ar = (void *)ptr;

	ath10k_pci_rx_post(ar);
836 837
}

838 839 840 841 842 843 844
static u32 ath10k_pci_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
{
	u32 val = 0;

	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
845
	case ATH10K_HW_QCA9377:
846 847
		val = (ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					  CORE_CTRL_ADDRESS) &
848
		       0x7ff) << 21;
849 850
		break;
	case ATH10K_HW_QCA99X0:
851
	case ATH10K_HW_QCA9984:
852
	case ATH10K_HW_QCA4019:
853 854 855 856 857 858 859 860
		val = ath10k_pci_read32(ar, PCIE_BAR_REG_ADDRESS);
		break;
	}

	val |= 0x100000 | (addr & 0xfffff);
	return val;
}

861 862 863 864 865 866 867 868 869 870
/*
 * Diagnostic read/write access is provided for startup/config/debug usage.
 * Caller must guarantee proper alignment, when applicable, and single user
 * at any moment.
 */
static int ath10k_pci_diag_read_mem(struct ath10k *ar, u32 address, void *data,
				    int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
871
	u32 *buf;
872
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
873
	struct ath10k_ce_pipe *ce_diag;
874 875 876 877 878 879
	/* Host buffer address in CE space */
	u32 ce_data;
	dma_addr_t ce_data_base = 0;
	void *data_buf = NULL;
	int i;

K
Kalle Valo 已提交
880 881
	spin_lock_bh(&ar_pci->ce_lock);

882 883 884 885 886 887 888 889 890
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed from Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
891 892 893 894
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
895 896 897 898 899 900 901 902 903 904 905 906 907

	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}
	memset(data_buf, 0, orig_nbytes);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		nbytes = min_t(unsigned int, remaining_bytes,
			       DIAG_TRANSFER_LIMIT);

908
		ret = __ath10k_ce_rx_post_buf(ce_diag, &ce_data, ce_data);
909 910 911 912 913 914 915 916 917 918 919 920
		if (ret != 0)
			goto done;

		/* Request CE to send from Target(!) address to Host buffer */
		/*
		 * The address supplied by the caller is in the
		 * Target CPU virtual address space.
		 *
		 * In order to use this address with the diagnostic CE,
		 * convert it from Target CPU virtual address space
		 * to CE address space
		 */
921
		address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
922

K
Kalle Valo 已提交
923 924
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)address, nbytes, 0,
					    0);
925 926 927 928
		if (ret)
			goto done;

		i = 0;
929 930
		while (ath10k_ce_completed_send_next_nolock(ce_diag,
							    NULL) != 0) {
931 932 933 934 935 936 937 938
			mdelay(1);
			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		i = 0;
939 940 941 942
		while (ath10k_ce_completed_recv_next_nolock(ce_diag,
							    (void **)&buf,
							    &completed_nbytes)
								!= 0) {
943 944 945 946 947 948 949 950 951 952 953 954 955
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

956
		if (*buf != ce_data) {
957 958 959 960 961 962 963 964 965 966
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
967 968 969
	if (ret == 0)
		memcpy(data, data_buf, orig_nbytes);
	else
970
		ath10k_warn(ar, "failed to read diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
971
			    address, ret);
972 973

	if (data_buf)
974 975
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
976

K
Kalle Valo 已提交
977 978
	spin_unlock_bh(&ar_pci->ce_lock);

979 980 981
	return ret;
}

982 983
static int ath10k_pci_diag_read32(struct ath10k *ar, u32 address, u32 *value)
{
984 985 986 987 988 989 990
	__le32 val = 0;
	int ret;

	ret = ath10k_pci_diag_read_mem(ar, address, &val, sizeof(val));
	*value = __le32_to_cpu(val);

	return ret;
991 992 993 994 995 996 997 998 999 1000 1001 1002
}

static int __ath10k_pci_diag_read_hi(struct ath10k *ar, void *dest,
				     u32 src, u32 len)
{
	u32 host_addr, addr;
	int ret;

	host_addr = host_interest_item_address(src);

	ret = ath10k_pci_diag_read32(ar, host_addr, &addr);
	if (ret != 0) {
1003
		ath10k_warn(ar, "failed to get memcpy hi address for firmware address %d: %d\n",
1004 1005 1006 1007 1008 1009
			    src, ret);
		return ret;
	}

	ret = ath10k_pci_diag_read_mem(ar, addr, dest, len);
	if (ret != 0) {
1010
		ath10k_warn(ar, "failed to memcpy firmware memory from %d (%d B): %d\n",
1011 1012 1013 1014 1015 1016 1017 1018
			    addr, len, ret);
		return ret;
	}

	return 0;
}

#define ath10k_pci_diag_read_hi(ar, dest, src, len)		\
1019
	__ath10k_pci_diag_read_hi(ar, dest, HI_ITEM(src), len)
1020

1021 1022
int ath10k_pci_diag_write_mem(struct ath10k *ar, u32 address,
			      const void *data, int nbytes)
1023 1024 1025
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
1026
	u32 *buf;
1027
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
1028
	struct ath10k_ce_pipe *ce_diag;
1029 1030 1031 1032 1033
	void *data_buf = NULL;
	u32 ce_data;	/* Host buffer address in CE space */
	dma_addr_t ce_data_base = 0;
	int i;

K
Kalle Valo 已提交
1034 1035
	spin_lock_bh(&ar_pci->ce_lock);

1036 1037 1038 1039 1040 1041 1042 1043 1044
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed to Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
1045 1046 1047 1048
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
1049 1050 1051 1052 1053 1054
	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}

	/* Copy caller's data to allocated DMA buf */
1055
	memcpy(data_buf, data, orig_nbytes);
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066

	/*
	 * The address supplied by the caller is in the
	 * Target CPU virtual address space.
	 *
	 * In order to use this address with the diagnostic CE,
	 * convert it from
	 *    Target CPU virtual address space
	 * to
	 *    CE address space
	 */
1067
	address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
1068 1069 1070 1071 1072 1073 1074 1075

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		/* FIXME: check cast */
		nbytes = min_t(int, remaining_bytes, DIAG_TRANSFER_LIMIT);

		/* Set up to receive directly into Target(!) address */
1076
		ret = __ath10k_ce_rx_post_buf(ce_diag, &address, address);
1077 1078 1079 1080 1081 1082 1083
		if (ret != 0)
			goto done;

		/*
		 * Request CE to send caller-supplied data that
		 * was copied to bounce buffer to Target(!) address.
		 */
K
Kalle Valo 已提交
1084 1085
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)ce_data,
					    nbytes, 0, 0);
1086 1087 1088 1089
		if (ret != 0)
			goto done;

		i = 0;
1090 1091
		while (ath10k_ce_completed_send_next_nolock(ce_diag,
							    NULL) != 0) {
1092 1093 1094 1095 1096 1097 1098 1099 1100
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		i = 0;
1101 1102 1103 1104
		while (ath10k_ce_completed_recv_next_nolock(ce_diag,
							    (void **)&buf,
							    &completed_nbytes)
								!= 0) {
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

1118
		if (*buf != address) {
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
	if (data_buf) {
1130 1131
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
1132 1133 1134
	}

	if (ret != 0)
1135
		ath10k_warn(ar, "failed to write diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
1136
			    address, ret);
1137

K
Kalle Valo 已提交
1138 1139
	spin_unlock_bh(&ar_pci->ce_lock);

1140 1141 1142
	return ret;
}

1143 1144 1145 1146 1147 1148 1149
static int ath10k_pci_diag_write32(struct ath10k *ar, u32 address, u32 value)
{
	__le32 val = __cpu_to_le32(value);

	return ath10k_pci_diag_write_mem(ar, address, &val, sizeof(val));
}

1150
/* Called by lower (CE) layer when a send to Target completes. */
1151
static void ath10k_pci_htc_tx_cb(struct ath10k_ce_pipe *ce_state)
1152 1153
{
	struct ath10k *ar = ce_state->ar;
1154 1155
	struct sk_buff_head list;
	struct sk_buff *skb;
1156

1157
	__skb_queue_head_init(&list);
1158
	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb) == 0) {
1159
		/* no need to call tx completion for NULL pointers */
1160
		if (skb == NULL)
1161 1162
			continue;

1163
		__skb_queue_tail(&list, skb);
1164
	}
1165 1166

	while ((skb = __skb_dequeue(&list)))
1167
		ath10k_htc_tx_completion_handler(ar, skb);
1168 1169
}

1170 1171 1172
static void ath10k_pci_process_rx_cb(struct ath10k_ce_pipe *ce_state,
				     void (*callback)(struct ath10k *ar,
						      struct sk_buff *skb))
1173 1174 1175
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1176
	struct ath10k_pci_pipe *pipe_info =  &ar_pci->pipe_info[ce_state->id];
1177
	struct sk_buff *skb;
1178
	struct sk_buff_head list;
1179
	void *transfer_context;
1180
	unsigned int nbytes, max_nbytes;
1181

1182
	__skb_queue_head_init(&list);
1183
	while (ath10k_ce_completed_recv_next(ce_state, &transfer_context,
1184
					     &nbytes) == 0) {
1185
		skb = transfer_context;
1186
		max_nbytes = skb->len + skb_tailroom(skb);
1187
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1188 1189 1190
				 max_nbytes, DMA_FROM_DEVICE);

		if (unlikely(max_nbytes < nbytes)) {
1191
			ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
1192 1193 1194 1195
				    nbytes, max_nbytes);
			dev_kfree_skb_any(skb);
			continue;
		}
1196

1197
		skb_put(skb, nbytes);
1198 1199
		__skb_queue_tail(&list, skb);
	}
1200

1201
	while ((skb = __skb_dequeue(&list))) {
1202 1203 1204 1205 1206
		ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
			   ce_state->id, skb->len);
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
				skb->data, skb->len);

1207
		callback(ar, skb);
1208
	}
1209

1210
	ath10k_pci_rx_post_pipe(pipe_info);
1211 1212
}

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
static void ath10k_pci_process_htt_rx_cb(struct ath10k_ce_pipe *ce_state,
					 void (*callback)(struct ath10k *ar,
							  struct sk_buff *skb))
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_pci_pipe *pipe_info =  &ar_pci->pipe_info[ce_state->id];
	struct ath10k_ce_pipe *ce_pipe = pipe_info->ce_hdl;
	struct sk_buff *skb;
	struct sk_buff_head list;
	void *transfer_context;
	unsigned int nbytes, max_nbytes, nentries;
	int orig_len;

	/* No need to aquire ce_lock for CE5, since this is the only place CE5
	 * is processed other than init and deinit. Before releasing CE5
	 * buffers, interrupts are disabled. Thus CE5 access is serialized.
	 */
	__skb_queue_head_init(&list);
	while (ath10k_ce_completed_recv_next_nolock(ce_state, &transfer_context,
						    &nbytes) == 0) {
		skb = transfer_context;
		max_nbytes = skb->len + skb_tailroom(skb);

		if (unlikely(max_nbytes < nbytes)) {
			ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
				    nbytes, max_nbytes);
			continue;
		}

		dma_sync_single_for_cpu(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
					max_nbytes, DMA_FROM_DEVICE);
		skb_put(skb, nbytes);
		__skb_queue_tail(&list, skb);
	}

	nentries = skb_queue_len(&list);
	while ((skb = __skb_dequeue(&list))) {
		ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
			   ce_state->id, skb->len);
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
				skb->data, skb->len);

		orig_len = skb->len;
		callback(ar, skb);
		skb_push(skb, orig_len - skb->len);
		skb_reset_tail_pointer(skb);
		skb_trim(skb, 0);

		/*let device gain the buffer again*/
		dma_sync_single_for_device(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
					   skb->len + skb_tailroom(skb),
					   DMA_FROM_DEVICE);
	}
	ath10k_ce_rx_update_write_idx(ce_pipe, nentries);
}

1270 1271 1272 1273
/* Called by lower (CE) layer when data is received from the Target. */
static void ath10k_pci_htc_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	ath10k_pci_process_rx_cb(ce_state, ath10k_htc_rx_completion_handler);
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
}

static void ath10k_pci_htt_htc_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	/* CE4 polling needs to be done whenever CE pipe which transports
	 * HTT Rx (target->host) is processed.
	 */
	ath10k_ce_per_engine_service(ce_state->ar, 4);

	ath10k_pci_process_rx_cb(ce_state, ath10k_htc_rx_completion_handler);
1284 1285
}

1286 1287 1288 1289 1290 1291 1292 1293 1294
/* Called by lower (CE) layer when data is received from the Target.
 * Only 10.4 firmware uses separate CE to transfer pktlog data.
 */
static void ath10k_pci_pktlog_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	ath10k_pci_process_rx_cb(ce_state,
				 ath10k_htt_rx_pktlog_completion_handler);
}

1295 1296 1297 1298 1299 1300
/* Called by lower (CE) layer when a send to HTT Target completes. */
static void ath10k_pci_htt_tx_cb(struct ath10k_ce_pipe *ce_state)
{
	struct ath10k *ar = ce_state->ar;
	struct sk_buff *skb;

1301
	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb) == 0) {
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
		/* no need to call tx completion for NULL pointers */
		if (!skb)
			continue;

		dma_unmap_single(ar->dev, ATH10K_SKB_CB(skb)->paddr,
				 skb->len, DMA_TO_DEVICE);
		ath10k_htt_hif_tx_complete(ar, skb);
	}
}

static void ath10k_pci_htt_rx_deliver(struct ath10k *ar, struct sk_buff *skb)
{
	skb_pull(skb, sizeof(struct ath10k_htc_hdr));
	ath10k_htt_t2h_msg_handler(ar, skb);
}

/* Called by lower (CE) layer when HTT data is received from the Target. */
static void ath10k_pci_htt_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	/* CE4 polling needs to be done whenever CE pipe which transports
	 * HTT Rx (target->host) is processed.
	 */
	ath10k_ce_per_engine_service(ce_state->ar, 4);

1326
	ath10k_pci_process_htt_rx_cb(ce_state, ath10k_pci_htt_rx_deliver);
1327 1328
}

1329 1330
int ath10k_pci_hif_tx_sg(struct ath10k *ar, u8 pipe_id,
			 struct ath10k_hif_sg_item *items, int n_items)
1331 1332
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1333 1334 1335
	struct ath10k_pci_pipe *pci_pipe = &ar_pci->pipe_info[pipe_id];
	struct ath10k_ce_pipe *ce_pipe = pci_pipe->ce_hdl;
	struct ath10k_ce_ring *src_ring = ce_pipe->src_ring;
1336 1337 1338
	unsigned int nentries_mask;
	unsigned int sw_index;
	unsigned int write_index;
1339
	int err, i = 0;
1340

1341
	spin_lock_bh(&ar_pci->ce_lock);
1342

1343 1344 1345 1346
	nentries_mask = src_ring->nentries_mask;
	sw_index = src_ring->sw_index;
	write_index = src_ring->write_index;

1347 1348 1349
	if (unlikely(CE_RING_DELTA(nentries_mask,
				   write_index, sw_index - 1) < n_items)) {
		err = -ENOBUFS;
1350
		goto err;
1351
	}
1352

1353
	for (i = 0; i < n_items - 1; i++) {
1354
		ath10k_dbg(ar, ATH10K_DBG_PCI,
1355 1356
			   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
			   i, items[i].paddr, items[i].len, n_items);
1357
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1358
				items[i].vaddr, items[i].len);
1359

1360 1361 1362 1363 1364 1365 1366
		err = ath10k_ce_send_nolock(ce_pipe,
					    items[i].transfer_context,
					    items[i].paddr,
					    items[i].len,
					    items[i].transfer_id,
					    CE_SEND_FLAG_GATHER);
		if (err)
1367
			goto err;
1368 1369 1370 1371
	}

	/* `i` is equal to `n_items -1` after for() */

1372
	ath10k_dbg(ar, ATH10K_DBG_PCI,
1373 1374
		   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
		   i, items[i].paddr, items[i].len, n_items);
1375
	ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1376 1377 1378 1379 1380 1381 1382 1383 1384
			items[i].vaddr, items[i].len);

	err = ath10k_ce_send_nolock(ce_pipe,
				    items[i].transfer_context,
				    items[i].paddr,
				    items[i].len,
				    items[i].transfer_id,
				    0);
	if (err)
1385 1386 1387 1388 1389 1390 1391 1392
		goto err;

	spin_unlock_bh(&ar_pci->ce_lock);
	return 0;

err:
	for (; i > 0; i--)
		__ath10k_ce_send_revert(ce_pipe);
1393 1394 1395

	spin_unlock_bh(&ar_pci->ce_lock);
	return err;
1396 1397
}

1398 1399
int ath10k_pci_hif_diag_read(struct ath10k *ar, u32 address, void *buf,
			     size_t buf_len)
K
Kalle Valo 已提交
1400 1401 1402 1403
{
	return ath10k_pci_diag_read_mem(ar, address, buf, buf_len);
}

1404
u16 ath10k_pci_hif_get_free_queue_number(struct ath10k *ar, u8 pipe)
1405 1406
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
1407

1408
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get free queue number\n");
K
Kalle Valo 已提交
1409

M
Michal Kazior 已提交
1410
	return ath10k_ce_num_free_src_entries(ar_pci->pipe_info[pipe].ce_hdl);
1411 1412
}

1413 1414
static void ath10k_pci_dump_registers(struct ath10k *ar,
				      struct ath10k_fw_crash_data *crash_data)
1415
{
1416 1417
	__le32 reg_dump_values[REG_DUMP_COUNT_QCA988X] = {};
	int i, ret;
1418

1419
	lockdep_assert_held(&ar->data_lock);
1420

1421 1422
	ret = ath10k_pci_diag_read_hi(ar, &reg_dump_values[0],
				      hi_failure_state,
1423
				      REG_DUMP_COUNT_QCA988X * sizeof(__le32));
1424
	if (ret) {
1425
		ath10k_err(ar, "failed to read firmware dump area: %d\n", ret);
1426 1427 1428 1429 1430
		return;
	}

	BUILD_BUG_ON(REG_DUMP_COUNT_QCA988X % 4);

1431
	ath10k_err(ar, "firmware register dump:\n");
1432
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i += 4)
1433
		ath10k_err(ar, "[%02d]: 0x%08X 0x%08X 0x%08X 0x%08X\n",
1434
			   i,
1435 1436 1437 1438
			   __le32_to_cpu(reg_dump_values[i]),
			   __le32_to_cpu(reg_dump_values[i + 1]),
			   __le32_to_cpu(reg_dump_values[i + 2]),
			   __le32_to_cpu(reg_dump_values[i + 3]));
1439

M
Michal Kazior 已提交
1440 1441 1442
	if (!crash_data)
		return;

1443
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i++)
1444
		crash_data->registers[i] = reg_dump_values[i];
1445 1446
}

1447
static void ath10k_pci_fw_crashed_dump(struct ath10k *ar)
1448 1449 1450 1451 1452 1453
{
	struct ath10k_fw_crash_data *crash_data;
	char uuid[50];

	spin_lock_bh(&ar->data_lock);

B
Ben Greear 已提交
1454 1455
	ar->stats.fw_crash_counter++;

1456 1457 1458 1459 1460 1461 1462
	crash_data = ath10k_debug_get_new_fw_crash_data(ar);

	if (crash_data)
		scnprintf(uuid, sizeof(uuid), "%pUl", &crash_data->uuid);
	else
		scnprintf(uuid, sizeof(uuid), "n/a");

1463
	ath10k_err(ar, "firmware crashed! (uuid %s)\n", uuid);
1464
	ath10k_print_driver_info(ar);
1465 1466 1467
	ath10k_pci_dump_registers(ar, crash_data);

	spin_unlock_bh(&ar->data_lock);
1468

1469
	queue_work(ar->workqueue, &ar->restart_work);
1470 1471
}

1472 1473
void ath10k_pci_hif_send_complete_check(struct ath10k *ar, u8 pipe,
					int force)
1474
{
1475
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif send complete check\n");
K
Kalle Valo 已提交
1476

1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
	if (!force) {
		int resources;
		/*
		 * Decide whether to actually poll for completions, or just
		 * wait for a later chance.
		 * If there seem to be plenty of resources left, then just wait
		 * since checking involves reading a CE register, which is a
		 * relatively expensive operation.
		 */
		resources = ath10k_pci_hif_get_free_queue_number(ar, pipe);

		/*
		 * If at least 50% of the total resources are still available,
		 * don't bother checking again yet.
		 */
		if (resources > (host_ce_config_wlan[pipe].src_nentries >> 1))
			return;
	}
	ath10k_ce_per_engine_service(ar, pipe);
}

1498
void ath10k_pci_kill_tasklet(struct ath10k *ar)
1499 1500 1501 1502
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	tasklet_kill(&ar_pci->intr_tq);
1503 1504

	del_timer_sync(&ar_pci->rx_post_retry);
1505 1506
}

1507 1508
int ath10k_pci_hif_map_service_to_pipe(struct ath10k *ar, u16 service_id,
				       u8 *ul_pipe, u8 *dl_pipe)
1509
{
1510 1511 1512
	const struct service_to_pipe *entry;
	bool ul_set = false, dl_set = false;
	int i;
1513

1514
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif map service\n");
K
Kalle Valo 已提交
1515

1516 1517
	for (i = 0; i < ARRAY_SIZE(target_service_to_ce_map_wlan); i++) {
		entry = &target_service_to_ce_map_wlan[i];
1518

1519
		if (__le32_to_cpu(entry->service_id) != service_id)
1520
			continue;
1521

1522
		switch (__le32_to_cpu(entry->pipedir)) {
1523 1524 1525 1526
		case PIPEDIR_NONE:
			break;
		case PIPEDIR_IN:
			WARN_ON(dl_set);
1527
			*dl_pipe = __le32_to_cpu(entry->pipenum);
1528 1529 1530 1531
			dl_set = true;
			break;
		case PIPEDIR_OUT:
			WARN_ON(ul_set);
1532
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1533 1534 1535 1536 1537
			ul_set = true;
			break;
		case PIPEDIR_INOUT:
			WARN_ON(dl_set);
			WARN_ON(ul_set);
1538 1539
			*dl_pipe = __le32_to_cpu(entry->pipenum);
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1540 1541 1542 1543
			dl_set = true;
			ul_set = true;
			break;
		}
1544 1545
	}

1546 1547
	if (WARN_ON(!ul_set || !dl_set))
		return -ENOENT;
1548

1549
	return 0;
1550 1551
}

1552 1553
void ath10k_pci_hif_get_default_pipe(struct ath10k *ar,
				     u8 *ul_pipe, u8 *dl_pipe)
1554
{
1555
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get default pipe\n");
K
Kalle Valo 已提交
1556

1557 1558
	(void)ath10k_pci_hif_map_service_to_pipe(ar,
						 ATH10K_HTC_SVC_ID_RSVD_CTRL,
1559
						 ul_pipe, dl_pipe);
1560 1561
}

M
Michal Kazior 已提交
1562
static void ath10k_pci_irq_msi_fw_mask(struct ath10k *ar)
1563
{
M
Michal Kazior 已提交
1564 1565
	u32 val;

1566 1567 1568
	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
1569
	case ATH10K_HW_QCA9377:
1570 1571 1572 1573 1574 1575 1576
		val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					CORE_CTRL_ADDRESS);
		val &= ~CORE_CTRL_PCIE_REG_31_MASK;
		ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
				   CORE_CTRL_ADDRESS, val);
		break;
	case ATH10K_HW_QCA99X0:
1577
	case ATH10K_HW_QCA9984:
1578
	case ATH10K_HW_QCA4019:
1579 1580 1581 1582 1583
		/* TODO: Find appropriate register configuration for QCA99X0
		 *  to mask irq/MSI.
		 */
		 break;
	}
M
Michal Kazior 已提交
1584 1585 1586 1587 1588 1589
}

static void ath10k_pci_irq_msi_fw_unmask(struct ath10k *ar)
{
	u32 val;

1590 1591 1592
	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
1593
	case ATH10K_HW_QCA9377:
1594 1595 1596 1597 1598 1599 1600
		val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					CORE_CTRL_ADDRESS);
		val |= CORE_CTRL_PCIE_REG_31_MASK;
		ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
				   CORE_CTRL_ADDRESS, val);
		break;
	case ATH10K_HW_QCA99X0:
1601
	case ATH10K_HW_QCA9984:
1602
	case ATH10K_HW_QCA4019:
1603 1604 1605 1606 1607
		/* TODO: Find appropriate register configuration for QCA99X0
		 *  to unmask irq/MSI.
		 */
		break;
	}
M
Michal Kazior 已提交
1608
}
1609

M
Michal Kazior 已提交
1610 1611
static void ath10k_pci_irq_disable(struct ath10k *ar)
{
1612
	ath10k_ce_disable_interrupts(ar);
1613
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
1614 1615 1616 1617 1618 1619
	ath10k_pci_irq_msi_fw_mask(ar);
}

static void ath10k_pci_irq_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1620

1621
	synchronize_irq(ar_pci->pdev->irq);
1622 1623
}

1624
static void ath10k_pci_irq_enable(struct ath10k *ar)
1625
{
1626
	ath10k_ce_enable_interrupts(ar);
1627
	ath10k_pci_enable_legacy_irq(ar);
M
Michal Kazior 已提交
1628
	ath10k_pci_irq_msi_fw_unmask(ar);
1629 1630 1631 1632
}

static int ath10k_pci_hif_start(struct ath10k *ar)
{
J
Janusz Dziedzic 已提交
1633
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
1634

1635
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif start\n");
1636

1637
	ath10k_pci_irq_enable(ar);
1638
	ath10k_pci_rx_post(ar);
K
Kalle Valo 已提交
1639

J
Janusz Dziedzic 已提交
1640 1641 1642
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl);

1643 1644 1645
	return 0;
}

1646
static void ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1647 1648
{
	struct ath10k *ar;
1649 1650 1651 1652
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct sk_buff *skb;
	int i;
1653

1654 1655 1656
	ar = pci_pipe->hif_ce_state;
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->dest_ring;
1657

1658
	if (!ce_ring)
1659 1660
		return;

1661 1662
	if (!pci_pipe->buf_sz)
		return;
1663

1664 1665 1666 1667 1668 1669 1670
	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
			continue;

		ce_ring->per_transfer_context[i] = NULL;

1671
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1672
				 skb->len + skb_tailroom(skb),
1673
				 DMA_FROM_DEVICE);
1674
		dev_kfree_skb_any(skb);
1675 1676 1677
	}
}

1678
static void ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1679 1680 1681
{
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
1682 1683 1684 1685
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct sk_buff *skb;
	int i;
1686

1687 1688 1689 1690
	ar = pci_pipe->hif_ce_state;
	ar_pci = ath10k_pci_priv(ar);
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->src_ring;
1691

1692
	if (!ce_ring)
1693 1694
		return;

1695 1696
	if (!pci_pipe->buf_sz)
		return;
1697

1698 1699 1700
	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
1701 1702
			continue;

1703 1704
		ce_ring->per_transfer_context[i] = NULL;

1705
		ath10k_htc_tx_completion_handler(ar, skb);
1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
	}
}

/*
 * Cleanup residual buffers for device shutdown:
 *    buffers that were enqueued for receive
 *    buffers that were to be sent
 * Note: Buffers that had completed but which were
 * not yet processed are on a completion queue. They
 * are handled when the completion thread shuts down.
 */
static void ath10k_pci_buffer_cleanup(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int pipe_num;

M
Michal Kazior 已提交
1722
	for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
1723
		struct ath10k_pci_pipe *pipe_info;
1724 1725 1726 1727 1728 1729 1730

		pipe_info = &ar_pci->pipe_info[pipe_num];
		ath10k_pci_rx_pipe_cleanup(pipe_info);
		ath10k_pci_tx_pipe_cleanup(pipe_info);
	}
}

1731
void ath10k_pci_ce_deinit(struct ath10k *ar)
1732
{
1733
	int i;
1734

1735 1736
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_deinit_pipe(ar, i);
1737 1738
}

1739
void ath10k_pci_flush(struct ath10k *ar)
1740
{
1741
	ath10k_pci_kill_tasklet(ar);
1742 1743
	ath10k_pci_buffer_cleanup(ar);
}
1744 1745 1746

static void ath10k_pci_hif_stop(struct ath10k *ar)
{
1747 1748 1749
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

1750
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif stop\n");
1751

1752 1753 1754
	/* Most likely the device has HTT Rx ring configured. The only way to
	 * prevent the device from accessing (and possible corrupting) host
	 * memory is to reset the chip now.
1755 1756 1757 1758 1759 1760 1761
	 *
	 * There's also no known way of masking MSI interrupts on the device.
	 * For ranged MSI the CE-related interrupts can be masked. However
	 * regardless how many MSI interrupts are assigned the first one
	 * is always used for firmware indications (crashes) and cannot be
	 * masked. To prevent the device from asserting the interrupt reset it
	 * before proceeding with cleanup.
1762
	 */
1763
	ath10k_pci_safe_chip_reset(ar);
1764 1765

	ath10k_pci_irq_disable(ar);
M
Michal Kazior 已提交
1766
	ath10k_pci_irq_sync(ar);
1767
	ath10k_pci_flush(ar);
1768 1769 1770 1771

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
1772 1773
}

1774 1775 1776
int ath10k_pci_hif_exchange_bmi_msg(struct ath10k *ar,
				    void *req, u32 req_len,
				    void *resp, u32 *resp_len)
1777 1778
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1779 1780 1781 1782
	struct ath10k_pci_pipe *pci_tx = &ar_pci->pipe_info[BMI_CE_NUM_TO_TARG];
	struct ath10k_pci_pipe *pci_rx = &ar_pci->pipe_info[BMI_CE_NUM_TO_HOST];
	struct ath10k_ce_pipe *ce_tx = pci_tx->ce_hdl;
	struct ath10k_ce_pipe *ce_rx = pci_rx->ce_hdl;
1783 1784 1785 1786 1787 1788
	dma_addr_t req_paddr = 0;
	dma_addr_t resp_paddr = 0;
	struct bmi_xfer xfer = {};
	void *treq, *tresp = NULL;
	int ret = 0;

1789 1790
	might_sleep();

1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
	if (resp && !resp_len)
		return -EINVAL;

	if (resp && resp_len && *resp_len == 0)
		return -EINVAL;

	treq = kmemdup(req, req_len, GFP_KERNEL);
	if (!treq)
		return -ENOMEM;

	req_paddr = dma_map_single(ar->dev, treq, req_len, DMA_TO_DEVICE);
	ret = dma_mapping_error(ar->dev, req_paddr);
1803 1804
	if (ret) {
		ret = -EIO;
1805
		goto err_dma;
1806
	}
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817

	if (resp && resp_len) {
		tresp = kzalloc(*resp_len, GFP_KERNEL);
		if (!tresp) {
			ret = -ENOMEM;
			goto err_req;
		}

		resp_paddr = dma_map_single(ar->dev, tresp, *resp_len,
					    DMA_FROM_DEVICE);
		ret = dma_mapping_error(ar->dev, resp_paddr);
1818
		if (ret) {
1819
			ret = -EIO;
1820
			goto err_req;
1821
		}
1822 1823 1824 1825

		xfer.wait_for_resp = true;
		xfer.resp_len = 0;

1826
		ath10k_ce_rx_post_buf(ce_rx, &xfer, resp_paddr);
1827 1828 1829 1830 1831 1832
	}

	ret = ath10k_ce_send(ce_tx, &xfer, req_paddr, req_len, -1, 0);
	if (ret)
		goto err_resp;

1833 1834
	ret = ath10k_pci_bmi_wait(ce_tx, ce_rx, &xfer);
	if (ret) {
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
		u32 unused_buffer;
		unsigned int unused_nbytes;
		unsigned int unused_id;

		ath10k_ce_cancel_send_next(ce_tx, NULL, &unused_buffer,
					   &unused_nbytes, &unused_id);
	} else {
		/* non-zero means we did not time out */
		ret = 0;
	}

err_resp:
	if (resp) {
		u32 unused_buffer;

		ath10k_ce_revoke_recv_next(ce_rx, NULL, &unused_buffer);
		dma_unmap_single(ar->dev, resp_paddr,
				 *resp_len, DMA_FROM_DEVICE);
	}
err_req:
	dma_unmap_single(ar->dev, req_paddr, req_len, DMA_TO_DEVICE);

	if (ret == 0 && resp_len) {
		*resp_len = min(*resp_len, xfer.resp_len);
		memcpy(resp, tresp, xfer.resp_len);
	}
err_dma:
	kfree(treq);
	kfree(tresp);

	return ret;
}

1868
static void ath10k_pci_bmi_send_done(struct ath10k_ce_pipe *ce_state)
1869
{
1870 1871
	struct bmi_xfer *xfer;

1872
	if (ath10k_ce_completed_send_next(ce_state, (void **)&xfer))
1873
		return;
1874

1875
	xfer->tx_done = true;
1876 1877
}

1878
static void ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe *ce_state)
1879
{
1880
	struct ath10k *ar = ce_state->ar;
1881 1882 1883
	struct bmi_xfer *xfer;
	unsigned int nbytes;

1884 1885
	if (ath10k_ce_completed_recv_next(ce_state, (void **)&xfer,
					  &nbytes))
1886
		return;
1887

M
Michal Kazior 已提交
1888 1889 1890
	if (WARN_ON_ONCE(!xfer))
		return;

1891
	if (!xfer->wait_for_resp) {
1892
		ath10k_warn(ar, "unexpected: BMI data received; ignoring\n");
1893 1894 1895 1896
		return;
	}

	xfer->resp_len = nbytes;
1897
	xfer->rx_done = true;
1898 1899
}

1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer)
{
	unsigned long timeout = jiffies + BMI_COMMUNICATION_TIMEOUT_HZ;

	while (time_before_eq(jiffies, timeout)) {
		ath10k_pci_bmi_send_done(tx_pipe);
		ath10k_pci_bmi_recv_data(rx_pipe);

1910
		if (xfer->tx_done && (xfer->rx_done == xfer->wait_for_resp))
1911 1912 1913 1914
			return 0;

		schedule();
	}
1915

1916 1917
	return -ETIMEDOUT;
}
1918 1919 1920 1921 1922 1923 1924

/*
 * Send an interrupt to the device to wake up the Target CPU
 * so it has an opportunity to notice any changed state.
 */
static int ath10k_pci_wake_target_cpu(struct ath10k *ar)
{
1925
	u32 addr, val;
1926

1927 1928 1929 1930
	addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
	val = ath10k_pci_read32(ar, addr);
	val |= CORE_CTRL_CPU_INTR_MASK;
	ath10k_pci_write32(ar, addr, val);
1931

1932
	return 0;
1933 1934
}

M
Michal Kazior 已提交
1935 1936 1937 1938 1939 1940
static int ath10k_pci_get_num_banks(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	switch (ar_pci->pdev->device) {
	case QCA988X_2_0_DEVICE_ID:
1941
	case QCA99X0_2_0_DEVICE_ID:
1942
	case QCA9984_1_0_DEVICE_ID:
M
Michal Kazior 已提交
1943
		return 1;
M
Michal Kazior 已提交
1944
	case QCA6164_2_1_DEVICE_ID:
M
Michal Kazior 已提交
1945 1946 1947 1948
	case QCA6174_2_1_DEVICE_ID:
		switch (MS(ar->chip_id, SOC_CHIP_ID_REV)) {
		case QCA6174_HW_1_0_CHIP_ID_REV:
		case QCA6174_HW_1_1_CHIP_ID_REV:
1949 1950
		case QCA6174_HW_2_1_CHIP_ID_REV:
		case QCA6174_HW_2_2_CHIP_ID_REV:
M
Michal Kazior 已提交
1951 1952 1953 1954 1955 1956 1957 1958 1959
			return 3;
		case QCA6174_HW_1_3_CHIP_ID_REV:
			return 2;
		case QCA6174_HW_3_0_CHIP_ID_REV:
		case QCA6174_HW_3_1_CHIP_ID_REV:
		case QCA6174_HW_3_2_CHIP_ID_REV:
			return 9;
		}
		break;
1960 1961
	case QCA9377_1_0_DEVICE_ID:
		return 2;
M
Michal Kazior 已提交
1962 1963 1964 1965 1966 1967
	}

	ath10k_warn(ar, "unknown number of banks, assuming 1\n");
	return 1;
}

1968 1969 1970 1971 1972 1973 1974
static int ath10k_bus_get_num_banks(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	return ar_pci->bus_ops->get_num_banks(ar);
}

1975
int ath10k_pci_init_config(struct ath10k *ar)
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
{
	u32 interconnect_targ_addr;
	u32 pcie_state_targ_addr = 0;
	u32 pipe_cfg_targ_addr = 0;
	u32 svc_to_pipe_map = 0;
	u32 pcie_config_flags = 0;
	u32 ealloc_value;
	u32 ealloc_targ_addr;
	u32 flag2_value;
	u32 flag2_targ_addr;
	int ret = 0;

	/* Download to Target the CE Config and the service-to-CE map */
	interconnect_targ_addr =
		host_interest_item_address(HI_ITEM(hi_interconnect_state));

	/* Supply Target-side CE configuration */
1993 1994
	ret = ath10k_pci_diag_read32(ar, interconnect_targ_addr,
				     &pcie_state_targ_addr);
1995
	if (ret != 0) {
1996
		ath10k_err(ar, "Failed to get pcie state addr: %d\n", ret);
1997 1998 1999 2000 2001
		return ret;
	}

	if (pcie_state_targ_addr == 0) {
		ret = -EIO;
2002
		ath10k_err(ar, "Invalid pcie state addr\n");
2003 2004 2005
		return ret;
	}

2006
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
2007
					  offsetof(struct pcie_state,
2008 2009
						   pipe_cfg_addr)),
				     &pipe_cfg_targ_addr);
2010
	if (ret != 0) {
2011
		ath10k_err(ar, "Failed to get pipe cfg addr: %d\n", ret);
2012 2013 2014 2015 2016
		return ret;
	}

	if (pipe_cfg_targ_addr == 0) {
		ret = -EIO;
2017
		ath10k_err(ar, "Invalid pipe cfg addr\n");
2018 2019 2020 2021
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, pipe_cfg_targ_addr,
2022
					target_ce_config_wlan,
2023 2024
					sizeof(struct ce_pipe_config) *
					NUM_TARGET_CE_CONFIG_WLAN);
2025 2026

	if (ret != 0) {
2027
		ath10k_err(ar, "Failed to write pipe cfg: %d\n", ret);
2028 2029 2030
		return ret;
	}

2031
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
2032
					  offsetof(struct pcie_state,
2033 2034
						   svc_to_pipe_map)),
				     &svc_to_pipe_map);
2035
	if (ret != 0) {
2036
		ath10k_err(ar, "Failed to get svc/pipe map: %d\n", ret);
2037 2038 2039 2040 2041
		return ret;
	}

	if (svc_to_pipe_map == 0) {
		ret = -EIO;
2042
		ath10k_err(ar, "Invalid svc_to_pipe map\n");
2043 2044 2045 2046
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, svc_to_pipe_map,
2047 2048
					target_service_to_ce_map_wlan,
					sizeof(target_service_to_ce_map_wlan));
2049
	if (ret != 0) {
2050
		ath10k_err(ar, "Failed to write svc/pipe map: %d\n", ret);
2051 2052 2053
		return ret;
	}

2054
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
2055
					  offsetof(struct pcie_state,
2056 2057
						   config_flags)),
				     &pcie_config_flags);
2058
	if (ret != 0) {
2059
		ath10k_err(ar, "Failed to get pcie config_flags: %d\n", ret);
2060 2061 2062 2063 2064
		return ret;
	}

	pcie_config_flags &= ~PCIE_CONFIG_FLAG_ENABLE_L1;

2065 2066 2067 2068
	ret = ath10k_pci_diag_write32(ar, (pcie_state_targ_addr +
					   offsetof(struct pcie_state,
						    config_flags)),
				      pcie_config_flags);
2069
	if (ret != 0) {
2070
		ath10k_err(ar, "Failed to write pcie config_flags: %d\n", ret);
2071 2072 2073 2074 2075 2076
		return ret;
	}

	/* configure early allocation */
	ealloc_targ_addr = host_interest_item_address(HI_ITEM(hi_early_alloc));

2077
	ret = ath10k_pci_diag_read32(ar, ealloc_targ_addr, &ealloc_value);
2078
	if (ret != 0) {
2079
		ath10k_err(ar, "Faile to get early alloc val: %d\n", ret);
2080 2081 2082 2083 2084 2085
		return ret;
	}

	/* first bank is switched to IRAM */
	ealloc_value |= ((HI_EARLY_ALLOC_MAGIC << HI_EARLY_ALLOC_MAGIC_SHIFT) &
			 HI_EARLY_ALLOC_MAGIC_MASK);
2086
	ealloc_value |= ((ath10k_bus_get_num_banks(ar) <<
M
Michal Kazior 已提交
2087
			  HI_EARLY_ALLOC_IRAM_BANKS_SHIFT) &
2088 2089
			 HI_EARLY_ALLOC_IRAM_BANKS_MASK);

2090
	ret = ath10k_pci_diag_write32(ar, ealloc_targ_addr, ealloc_value);
2091
	if (ret != 0) {
2092
		ath10k_err(ar, "Failed to set early alloc val: %d\n", ret);
2093 2094 2095 2096 2097 2098
		return ret;
	}

	/* Tell Target to proceed with initialization */
	flag2_targ_addr = host_interest_item_address(HI_ITEM(hi_option_flag2));

2099
	ret = ath10k_pci_diag_read32(ar, flag2_targ_addr, &flag2_value);
2100
	if (ret != 0) {
2101
		ath10k_err(ar, "Failed to get option val: %d\n", ret);
2102 2103 2104 2105 2106
		return ret;
	}

	flag2_value |= HI_OPTION_EARLY_CFG_DONE;

2107
	ret = ath10k_pci_diag_write32(ar, flag2_targ_addr, flag2_value);
2108
	if (ret != 0) {
2109
		ath10k_err(ar, "Failed to set option val: %d\n", ret);
2110 2111 2112 2113 2114 2115
		return ret;
	}

	return 0;
}

2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
static void ath10k_pci_override_ce_config(struct ath10k *ar)
{
	struct ce_attr *attr;
	struct ce_pipe_config *config;

	/* For QCA6174 we're overriding the Copy Engine 5 configuration,
	 * since it is currently used for other feature.
	 */

	/* Override Host's Copy Engine 5 configuration */
	attr = &host_ce_config_wlan[5];
	attr->src_sz_max = 0;
	attr->dest_nentries = 0;

	/* Override Target firmware's Copy Engine configuration */
	config = &target_ce_config_wlan[5];
	config->pipedir = __cpu_to_le32(PIPEDIR_OUT);
	config->nbytes_max = __cpu_to_le32(2048);

	/* Map from service/endpoint to Copy Engine */
	target_service_to_ce_map_wlan[15].pipenum = __cpu_to_le32(1);
}

2139
int ath10k_pci_alloc_pipes(struct ath10k *ar)
2140
{
2141 2142
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_pci_pipe *pipe;
2143 2144 2145
	int i, ret;

	for (i = 0; i < CE_COUNT; i++) {
2146 2147 2148 2149 2150
		pipe = &ar_pci->pipe_info[i];
		pipe->ce_hdl = &ar_pci->ce_states[i];
		pipe->pipe_num = i;
		pipe->hif_ce_state = ar;

2151
		ret = ath10k_ce_alloc_pipe(ar, i, &host_ce_config_wlan[i]);
2152
		if (ret) {
2153
			ath10k_err(ar, "failed to allocate copy engine pipe %d: %d\n",
2154 2155 2156
				   i, ret);
			return ret;
		}
2157 2158

		/* Last CE is Diagnostic Window */
2159
		if (i == CE_DIAG_PIPE) {
2160 2161 2162 2163 2164
			ar_pci->ce_diag = pipe->ce_hdl;
			continue;
		}

		pipe->buf_sz = (size_t)(host_ce_config_wlan[i].src_sz_max);
2165 2166 2167 2168 2169
	}

	return 0;
}

2170
void ath10k_pci_free_pipes(struct ath10k *ar)
2171 2172
{
	int i;
2173

2174 2175 2176
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_free_pipe(ar, i);
}
2177

2178
int ath10k_pci_init_pipes(struct ath10k *ar)
2179
{
2180
	int i, ret;
2181

2182 2183
	for (i = 0; i < CE_COUNT; i++) {
		ret = ath10k_ce_init_pipe(ar, i, &host_ce_config_wlan[i]);
2184
		if (ret) {
2185
			ath10k_err(ar, "failed to initialize copy engine pipe %d: %d\n",
2186
				   i, ret);
2187
			return ret;
2188 2189 2190 2191 2192 2193
		}
	}

	return 0;
}

2194
static bool ath10k_pci_has_fw_crashed(struct ath10k *ar)
2195
{
2196 2197 2198
	return ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS) &
	       FW_IND_EVENT_PENDING;
}
2199

2200 2201 2202
static void ath10k_pci_fw_crashed_clear(struct ath10k *ar)
{
	u32 val;
2203

2204 2205 2206
	val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
	val &= ~FW_IND_EVENT_PENDING;
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, val);
2207 2208
}

2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
/* this function effectively clears target memory controller assert line */
static void ath10k_pci_warm_reset_si0(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val | SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val & ~SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);
}

2229
static void ath10k_pci_warm_reset_cpu(struct ath10k *ar)
2230 2231 2232
{
	u32 val;

2233
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, 0);
2234 2235

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
2236 2237 2238 2239 2240 2241 2242 2243
				SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CPU_WARM_RST_MASK);
}

static void ath10k_pci_warm_reset_ce(struct ath10k *ar)
{
	u32 val;
2244 2245 2246

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
2247

2248 2249 2250 2251 2252
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CE_RST_MASK);
	msleep(10);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val & ~SOC_RESET_CONTROL_CE_RST_MASK);
2253 2254 2255 2256 2257 2258
}

static void ath10k_pci_warm_reset_clear_lf(struct ath10k *ar)
{
	u32 val;

2259
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
2260 2261 2262 2263 2264
				SOC_LF_TIMER_CONTROL0_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS +
			   SOC_LF_TIMER_CONTROL0_ADDRESS,
			   val & ~SOC_LF_TIMER_CONTROL0_ENABLE_MASK);
}
2265

2266 2267 2268 2269 2270
static int ath10k_pci_warm_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset\n");
2271

2272 2273 2274
	spin_lock_bh(&ar->data_lock);
	ar->stats.fw_warm_reset_counter++;
	spin_unlock_bh(&ar->data_lock);
2275

2276
	ath10k_pci_irq_disable(ar);
2277

2278 2279 2280 2281 2282 2283 2284 2285 2286
	/* Make sure the target CPU is not doing anything dangerous, e.g. if it
	 * were to access copy engine while host performs copy engine reset
	 * then it is possible for the device to confuse pci-e controller to
	 * the point of bringing host system to a complete stop (i.e. hang).
	 */
	ath10k_pci_warm_reset_si0(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
	ath10k_pci_wait_for_target_init(ar);
2287

2288 2289 2290 2291
	ath10k_pci_warm_reset_clear_lf(ar);
	ath10k_pci_warm_reset_ce(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
2292

2293 2294 2295 2296 2297
	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target init: %d\n", ret);
		return ret;
	}
2298

2299
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset complete\n");
2300

2301
	return 0;
2302 2303
}

2304 2305 2306 2307 2308 2309
static int ath10k_pci_qca99x0_soft_chip_reset(struct ath10k *ar)
{
	ath10k_pci_irq_disable(ar);
	return ath10k_pci_qca99x0_chip_reset(ar);
}

2310 2311
static int ath10k_pci_safe_chip_reset(struct ath10k *ar)
{
2312 2313 2314
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	if (!ar_pci->pci_soft_reset)
2315
		return -ENOTSUPP;
2316 2317

	return ar_pci->pci_soft_reset(ar);
2318 2319
}

M
Michal Kazior 已提交
2320
static int ath10k_pci_qca988x_chip_reset(struct ath10k *ar)
2321 2322 2323 2324
{
	int i, ret;
	u32 val;

M
Michal Kazior 已提交
2325
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot 988x chip reset\n");
2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388

	/* Some hardware revisions (e.g. CUS223v2) has issues with cold reset.
	 * It is thus preferred to use warm reset which is safer but may not be
	 * able to recover the device from all possible fail scenarios.
	 *
	 * Warm reset doesn't always work on first try so attempt it a few
	 * times before giving up.
	 */
	for (i = 0; i < ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS; i++) {
		ret = ath10k_pci_warm_reset(ar);
		if (ret) {
			ath10k_warn(ar, "failed to warm reset attempt %d of %d: %d\n",
				    i + 1, ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS,
				    ret);
			continue;
		}

		/* FIXME: Sometimes copy engine doesn't recover after warm
		 * reset. In most cases this needs cold reset. In some of these
		 * cases the device is in such a state that a cold reset may
		 * lock up the host.
		 *
		 * Reading any host interest register via copy engine is
		 * sufficient to verify if device is capable of booting
		 * firmware blob.
		 */
		ret = ath10k_pci_init_pipes(ar);
		if (ret) {
			ath10k_warn(ar, "failed to init copy engine: %d\n",
				    ret);
			continue;
		}

		ret = ath10k_pci_diag_read32(ar, QCA988X_HOST_INTEREST_ADDRESS,
					     &val);
		if (ret) {
			ath10k_warn(ar, "failed to poke copy engine: %d\n",
				    ret);
			continue;
		}

		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset complete (warm)\n");
		return 0;
	}

	if (ath10k_pci_reset_mode == ATH10K_PCI_RESET_WARM_ONLY) {
		ath10k_warn(ar, "refusing cold reset as requested\n");
		return -EPERM;
	}

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

M
Michal Kazior 已提交
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca988x chip reset complete (cold)\n");

	return 0;
}

static int ath10k_pci_qca6174_chip_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset\n");

	/* FIXME: QCA6174 requires cold + warm reset to work. */

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
K
Kalle Valo 已提交
2411
			    ret);
M
Michal Kazior 已提交
2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
		return ret;
	}

	ret = ath10k_pci_warm_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to warm reset: %d\n", ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset complete (cold)\n");
2422 2423 2424 2425

	return 0;
}

2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449
static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset\n");

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset complete (cold)\n");

	return 0;
}

M
Michal Kazior 已提交
2450 2451
static int ath10k_pci_chip_reset(struct ath10k *ar)
{
2452 2453 2454
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	if (WARN_ON(!ar_pci->pci_hard_reset))
M
Michal Kazior 已提交
2455
		return -ENOTSUPP;
2456 2457

	return ar_pci->pci_hard_reset(ar);
M
Michal Kazior 已提交
2458 2459
}

2460
static int ath10k_pci_hif_power_up(struct ath10k *ar)
2461
{
J
Janusz Dziedzic 已提交
2462
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2463 2464
	int ret;

2465 2466
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power up\n");

J
Janusz Dziedzic 已提交
2467 2468 2469 2470 2471
	pcie_capability_read_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				  &ar_pci->link_ctl);
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl & ~PCI_EXP_LNKCTL_ASPMC);

2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
	/*
	 * Bring the target up cleanly.
	 *
	 * The target may be in an undefined state with an AUX-powered Target
	 * and a Host in WoW mode. If the Host crashes, loses power, or is
	 * restarted (without unloading the driver) then the Target is left
	 * (aux) powered and running. On a subsequent driver load, the Target
	 * is in an unexpected state. We try to catch that here in order to
	 * reset the Target and retry the probe.
	 */
2482
	ret = ath10k_pci_chip_reset(ar);
2483
	if (ret) {
M
Michal Kazior 已提交
2484 2485 2486 2487 2488 2489
		if (ath10k_pci_has_fw_crashed(ar)) {
			ath10k_warn(ar, "firmware crashed during chip reset\n");
			ath10k_pci_fw_crashed_clear(ar);
			ath10k_pci_fw_crashed_dump(ar);
		}

2490
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
2491
		goto err_sleep;
2492
	}
2493

2494
	ret = ath10k_pci_init_pipes(ar);
2495
	if (ret) {
2496
		ath10k_err(ar, "failed to initialize CE: %d\n", ret);
2497
		goto err_sleep;
2498 2499
	}

M
Michal Kazior 已提交
2500 2501
	ret = ath10k_pci_init_config(ar);
	if (ret) {
2502
		ath10k_err(ar, "failed to setup init config: %d\n", ret);
2503
		goto err_ce;
M
Michal Kazior 已提交
2504
	}
2505 2506 2507

	ret = ath10k_pci_wake_target_cpu(ar);
	if (ret) {
2508
		ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
2509
		goto err_ce;
2510 2511 2512 2513 2514 2515
	}

	return 0;

err_ce:
	ath10k_pci_ce_deinit(ar);
2516

2517
err_sleep:
2518 2519 2520
	return ret;
}

2521
void ath10k_pci_hif_power_down(struct ath10k *ar)
2522
{
2523
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power down\n");
K
Kalle Valo 已提交
2524

2525 2526 2527
	/* Currently hif_power_up performs effectively a reset and hif_stop
	 * resets the chip as well so there's no point in resetting here.
	 */
2528 2529
}

M
Michal Kazior 已提交
2530 2531 2532 2533
#ifdef CONFIG_PM

static int ath10k_pci_hif_suspend(struct ath10k *ar)
{
2534 2535 2536 2537 2538 2539
	/* The grace timer can still be counting down and ar->ps_awake be true.
	 * It is known that the device may be asleep after resuming regardless
	 * of the SoC powersave state before suspending. Hence make sure the
	 * device is asleep before proceeding.
	 */
	ath10k_pci_sleep_sync(ar);
2540

M
Michal Kazior 已提交
2541 2542 2543 2544 2545 2546 2547 2548
	return 0;
}

static int ath10k_pci_hif_resume(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;
2549 2550
	int ret = 0;

2551 2552 2553 2554
	ret = ath10k_pci_force_wake(ar);
	if (ret) {
		ath10k_err(ar, "failed to wake up target: %d\n", ret);
		return ret;
2555
	}
M
Michal Kazior 已提交
2556

2557 2558 2559 2560 2561 2562 2563 2564
	/* Suspend/Resume resets the PCI configuration space, so we have to
	 * re-disable the RETRY_TIMEOUT register (0x41) to keep PCI Tx retries
	 * from interfering with C3 CPU state. pci_restore_state won't help
	 * here since it only restores the first 64 bytes pci config header.
	 */
	pci_read_config_dword(pdev, 0x40, &val);
	if ((val & 0x0000ff00) != 0)
		pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
M
Michal Kazior 已提交
2565

2566
	return ret;
M
Michal Kazior 已提交
2567 2568 2569
}
#endif

2570
static const struct ath10k_hif_ops ath10k_pci_hif_ops = {
2571
	.tx_sg			= ath10k_pci_hif_tx_sg,
K
Kalle Valo 已提交
2572
	.diag_read		= ath10k_pci_hif_diag_read,
2573
	.diag_write		= ath10k_pci_diag_write_mem,
2574 2575 2576 2577 2578 2579 2580
	.exchange_bmi_msg	= ath10k_pci_hif_exchange_bmi_msg,
	.start			= ath10k_pci_hif_start,
	.stop			= ath10k_pci_hif_stop,
	.map_service_to_pipe	= ath10k_pci_hif_map_service_to_pipe,
	.get_default_pipe	= ath10k_pci_hif_get_default_pipe,
	.send_complete_check	= ath10k_pci_hif_send_complete_check,
	.get_free_queue_number	= ath10k_pci_hif_get_free_queue_number,
2581 2582
	.power_up		= ath10k_pci_hif_power_up,
	.power_down		= ath10k_pci_hif_power_down,
2583 2584
	.read32			= ath10k_pci_read32,
	.write32		= ath10k_pci_write32,
M
Michal Kazior 已提交
2585 2586 2587 2588
#ifdef CONFIG_PM
	.suspend		= ath10k_pci_hif_suspend,
	.resume			= ath10k_pci_hif_resume,
#endif
2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
};

/*
 * Top-level interrupt handler for all PCI interrupts from a Target.
 * When a block of MSI interrupts is allocated, this top-level handler
 * is not used; instead, we directly call the correct sub-handler.
 */
static irqreturn_t ath10k_pci_interrupt_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2600 2601
	int ret;

2602 2603 2604 2605
	ret = ath10k_pci_force_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake device up on irq: %d\n", ret);
		return IRQ_NONE;
2606
	}
2607

2608
	if (ar_pci->oper_irq_mode == ATH10K_PCI_IRQ_LEGACY) {
2609 2610 2611
		if (!ath10k_pci_irq_pending(ar))
			return IRQ_NONE;

2612
		ath10k_pci_disable_and_clear_legacy_irq(ar);
2613 2614 2615 2616 2617 2618 2619
	}

	tasklet_schedule(&ar_pci->intr_tq);

	return IRQ_HANDLED;
}

2620
static void ath10k_pci_tasklet(unsigned long data)
2621 2622
{
	struct ath10k *ar = (struct ath10k *)data;
2623
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2624

2625
	if (ath10k_pci_has_fw_crashed(ar)) {
2626
		ath10k_pci_irq_disable(ar);
2627
		ath10k_pci_fw_crashed_clear(ar);
2628
		ath10k_pci_fw_crashed_dump(ar);
2629 2630 2631
		return;
	}

2632 2633
	ath10k_ce_per_engine_service_any(ar);

2634
	/* Re-enable legacy irq that was disabled in the irq handler */
2635
	if (ar_pci->oper_irq_mode == ATH10K_PCI_IRQ_LEGACY)
2636
		ath10k_pci_enable_legacy_irq(ar);
2637 2638
}

M
Michal Kazior 已提交
2639
static int ath10k_pci_request_irq_msi(struct ath10k *ar)
2640 2641 2642 2643 2644 2645 2646
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
M
Michal Kazior 已提交
2647
	if (ret) {
2648
		ath10k_warn(ar, "failed to request MSI irq %d: %d\n",
M
Michal Kazior 已提交
2649
			    ar_pci->pdev->irq, ret);
2650 2651 2652 2653 2654 2655
		return ret;
	}

	return 0;
}

M
Michal Kazior 已提交
2656
static int ath10k_pci_request_irq_legacy(struct ath10k *ar)
2657 2658 2659 2660 2661 2662 2663
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2664
	if (ret) {
2665
		ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
M
Michal Kazior 已提交
2666
			    ar_pci->pdev->irq, ret);
2667
		return ret;
2668
	}
2669 2670 2671 2672

	return 0;
}

M
Michal Kazior 已提交
2673 2674 2675
static int ath10k_pci_request_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2676

2677 2678
	switch (ar_pci->oper_irq_mode) {
	case ATH10K_PCI_IRQ_LEGACY:
M
Michal Kazior 已提交
2679
		return ath10k_pci_request_irq_legacy(ar);
2680
	case ATH10K_PCI_IRQ_MSI:
M
Michal Kazior 已提交
2681
		return ath10k_pci_request_irq_msi(ar);
2682
	default:
2683
		return -EINVAL;
M
Michal Kazior 已提交
2684
	}
2685 2686
}

M
Michal Kazior 已提交
2687 2688 2689 2690
static void ath10k_pci_free_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

2691
	free_irq(ar_pci->pdev->irq, ar);
M
Michal Kazior 已提交
2692 2693
}

2694
void ath10k_pci_init_irq_tasklets(struct ath10k *ar)
2695 2696 2697
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

M
Michal Kazior 已提交
2698 2699 2700 2701 2702 2703 2704
	tasklet_init(&ar_pci->intr_tq, ath10k_pci_tasklet, (unsigned long)ar);
}

static int ath10k_pci_init_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;
2705

M
Michal Kazior 已提交
2706
	ath10k_pci_init_irq_tasklets(ar);
2707

2708
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_AUTO)
2709 2710
		ath10k_info(ar, "limiting irq mode to: %d\n",
			    ath10k_pci_irq_mode);
2711

M
Michal Kazior 已提交
2712
	/* Try MSI */
2713
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_LEGACY) {
2714
		ar_pci->oper_irq_mode = ATH10K_PCI_IRQ_MSI;
2715
		ret = pci_enable_msi(ar_pci->pdev);
2716
		if (ret == 0)
2717
			return 0;
2718

2719
		/* fall-through */
2720 2721
	}

M
Michal Kazior 已提交
2722 2723 2724 2725 2726 2727 2728 2729
	/* Try legacy irq
	 *
	 * A potential race occurs here: The CORE_BASE write
	 * depends on target correctly decoding AXI address but
	 * host won't know when target writes BAR to CORE_CTRL.
	 * This write might get lost if target has NOT written BAR.
	 * For now, fix the race by repeating the write in below
	 * synchronization checking. */
2730
	ar_pci->oper_irq_mode = ATH10K_PCI_IRQ_LEGACY;
2731

M
Michal Kazior 已提交
2732 2733 2734 2735
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	return 0;
2736 2737
}

2738
static void ath10k_pci_deinit_irq_legacy(struct ath10k *ar)
2739
{
M
Michal Kazior 已提交
2740 2741
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
2742 2743
}

M
Michal Kazior 已提交
2744
static int ath10k_pci_deinit_irq(struct ath10k *ar)
2745 2746 2747
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

2748 2749
	switch (ar_pci->oper_irq_mode) {
	case ATH10K_PCI_IRQ_LEGACY:
2750
		ath10k_pci_deinit_irq_legacy(ar);
2751
		break;
2752 2753
	default:
		pci_disable_msi(ar_pci->pdev);
2754
		break;
M
Michal Kazior 已提交
2755 2756
	}

2757
	return 0;
2758 2759
}

2760
int ath10k_pci_wait_for_target_init(struct ath10k *ar)
2761 2762
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2763 2764
	unsigned long timeout;
	u32 val;
2765

2766
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot waiting target to initialise\n");
2767

2768 2769 2770 2771 2772
	timeout = jiffies + msecs_to_jiffies(ATH10K_PCI_TARGET_WAIT);

	do {
		val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);

2773 2774
		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target indicator %x\n",
			   val);
K
Kalle Valo 已提交
2775

2776 2777 2778 2779
		/* target should never return this */
		if (val == 0xffffffff)
			continue;

2780 2781 2782 2783
		/* the device has crashed so don't bother trying anymore */
		if (val & FW_IND_EVENT_PENDING)
			break;

2784 2785 2786
		if (val & FW_IND_INITIALIZED)
			break;

2787
		if (ar_pci->oper_irq_mode == ATH10K_PCI_IRQ_LEGACY)
2788
			/* Fix potential race by repeating CORE_BASE writes */
2789
			ath10k_pci_enable_legacy_irq(ar);
2790

2791
		mdelay(10);
2792
	} while (time_before(jiffies, timeout));
2793

2794
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
2795
	ath10k_pci_irq_msi_fw_mask(ar);
2796

2797
	if (val == 0xffffffff) {
2798
		ath10k_err(ar, "failed to read device register, device is gone\n");
2799
		return -EIO;
2800 2801
	}

2802
	if (val & FW_IND_EVENT_PENDING) {
2803
		ath10k_warn(ar, "device has crashed during init\n");
2804
		return -ECOMM;
2805 2806
	}

2807
	if (!(val & FW_IND_INITIALIZED)) {
2808
		ath10k_err(ar, "failed to receive initialized event from target: %08x\n",
2809
			   val);
2810
		return -ETIMEDOUT;
2811 2812
	}

2813
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target initialised\n");
2814
	return 0;
2815 2816
}

2817
static int ath10k_pci_cold_reset(struct ath10k *ar)
2818 2819 2820
{
	u32 val;

2821
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset\n");
2822

B
Ben Greear 已提交
2823 2824 2825 2826 2827 2828
	spin_lock_bh(&ar->data_lock);

	ar->stats.fw_cold_reset_counter++;

	spin_unlock_bh(&ar->data_lock);

2829
	/* Put Target, including PCIe, into RESET. */
2830
	val = ath10k_pci_reg_read32(ar, SOC_GLOBAL_RESET_ADDRESS);
2831
	val |= 1;
2832
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2833

2834 2835 2836 2837 2838 2839
	/* After writing into SOC_GLOBAL_RESET to put device into
	 * reset and pulling out of reset pcie may not be stable
	 * for any immediate pcie register access and cause bus error,
	 * add delay before any pcie access request to fix this issue.
	 */
	msleep(20);
2840 2841 2842

	/* Pull Target, including PCIe, out of RESET. */
	val &= ~1;
2843
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2844

2845
	msleep(20);
2846

2847
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset complete\n");
K
Kalle Valo 已提交
2848

2849
	return 0;
2850 2851
}

2852
static int ath10k_pci_claim(struct ath10k *ar)
2853
{
2854 2855 2856
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	int ret;
2857 2858 2859 2860 2861

	pci_set_drvdata(pdev, ar);

	ret = pci_enable_device(pdev);
	if (ret) {
2862
		ath10k_err(ar, "failed to enable pci device: %d\n", ret);
2863
		return ret;
2864 2865 2866 2867
	}

	ret = pci_request_region(pdev, BAR_NUM, "ath");
	if (ret) {
2868
		ath10k_err(ar, "failed to request region BAR%d: %d\n", BAR_NUM,
2869
			   ret);
2870 2871 2872
		goto err_device;
	}

2873
	/* Target expects 32 bit DMA. Enforce it. */
2874 2875
	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2876
		ath10k_err(ar, "failed to set dma mask to 32-bit: %d\n", ret);
2877 2878 2879 2880 2881
		goto err_region;
	}

	ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2882
		ath10k_err(ar, "failed to set consistent dma mask to 32-bit: %d\n",
2883
			   ret);
2884 2885 2886 2887 2888 2889
		goto err_region;
	}

	pci_set_master(pdev);

	/* Arrange for access to Target SoC registers. */
2890
	ar_pci->mem_len = pci_resource_len(pdev, BAR_NUM);
2891 2892
	ar_pci->mem = pci_iomap(pdev, BAR_NUM, 0);
	if (!ar_pci->mem) {
2893
		ath10k_err(ar, "failed to iomap BAR%d\n", BAR_NUM);
2894 2895 2896 2897
		ret = -EIO;
		goto err_master;
	}

2898
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot pci_mem 0x%p\n", ar_pci->mem);
2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923
	return 0;

err_master:
	pci_clear_master(pdev);

err_region:
	pci_release_region(pdev, BAR_NUM);

err_device:
	pci_disable_device(pdev);

	return ret;
}

static void ath10k_pci_release(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;

	pci_iounmap(pdev, ar_pci->mem);
	pci_release_region(pdev, BAR_NUM);
	pci_clear_master(pdev);
	pci_disable_device(pdev);
}

2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940
static bool ath10k_pci_chip_is_supported(u32 dev_id, u32 chip_id)
{
	const struct ath10k_pci_supp_chip *supp_chip;
	int i;
	u32 rev_id = MS(chip_id, SOC_CHIP_ID_REV);

	for (i = 0; i < ARRAY_SIZE(ath10k_pci_supp_chips); i++) {
		supp_chip = &ath10k_pci_supp_chips[i];

		if (supp_chip->dev_id == dev_id &&
		    supp_chip->rev_id == rev_id)
			return true;
	}

	return false;
}

2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971
int ath10k_pci_setup_resource(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	spin_lock_init(&ar_pci->ce_lock);
	spin_lock_init(&ar_pci->ps_lock);

	setup_timer(&ar_pci->rx_post_retry, ath10k_pci_rx_replenish_retry,
		    (unsigned long)ar);

	if (QCA_REV_6174(ar))
		ath10k_pci_override_ce_config(ar);

	ret = ath10k_pci_alloc_pipes(ar);
	if (ret) {
		ath10k_err(ar, "failed to allocate copy engine pipes: %d\n",
			   ret);
		return ret;
	}

	return 0;
}

void ath10k_pci_release_resource(struct ath10k *ar)
{
	ath10k_pci_kill_tasklet(ar);
	ath10k_pci_ce_deinit(ar);
	ath10k_pci_free_pipes(ar);
}

2972 2973 2974 2975 2976 2977
static const struct ath10k_bus_ops ath10k_pci_bus_ops = {
	.read32		= ath10k_bus_pci_read32,
	.write32	= ath10k_bus_pci_write32,
	.get_num_banks	= ath10k_pci_get_num_banks,
};

2978 2979 2980 2981 2982 2983
static int ath10k_pci_probe(struct pci_dev *pdev,
			    const struct pci_device_id *pci_dev)
{
	int ret = 0;
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
M
Michal Kazior 已提交
2984
	enum ath10k_hw_rev hw_rev;
2985
	u32 chip_id;
2986
	bool pci_ps;
2987 2988
	int (*pci_soft_reset)(struct ath10k *ar);
	int (*pci_hard_reset)(struct ath10k *ar);
2989

M
Michal Kazior 已提交
2990 2991 2992
	switch (pci_dev->device) {
	case QCA988X_2_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA988X;
2993
		pci_ps = false;
2994 2995
		pci_soft_reset = ath10k_pci_warm_reset;
		pci_hard_reset = ath10k_pci_qca988x_chip_reset;
M
Michal Kazior 已提交
2996
		break;
M
Michal Kazior 已提交
2997
	case QCA6164_2_1_DEVICE_ID:
M
Michal Kazior 已提交
2998 2999
	case QCA6174_2_1_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA6174;
3000
		pci_ps = true;
3001 3002
		pci_soft_reset = ath10k_pci_warm_reset;
		pci_hard_reset = ath10k_pci_qca6174_chip_reset;
M
Michal Kazior 已提交
3003
		break;
3004 3005
	case QCA99X0_2_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA99X0;
3006
		pci_ps = false;
3007 3008
		pci_soft_reset = ath10k_pci_qca99x0_soft_chip_reset;
		pci_hard_reset = ath10k_pci_qca99x0_chip_reset;
3009
		break;
3010 3011 3012 3013 3014 3015
	case QCA9984_1_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA9984;
		pci_ps = false;
		pci_soft_reset = ath10k_pci_qca99x0_soft_chip_reset;
		pci_hard_reset = ath10k_pci_qca99x0_chip_reset;
		break;
3016 3017 3018
	case QCA9377_1_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA9377;
		pci_ps = true;
3019 3020
		pci_soft_reset = NULL;
		pci_hard_reset = ath10k_pci_qca6174_chip_reset;
3021
		break;
M
Michal Kazior 已提交
3022 3023 3024 3025 3026 3027 3028
	default:
		WARN_ON(1);
		return -ENOTSUPP;
	}

	ar = ath10k_core_create(sizeof(*ar_pci), &pdev->dev, ATH10K_BUS_PCI,
				hw_rev, &ath10k_pci_hif_ops);
3029
	if (!ar) {
3030
		dev_err(&pdev->dev, "failed to allocate core\n");
3031 3032 3033
		return -ENOMEM;
	}

3034 3035 3036
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "pci probe %04x:%04x %04x:%04x\n",
		   pdev->vendor, pdev->device,
		   pdev->subsystem_vendor, pdev->subsystem_device);
3037

3038 3039 3040 3041
	ar_pci = ath10k_pci_priv(ar);
	ar_pci->pdev = pdev;
	ar_pci->dev = &pdev->dev;
	ar_pci->ar = ar;
M
Michal Kazior 已提交
3042
	ar->dev_id = pci_dev->device;
3043
	ar_pci->pci_ps = pci_ps;
3044
	ar_pci->bus_ops = &ath10k_pci_bus_ops;
3045 3046
	ar_pci->pci_soft_reset = pci_soft_reset;
	ar_pci->pci_hard_reset = pci_hard_reset;
3047

3048 3049 3050 3051
	ar->id.vendor = pdev->vendor;
	ar->id.device = pdev->device;
	ar->id.subsystem_vendor = pdev->subsystem_vendor;
	ar->id.subsystem_device = pdev->subsystem_device;
3052

3053 3054
	setup_timer(&ar_pci->ps_timer, ath10k_pci_ps_timer,
		    (unsigned long)ar);
3055

3056
	ret = ath10k_pci_setup_resource(ar);
3057
	if (ret) {
3058
		ath10k_err(ar, "failed to setup resource: %d\n", ret);
3059
		goto err_core_destroy;
3060 3061
	}

3062
	ret = ath10k_pci_claim(ar);
3063
	if (ret) {
3064 3065
		ath10k_err(ar, "failed to claim device: %d\n", ret);
		goto err_free_pipes;
3066 3067
	}

3068 3069 3070
	ret = ath10k_pci_force_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake up device : %d\n", ret);
3071
		goto err_sleep;
3072 3073
	}

3074 3075 3076
	ath10k_pci_ce_deinit(ar);
	ath10k_pci_irq_disable(ar);

3077
	ret = ath10k_pci_init_irq(ar);
3078
	if (ret) {
3079
		ath10k_err(ar, "failed to init irqs: %d\n", ret);
3080
		goto err_sleep;
3081 3082
	}

3083 3084
	ath10k_info(ar, "pci irq %s oper_irq_mode %d irq_mode %d reset_mode %d\n",
		    ath10k_pci_get_irq_method(ar), ar_pci->oper_irq_mode,
3085 3086
		    ath10k_pci_irq_mode, ath10k_pci_reset_mode);

3087 3088
	ret = ath10k_pci_request_irq(ar);
	if (ret) {
3089
		ath10k_warn(ar, "failed to request irqs: %d\n", ret);
3090 3091 3092
		goto err_deinit_irq;
	}

3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107
	ret = ath10k_pci_chip_reset(ar);
	if (ret) {
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
		goto err_free_irq;
	}

	chip_id = ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
	if (chip_id == 0xffffffff) {
		ath10k_err(ar, "failed to get chip id\n");
		goto err_free_irq;
	}

	if (!ath10k_pci_chip_is_supported(pdev->device, chip_id)) {
		ath10k_err(ar, "device %04x with chip_id %08x isn't supported\n",
			   pdev->device, chip_id);
3108
		goto err_free_irq;
3109 3110
	}

3111
	ret = ath10k_core_register(ar, chip_id);
3112
	if (ret) {
3113
		ath10k_err(ar, "failed to register driver core: %d\n", ret);
3114
		goto err_free_irq;
3115 3116 3117 3118
	}

	return 0;

3119 3120
err_free_irq:
	ath10k_pci_free_irq(ar);
3121
	ath10k_pci_kill_tasklet(ar);
3122

3123 3124 3125
err_deinit_irq:
	ath10k_pci_deinit_irq(ar);

3126
err_sleep:
3127
	ath10k_pci_sleep_sync(ar);
3128 3129
	ath10k_pci_release(ar);

3130 3131 3132
err_free_pipes:
	ath10k_pci_free_pipes(ar);

M
Michal Kazior 已提交
3133
err_core_destroy:
3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
	ath10k_core_destroy(ar);

	return ret;
}

static void ath10k_pci_remove(struct pci_dev *pdev)
{
	struct ath10k *ar = pci_get_drvdata(pdev);
	struct ath10k_pci *ar_pci;

3144
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci remove\n");
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154

	if (!ar)
		return;

	ar_pci = ath10k_pci_priv(ar);

	if (!ar_pci)
		return;

	ath10k_core_unregister(ar);
3155
	ath10k_pci_free_irq(ar);
3156
	ath10k_pci_deinit_irq(ar);
3157
	ath10k_pci_release_resource(ar);
3158
	ath10k_pci_sleep_sync(ar);
3159
	ath10k_pci_release(ar);
3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177
	ath10k_core_destroy(ar);
}

MODULE_DEVICE_TABLE(pci, ath10k_pci_id_table);

static struct pci_driver ath10k_pci_driver = {
	.name = "ath10k_pci",
	.id_table = ath10k_pci_id_table,
	.probe = ath10k_pci_probe,
	.remove = ath10k_pci_remove,
};

static int __init ath10k_pci_init(void)
{
	int ret;

	ret = pci_register_driver(&ath10k_pci_driver);
	if (ret)
3178 3179
		printk(KERN_ERR "failed to register ath10k pci driver: %d\n",
		       ret);
3180

3181 3182 3183 3184
	ret = ath10k_ahb_init();
	if (ret)
		printk(KERN_ERR "ahb init failed: %d\n", ret);

3185 3186 3187 3188 3189 3190 3191
	return ret;
}
module_init(ath10k_pci_init);

static void __exit ath10k_pci_exit(void)
{
	pci_unregister_driver(&ath10k_pci_driver);
3192
	ath10k_ahb_exit();
3193 3194 3195 3196 3197 3198 3199
}

module_exit(ath10k_pci_exit);

MODULE_AUTHOR("Qualcomm Atheros");
MODULE_DESCRIPTION("Driver support for Atheros QCA988X PCIe devices");
MODULE_LICENSE("Dual BSD/GPL");
3200 3201

/* QCA988x 2.0 firmware files */
3202 3203
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API2_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API3_FILE);
3204
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API4_FILE);
K
Kalle Valo 已提交
3205
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3206
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_BOARD_DATA_FILE);
3207
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3208 3209 3210

/* QCA6174 2.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API4_FILE);
3211
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API5_FILE);
3212
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" QCA6174_HW_2_1_BOARD_DATA_FILE);
3213
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3214 3215 3216

/* QCA6174 3.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API4_FILE);
3217
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3218
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" QCA6174_HW_3_0_BOARD_DATA_FILE);
3219
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3220 3221 3222 3223

/* QCA9377 1.0 firmware files */
MODULE_FIRMWARE(QCA9377_HW_1_0_FW_DIR "/" ATH10K_FW_API5_FILE);
MODULE_FIRMWARE(QCA9377_HW_1_0_FW_DIR "/" QCA9377_HW_1_0_BOARD_DATA_FILE);