pci.c 80.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (c) 2005-2011 Atheros Communications Inc.
 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/pci.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
22
#include <linux/bitops.h>
23 24 25 26 27 28 29 30 31 32 33 34 35

#include "core.h"
#include "debug.h"

#include "targaddrs.h"
#include "bmi.h"

#include "hif.h"
#include "htc.h"

#include "ce.h"
#include "pci.h"

36 37 38 39 40 41
enum ath10k_pci_irq_mode {
	ATH10K_PCI_IRQ_AUTO = 0,
	ATH10K_PCI_IRQ_LEGACY = 1,
	ATH10K_PCI_IRQ_MSI = 2,
};

42 43 44 45 46
enum ath10k_pci_reset_mode {
	ATH10K_PCI_RESET_AUTO = 0,
	ATH10K_PCI_RESET_WARM_ONLY = 1,
};

47
static unsigned int ath10k_pci_irq_mode = ATH10K_PCI_IRQ_AUTO;
48
static unsigned int ath10k_pci_reset_mode = ATH10K_PCI_RESET_AUTO;
49 50 51 52

module_param_named(irq_mode, ath10k_pci_irq_mode, uint, 0644);
MODULE_PARM_DESC(irq_mode, "0: auto, 1: legacy, 2: msi (default: 0)");

53 54 55
module_param_named(reset_mode, ath10k_pci_reset_mode, uint, 0644);
MODULE_PARM_DESC(reset_mode, "0: auto, 1: warm only (default: 0)");

56 57
/* how long wait to wait for target to initialise, in ms */
#define ATH10K_PCI_TARGET_WAIT 3000
58
#define ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS 3
59

60
static const struct pci_device_id ath10k_pci_id_table[] = {
61
	{ PCI_VDEVICE(ATHEROS, QCA988X_2_0_DEVICE_ID) }, /* PCI-E QCA988X V2 */
M
Michal Kazior 已提交
62
	{ PCI_VDEVICE(ATHEROS, QCA6164_2_1_DEVICE_ID) }, /* PCI-E QCA6164 V2.1 */
M
Michal Kazior 已提交
63
	{ PCI_VDEVICE(ATHEROS, QCA6174_2_1_DEVICE_ID) }, /* PCI-E QCA6174 V2.1 */
64
	{ PCI_VDEVICE(ATHEROS, QCA99X0_2_0_DEVICE_ID) }, /* PCI-E QCA99X0 V2 */
65
	{ PCI_VDEVICE(ATHEROS, QCA9377_1_0_DEVICE_ID) }, /* PCI-E QCA9377 V1 */
66 67 68
	{0}
};

69 70 71 72 73 74
static const struct ath10k_pci_supp_chip ath10k_pci_supp_chips[] = {
	/* QCA988X pre 2.0 chips are not supported because they need some nasty
	 * hacks. ath10k doesn't have them and these devices crash horribly
	 * because of that.
	 */
	{ QCA988X_2_0_DEVICE_ID, QCA988X_HW_2_0_CHIP_ID_REV },
M
Michal Kazior 已提交
75 76 77 78 79 80 81

	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },

M
Michal Kazior 已提交
82 83 84 85 86
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },
M
Michal Kazior 已提交
87

88
	{ QCA99X0_2_0_DEVICE_ID, QCA99X0_HW_2_0_CHIP_ID_REV },
89 90

	{ QCA9377_1_0_DEVICE_ID, QCA9377_HW_1_0_CHIP_ID_REV },
91
	{ QCA9377_1_0_DEVICE_ID, QCA9377_HW_1_1_CHIP_ID_REV },
92 93
};

94
static void ath10k_pci_buffer_cleanup(struct ath10k *ar);
95
static int ath10k_pci_cold_reset(struct ath10k *ar);
96
static int ath10k_pci_safe_chip_reset(struct ath10k *ar);
M
Michal Kazior 已提交
97 98 99 100
static int ath10k_pci_init_irq(struct ath10k *ar);
static int ath10k_pci_deinit_irq(struct ath10k *ar);
static int ath10k_pci_request_irq(struct ath10k *ar);
static void ath10k_pci_free_irq(struct ath10k *ar);
101 102 103
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer);
104
static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar);
105
static void ath10k_pci_htc_tx_cb(struct ath10k_ce_pipe *ce_state);
106
static void ath10k_pci_htc_rx_cb(struct ath10k_ce_pipe *ce_state);
107 108
static void ath10k_pci_htt_tx_cb(struct ath10k_ce_pipe *ce_state);
static void ath10k_pci_htt_rx_cb(struct ath10k_ce_pipe *ce_state);
109
static void ath10k_pci_htt_htc_rx_cb(struct ath10k_ce_pipe *ce_state);
110
static void ath10k_pci_pktlog_rx_cb(struct ath10k_ce_pipe *ce_state);
111

112
static struct ce_attr host_ce_config_wlan[] = {
113 114 115 116 117 118
	/* CE0: host->target HTC control and raw streams */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 16,
		.src_sz_max = 256,
		.dest_nentries = 0,
119
		.send_cb = ath10k_pci_htc_tx_cb,
120 121 122 123 124 125
	},

	/* CE1: target->host HTT + HTC control */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
126
		.src_sz_max = 2048,
127
		.dest_nentries = 512,
128
		.recv_cb = ath10k_pci_htt_htc_rx_cb,
129 130 131 132 133 134 135
	},

	/* CE2: target->host WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
136
		.dest_nentries = 128,
137
		.recv_cb = ath10k_pci_htc_rx_cb,
138 139 140 141 142 143 144 145
	},

	/* CE3: host->target WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 32,
		.src_sz_max = 2048,
		.dest_nentries = 0,
146
		.send_cb = ath10k_pci_htc_tx_cb,
147 148 149 150 151 152 153 154
	},

	/* CE4: host->target HTT */
	{
		.flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR,
		.src_nentries = CE_HTT_H2T_MSG_SRC_NENTRIES,
		.src_sz_max = 256,
		.dest_nentries = 0,
155
		.send_cb = ath10k_pci_htt_tx_cb,
156 157
	},

158
	/* CE5: target->host HTT (HIF->HTT) */
159 160 161
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
162 163 164
		.src_sz_max = 512,
		.dest_nentries = 512,
		.recv_cb = ath10k_pci_htt_rx_cb,
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
	},

	/* CE6: target autonomous hif_memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE7: ce_diag, the Diagnostic Window */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 2,
		.src_sz_max = DIAG_TRANSFER_LIMIT,
		.dest_nentries = 2,
	},
182 183 184 185 186 187 188

	/* CE8: target->host pktlog */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
		.dest_nentries = 128,
189
		.recv_cb = ath10k_pci_pktlog_rx_cb,
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
	},

	/* CE9 target autonomous qcache memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE10: target autonomous hif memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE11: target autonomous hif memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},
215 216 217
};

/* Target firmware's Copy Engine configuration. */
218
static struct ce_pipe_config target_ce_config_wlan[] = {
219 220
	/* CE0: host->target HTC control and raw streams */
	{
221 222 223 224 225 226
		.pipenum = __cpu_to_le32(0),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
227 228 229 230
	},

	/* CE1: target->host HTT + HTC control */
	{
231 232 233
		.pipenum = __cpu_to_le32(1),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(32),
234
		.nbytes_max = __cpu_to_le32(2048),
235 236
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
237 238 239 240
	},

	/* CE2: target->host WMI */
	{
241 242
		.pipenum = __cpu_to_le32(2),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
243
		.nentries = __cpu_to_le32(64),
244 245 246
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
247 248 249 250
	},

	/* CE3: host->target WMI */
	{
251 252 253 254 255 256
		.pipenum = __cpu_to_le32(3),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
257 258 259 260
	},

	/* CE4: host->target HTT */
	{
261 262 263 264 265 266
		.pipenum = __cpu_to_le32(4),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(256),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
267 268
	},

269
	/* NB: 50% of src nentries, since tx has 2 frags */
270

271
	/* CE5: target->host HTT (HIF->HTT) */
272
	{
273
		.pipenum = __cpu_to_le32(5),
274
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
275
		.nentries = __cpu_to_le32(32),
276
		.nbytes_max = __cpu_to_le32(512),
277 278
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
279 280 281 282
	},

	/* CE6: Reserved for target autonomous hif_memcpy */
	{
283 284 285 286 287 288
		.pipenum = __cpu_to_le32(6),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(4096),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
289 290
	},

291
	/* CE7 used only by Host */
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
	{
		.pipenum = __cpu_to_le32(7),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(0),
		.nbytes_max = __cpu_to_le32(0),
		.flags = __cpu_to_le32(0),
		.reserved = __cpu_to_le32(0),
	},

	/* CE8 target->host packtlog */
	{
		.pipenum = __cpu_to_le32(8),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(64),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
		.reserved = __cpu_to_le32(0),
	},

	/* CE9 target autonomous qcache memcpy */
	{
		.pipenum = __cpu_to_le32(9),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
		.reserved = __cpu_to_le32(0),
	},

	/* It not necessary to send target wlan configuration for CE10 & CE11
	 * as these CEs are not actively used in target.
	 */
324 325
};

M
Michal Kazior 已提交
326 327 328 329 330
/*
 * Map from service/endpoint to Copy Engine.
 * This table is derived from the CE_PCI TABLE, above.
 * It is passed to the Target at startup for use by firmware.
 */
331
static struct service_to_pipe target_service_to_ce_map_wlan[] = {
M
Michal Kazior 已提交
332
	{
333 334 335
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
336 337
	},
	{
338 339 340
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
341 342
	},
	{
343 344 345
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
346 347
	},
	{
348 349 350
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
351 352
	},
	{
353 354 355
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
356 357
	},
	{
358 359 360
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
361 362
	},
	{
363 364 365
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
366 367
	},
	{
368 369 370
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
371 372
	},
	{
373 374 375
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
376 377
	},
	{
378 379 380
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
381 382
	},
	{
383 384 385
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
386 387
	},
	{
388 389 390
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
391
	},
392 393 394 395
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
396
	},
397 398 399 400
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
401 402
	},
	{
403 404 405
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(4),
M
Michal Kazior 已提交
406 407
	},
	{
408 409
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
410
		__cpu_to_le32(5),
M
Michal Kazior 已提交
411 412 413 414
	},

	/* (Additions here) */

415 416 417 418
	{ /* must be last */
		__cpu_to_le32(0),
		__cpu_to_le32(0),
		__cpu_to_le32(0),
M
Michal Kazior 已提交
419 420 421
	},
};

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
static bool ath10k_pci_is_awake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val = ioread32(ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
			   RTC_STATE_ADDRESS);

	return RTC_STATE_V_GET(val) == RTC_STATE_V_ON;
}

static void __ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_V_MASK,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
}

static void __ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_RESET,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
	ar_pci->ps_awake = false;
}

static int ath10k_pci_wake_wait(struct ath10k *ar)
{
	int tot_delay = 0;
	int curr_delay = 5;

	while (tot_delay < PCIE_WAKE_TIMEOUT) {
466 467 468 469
		if (ath10k_pci_is_awake(ar)) {
			if (tot_delay > PCIE_WAKE_LATE_US)
				ath10k_warn(ar, "device wakeup took %d ms which is unusally long, otherwise it works normally.\n",
					    tot_delay / 1000);
470
			return 0;
471
		}
472 473 474 475 476 477 478 479 480 481 482

		udelay(curr_delay);
		tot_delay += curr_delay;

		if (curr_delay < 50)
			curr_delay += 5;
	}

	return -ETIMEDOUT;
}

483 484 485 486 487 488
static int ath10k_pci_force_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;
	int ret = 0;

489 490 491
	if (ar_pci->pci_ps)
		return ret;

492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	if (!ar_pci->ps_awake) {
		iowrite32(PCIE_SOC_WAKE_V_MASK,
			  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
			  PCIE_SOC_WAKE_ADDRESS);

		ret = ath10k_pci_wake_wait(ar);
		if (ret == 0)
			ar_pci->ps_awake = true;
	}

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);

	return ret;
}

static void ath10k_pci_force_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	iowrite32(PCIE_SOC_WAKE_RESET,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
	ar_pci->ps_awake = false;

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

524 525 526 527 528 529
static int ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;
	int ret = 0;

530 531 532
	if (ar_pci->pci_ps == 0)
		return ret;

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	/* This function can be called very frequently. To avoid excessive
	 * CPU stalls for MMIO reads use a cache var to hold the device state.
	 */
	if (!ar_pci->ps_awake) {
		__ath10k_pci_wake(ar);

		ret = ath10k_pci_wake_wait(ar);
		if (ret == 0)
			ar_pci->ps_awake = true;
	}

	if (ret == 0) {
		ar_pci->ps_wake_refcount++;
		WARN_ON(ar_pci->ps_wake_refcount == 0);
	}

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);

	return ret;
}

static void ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

564 565 566
	if (ar_pci->pci_ps == 0)
		return;

567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (WARN_ON(ar_pci->ps_wake_refcount == 0))
		goto skip;

	ar_pci->ps_wake_refcount--;

	mod_timer(&ar_pci->ps_timer, jiffies +
		  msecs_to_jiffies(ATH10K_PCI_SLEEP_GRACE_PERIOD_MSEC));

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_ps_timer(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps timer refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (ar_pci->ps_wake_refcount > 0)
		goto skip;

	__ath10k_pci_sleep(ar);

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_sleep_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

609 610 611 612 613
	if (ar_pci->pci_ps == 0) {
		ath10k_pci_force_sleep(ar);
		return;
	}

614 615 616 617 618 619 620 621
	del_timer_sync(&ar_pci->ps_timer);

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	__ath10k_pci_sleep(ar);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

622
static void ath10k_bus_pci_write32(struct ath10k *ar, u32 offset, u32 value)
623 624 625 626
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

627 628 629 630 631 632
	if (unlikely(offset + sizeof(value) > ar_pci->mem_len)) {
		ath10k_warn(ar, "refusing to write mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
			    offset, offset + sizeof(value), ar_pci->mem_len);
		return;
	}

633 634 635 636 637 638 639 640 641 642 643
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for write32 of 0x%08x at 0x%08x: %d\n",
			    value, offset, ret);
		return;
	}

	iowrite32(value, ar_pci->mem + offset);
	ath10k_pci_sleep(ar);
}

644
static u32 ath10k_bus_pci_read32(struct ath10k *ar, u32 offset)
645 646 647 648 649
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val;
	int ret;

650 651 652 653 654 655
	if (unlikely(offset + sizeof(val) > ar_pci->mem_len)) {
		ath10k_warn(ar, "refusing to read mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
			    offset, offset + sizeof(val), ar_pci->mem_len);
		return 0;
	}

656 657 658 659 660 661 662 663 664 665 666 667 668
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for read32 at 0x%08x: %d\n",
			    offset, ret);
		return 0xffffffff;
	}

	val = ioread32(ar_pci->mem + offset);
	ath10k_pci_sleep(ar);

	return val;
}

669 670 671 672 673 674 675 676 677 678 679 680 681 682
inline void ath10k_pci_write32(struct ath10k *ar, u32 offset, u32 value)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	ar_pci->bus_ops->write32(ar, offset, value);
}

inline u32 ath10k_pci_read32(struct ath10k *ar, u32 offset)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	return ar_pci->bus_ops->read32(ar, offset);
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
u32 ath10k_pci_soc_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
}

void ath10k_pci_soc_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + addr, val);
}

u32 ath10k_pci_reg_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, PCIE_LOCAL_BASE_ADDRESS + addr);
}

void ath10k_pci_reg_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, PCIE_LOCAL_BASE_ADDRESS + addr, val);
}

703
bool ath10k_pci_irq_pending(struct ath10k *ar)
704 705 706 707 708 709 710 711 712 713 714 715
{
	u32 cause;

	/* Check if the shared legacy irq is for us */
	cause = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				  PCIE_INTR_CAUSE_ADDRESS);
	if (cause & (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL))
		return true;

	return false;
}

716
void ath10k_pci_disable_and_clear_legacy_irq(struct ath10k *ar)
717 718 719 720 721 722 723 724 725 726 727
{
	/* IMPORTANT: INTR_CLR register has to be set after
	 * INTR_ENABLE is set to 0, otherwise interrupt can not be
	 * really cleared. */
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_CLR_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
728 729
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
730 731
}

732
void ath10k_pci_enable_legacy_irq(struct ath10k *ar)
733 734 735 736 737 738 739
{
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
740 741
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
742 743
}

744
static inline const char *ath10k_pci_get_irq_method(struct ath10k *ar)
745 746 747
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

748 749
	if (ar_pci->num_msi_intrs > 1)
		return "msi-x";
750 751

	if (ar_pci->num_msi_intrs == 1)
752
		return "msi";
753 754

	return "legacy";
755 756
}

757
static int __ath10k_pci_rx_post_buf(struct ath10k_pci_pipe *pipe)
758
{
759
	struct ath10k *ar = pipe->hif_ce_state;
760
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
761 762 763
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	struct sk_buff *skb;
	dma_addr_t paddr;
764 765
	int ret;

766 767 768 769 770 771 772 773 774 775
	skb = dev_alloc_skb(pipe->buf_sz);
	if (!skb)
		return -ENOMEM;

	WARN_ONCE((unsigned long)skb->data & 3, "unaligned skb");

	paddr = dma_map_single(ar->dev, skb->data,
			       skb->len + skb_tailroom(skb),
			       DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(ar->dev, paddr))) {
776
		ath10k_warn(ar, "failed to dma map pci rx buf\n");
777 778 779 780
		dev_kfree_skb_any(skb);
		return -EIO;
	}

781
	ATH10K_SKB_RXCB(skb)->paddr = paddr;
782

783
	spin_lock_bh(&ar_pci->ce_lock);
784
	ret = __ath10k_ce_rx_post_buf(ce_pipe, skb, paddr);
785
	spin_unlock_bh(&ar_pci->ce_lock);
786
	if (ret) {
787 788 789
		dma_unmap_single(ar->dev, paddr, skb->len + skb_tailroom(skb),
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(skb);
790 791 792 793 794 795
		return ret;
	}

	return 0;
}

796
static void ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
797
{
798 799 800 801 802 803 804 805 806 807 808
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	int ret, num;

	if (pipe->buf_sz == 0)
		return;

	if (!ce_pipe->dest_ring)
		return;

809
	spin_lock_bh(&ar_pci->ce_lock);
810
	num = __ath10k_ce_rx_num_free_bufs(ce_pipe);
811
	spin_unlock_bh(&ar_pci->ce_lock);
812 813 814
	while (num--) {
		ret = __ath10k_pci_rx_post_buf(pipe);
		if (ret) {
815 816
			if (ret == -ENOSPC)
				break;
817
			ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
818 819 820 821 822 823 824
			mod_timer(&ar_pci->rx_post_retry, jiffies +
				  ATH10K_PCI_RX_POST_RETRY_MS);
			break;
		}
	}
}

825
void ath10k_pci_rx_post(struct ath10k *ar)
826 827 828 829 830
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	for (i = 0; i < CE_COUNT; i++)
831
		ath10k_pci_rx_post_pipe(&ar_pci->pipe_info[i]);
832 833
}

834
void ath10k_pci_rx_replenish_retry(unsigned long ptr)
835 836 837 838
{
	struct ath10k *ar = (void *)ptr;

	ath10k_pci_rx_post(ar);
839 840
}

841 842 843 844 845 846 847
static u32 ath10k_pci_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
{
	u32 val = 0;

	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
848
	case ATH10K_HW_QCA9377:
849 850
		val = (ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					  CORE_CTRL_ADDRESS) &
851
		       0x7ff) << 21;
852 853
		break;
	case ATH10K_HW_QCA99X0:
854
	case ATH10K_HW_QCA4019:
855 856 857 858 859 860 861 862
		val = ath10k_pci_read32(ar, PCIE_BAR_REG_ADDRESS);
		break;
	}

	val |= 0x100000 | (addr & 0xfffff);
	return val;
}

863 864 865 866 867 868 869 870 871 872
/*
 * Diagnostic read/write access is provided for startup/config/debug usage.
 * Caller must guarantee proper alignment, when applicable, and single user
 * at any moment.
 */
static int ath10k_pci_diag_read_mem(struct ath10k *ar, u32 address, void *data,
				    int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
873
	u32 *buf;
874
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
875
	struct ath10k_ce_pipe *ce_diag;
876 877 878 879 880 881
	/* Host buffer address in CE space */
	u32 ce_data;
	dma_addr_t ce_data_base = 0;
	void *data_buf = NULL;
	int i;

K
Kalle Valo 已提交
882 883
	spin_lock_bh(&ar_pci->ce_lock);

884 885 886 887 888 889 890 891 892
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed from Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
893 894 895 896
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
897 898 899 900 901 902 903 904 905 906 907 908 909

	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}
	memset(data_buf, 0, orig_nbytes);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		nbytes = min_t(unsigned int, remaining_bytes,
			       DIAG_TRANSFER_LIMIT);

910
		ret = __ath10k_ce_rx_post_buf(ce_diag, &ce_data, ce_data);
911 912 913 914 915 916 917 918 919 920 921 922
		if (ret != 0)
			goto done;

		/* Request CE to send from Target(!) address to Host buffer */
		/*
		 * The address supplied by the caller is in the
		 * Target CPU virtual address space.
		 *
		 * In order to use this address with the diagnostic CE,
		 * convert it from Target CPU virtual address space
		 * to CE address space
		 */
923
		address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
924

K
Kalle Valo 已提交
925 926
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)address, nbytes, 0,
					    0);
927 928 929 930
		if (ret)
			goto done;

		i = 0;
931 932
		while (ath10k_ce_completed_send_next_nolock(ce_diag,
							    NULL) != 0) {
933 934 935 936 937 938 939 940
			mdelay(1);
			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		i = 0;
941 942 943 944
		while (ath10k_ce_completed_recv_next_nolock(ce_diag,
							    (void **)&buf,
							    &completed_nbytes)
								!= 0) {
945 946 947 948 949 950 951 952 953 954 955 956 957
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

958
		if (*buf != ce_data) {
959 960 961 962 963 964 965 966 967 968
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
969 970 971
	if (ret == 0)
		memcpy(data, data_buf, orig_nbytes);
	else
972
		ath10k_warn(ar, "failed to read diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
973
			    address, ret);
974 975

	if (data_buf)
976 977
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
978

K
Kalle Valo 已提交
979 980
	spin_unlock_bh(&ar_pci->ce_lock);

981 982 983
	return ret;
}

984 985
static int ath10k_pci_diag_read32(struct ath10k *ar, u32 address, u32 *value)
{
986 987 988 989 990 991 992
	__le32 val = 0;
	int ret;

	ret = ath10k_pci_diag_read_mem(ar, address, &val, sizeof(val));
	*value = __le32_to_cpu(val);

	return ret;
993 994 995 996 997 998 999 1000 1001 1002 1003 1004
}

static int __ath10k_pci_diag_read_hi(struct ath10k *ar, void *dest,
				     u32 src, u32 len)
{
	u32 host_addr, addr;
	int ret;

	host_addr = host_interest_item_address(src);

	ret = ath10k_pci_diag_read32(ar, host_addr, &addr);
	if (ret != 0) {
1005
		ath10k_warn(ar, "failed to get memcpy hi address for firmware address %d: %d\n",
1006 1007 1008 1009 1010 1011
			    src, ret);
		return ret;
	}

	ret = ath10k_pci_diag_read_mem(ar, addr, dest, len);
	if (ret != 0) {
1012
		ath10k_warn(ar, "failed to memcpy firmware memory from %d (%d B): %d\n",
1013 1014 1015 1016 1017 1018 1019 1020
			    addr, len, ret);
		return ret;
	}

	return 0;
}

#define ath10k_pci_diag_read_hi(ar, dest, src, len)		\
1021
	__ath10k_pci_diag_read_hi(ar, dest, HI_ITEM(src), len)
1022

1023 1024
int ath10k_pci_diag_write_mem(struct ath10k *ar, u32 address,
			      const void *data, int nbytes)
1025 1026 1027
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
1028
	u32 *buf;
1029
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
1030
	struct ath10k_ce_pipe *ce_diag;
1031 1032 1033 1034 1035
	void *data_buf = NULL;
	u32 ce_data;	/* Host buffer address in CE space */
	dma_addr_t ce_data_base = 0;
	int i;

K
Kalle Valo 已提交
1036 1037
	spin_lock_bh(&ar_pci->ce_lock);

1038 1039 1040 1041 1042 1043 1044 1045 1046
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed to Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
1047 1048 1049 1050
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
1051 1052 1053 1054 1055 1056
	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}

	/* Copy caller's data to allocated DMA buf */
1057
	memcpy(data_buf, data, orig_nbytes);
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068

	/*
	 * The address supplied by the caller is in the
	 * Target CPU virtual address space.
	 *
	 * In order to use this address with the diagnostic CE,
	 * convert it from
	 *    Target CPU virtual address space
	 * to
	 *    CE address space
	 */
1069
	address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
1070 1071 1072 1073 1074 1075 1076 1077

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		/* FIXME: check cast */
		nbytes = min_t(int, remaining_bytes, DIAG_TRANSFER_LIMIT);

		/* Set up to receive directly into Target(!) address */
1078
		ret = __ath10k_ce_rx_post_buf(ce_diag, &address, address);
1079 1080 1081 1082 1083 1084 1085
		if (ret != 0)
			goto done;

		/*
		 * Request CE to send caller-supplied data that
		 * was copied to bounce buffer to Target(!) address.
		 */
K
Kalle Valo 已提交
1086 1087
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)ce_data,
					    nbytes, 0, 0);
1088 1089 1090 1091
		if (ret != 0)
			goto done;

		i = 0;
1092 1093
		while (ath10k_ce_completed_send_next_nolock(ce_diag,
							    NULL) != 0) {
1094 1095 1096 1097 1098 1099 1100 1101 1102
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		i = 0;
1103 1104 1105 1106
		while (ath10k_ce_completed_recv_next_nolock(ce_diag,
							    (void **)&buf,
							    &completed_nbytes)
								!= 0) {
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

1120
		if (*buf != address) {
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
	if (data_buf) {
1132 1133
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
1134 1135 1136
	}

	if (ret != 0)
1137
		ath10k_warn(ar, "failed to write diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
1138
			    address, ret);
1139

K
Kalle Valo 已提交
1140 1141
	spin_unlock_bh(&ar_pci->ce_lock);

1142 1143 1144
	return ret;
}

1145 1146 1147 1148 1149 1150 1151
static int ath10k_pci_diag_write32(struct ath10k *ar, u32 address, u32 value)
{
	__le32 val = __cpu_to_le32(value);

	return ath10k_pci_diag_write_mem(ar, address, &val, sizeof(val));
}

1152
/* Called by lower (CE) layer when a send to Target completes. */
1153
static void ath10k_pci_htc_tx_cb(struct ath10k_ce_pipe *ce_state)
1154 1155
{
	struct ath10k *ar = ce_state->ar;
1156 1157
	struct sk_buff_head list;
	struct sk_buff *skb;
1158

1159
	__skb_queue_head_init(&list);
1160
	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb) == 0) {
1161
		/* no need to call tx completion for NULL pointers */
1162
		if (skb == NULL)
1163 1164
			continue;

1165
		__skb_queue_tail(&list, skb);
1166
	}
1167 1168

	while ((skb = __skb_dequeue(&list)))
1169
		ath10k_htc_tx_completion_handler(ar, skb);
1170 1171
}

1172 1173 1174
static void ath10k_pci_process_rx_cb(struct ath10k_ce_pipe *ce_state,
				     void (*callback)(struct ath10k *ar,
						      struct sk_buff *skb))
1175 1176 1177
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1178
	struct ath10k_pci_pipe *pipe_info =  &ar_pci->pipe_info[ce_state->id];
1179
	struct sk_buff *skb;
1180
	struct sk_buff_head list;
1181
	void *transfer_context;
1182
	unsigned int nbytes, max_nbytes;
1183

1184
	__skb_queue_head_init(&list);
1185
	while (ath10k_ce_completed_recv_next(ce_state, &transfer_context,
1186
					     &nbytes) == 0) {
1187
		skb = transfer_context;
1188
		max_nbytes = skb->len + skb_tailroom(skb);
1189
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1190 1191 1192
				 max_nbytes, DMA_FROM_DEVICE);

		if (unlikely(max_nbytes < nbytes)) {
1193
			ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
1194 1195 1196 1197
				    nbytes, max_nbytes);
			dev_kfree_skb_any(skb);
			continue;
		}
1198

1199
		skb_put(skb, nbytes);
1200 1201
		__skb_queue_tail(&list, skb);
	}
1202

1203
	while ((skb = __skb_dequeue(&list))) {
1204 1205 1206 1207 1208
		ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
			   ce_state->id, skb->len);
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
				skb->data, skb->len);

1209
		callback(ar, skb);
1210
	}
1211

1212
	ath10k_pci_rx_post_pipe(pipe_info);
1213 1214
}

1215 1216 1217 1218
/* Called by lower (CE) layer when data is received from the Target. */
static void ath10k_pci_htc_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	ath10k_pci_process_rx_cb(ce_state, ath10k_htc_rx_completion_handler);
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
}

static void ath10k_pci_htt_htc_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	/* CE4 polling needs to be done whenever CE pipe which transports
	 * HTT Rx (target->host) is processed.
	 */
	ath10k_ce_per_engine_service(ce_state->ar, 4);

	ath10k_pci_process_rx_cb(ce_state, ath10k_htc_rx_completion_handler);
1229 1230
}

1231 1232 1233 1234 1235 1236 1237 1238 1239
/* Called by lower (CE) layer when data is received from the Target.
 * Only 10.4 firmware uses separate CE to transfer pktlog data.
 */
static void ath10k_pci_pktlog_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	ath10k_pci_process_rx_cb(ce_state,
				 ath10k_htt_rx_pktlog_completion_handler);
}

1240 1241 1242 1243 1244 1245
/* Called by lower (CE) layer when a send to HTT Target completes. */
static void ath10k_pci_htt_tx_cb(struct ath10k_ce_pipe *ce_state)
{
	struct ath10k *ar = ce_state->ar;
	struct sk_buff *skb;

1246
	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb) == 0) {
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
		/* no need to call tx completion for NULL pointers */
		if (!skb)
			continue;

		dma_unmap_single(ar->dev, ATH10K_SKB_CB(skb)->paddr,
				 skb->len, DMA_TO_DEVICE);
		ath10k_htt_hif_tx_complete(ar, skb);
	}
}

static void ath10k_pci_htt_rx_deliver(struct ath10k *ar, struct sk_buff *skb)
{
	skb_pull(skb, sizeof(struct ath10k_htc_hdr));
	ath10k_htt_t2h_msg_handler(ar, skb);
}

/* Called by lower (CE) layer when HTT data is received from the Target. */
static void ath10k_pci_htt_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	/* CE4 polling needs to be done whenever CE pipe which transports
	 * HTT Rx (target->host) is processed.
	 */
	ath10k_ce_per_engine_service(ce_state->ar, 4);

	ath10k_pci_process_rx_cb(ce_state, ath10k_pci_htt_rx_deliver);
}

1274 1275
int ath10k_pci_hif_tx_sg(struct ath10k *ar, u8 pipe_id,
			 struct ath10k_hif_sg_item *items, int n_items)
1276 1277
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1278 1279 1280
	struct ath10k_pci_pipe *pci_pipe = &ar_pci->pipe_info[pipe_id];
	struct ath10k_ce_pipe *ce_pipe = pci_pipe->ce_hdl;
	struct ath10k_ce_ring *src_ring = ce_pipe->src_ring;
1281 1282 1283
	unsigned int nentries_mask;
	unsigned int sw_index;
	unsigned int write_index;
1284
	int err, i = 0;
1285

1286
	spin_lock_bh(&ar_pci->ce_lock);
1287

1288 1289 1290 1291
	nentries_mask = src_ring->nentries_mask;
	sw_index = src_ring->sw_index;
	write_index = src_ring->write_index;

1292 1293 1294
	if (unlikely(CE_RING_DELTA(nentries_mask,
				   write_index, sw_index - 1) < n_items)) {
		err = -ENOBUFS;
1295
		goto err;
1296
	}
1297

1298
	for (i = 0; i < n_items - 1; i++) {
1299
		ath10k_dbg(ar, ATH10K_DBG_PCI,
1300 1301
			   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
			   i, items[i].paddr, items[i].len, n_items);
1302
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1303
				items[i].vaddr, items[i].len);
1304

1305 1306 1307 1308 1309 1310 1311
		err = ath10k_ce_send_nolock(ce_pipe,
					    items[i].transfer_context,
					    items[i].paddr,
					    items[i].len,
					    items[i].transfer_id,
					    CE_SEND_FLAG_GATHER);
		if (err)
1312
			goto err;
1313 1314 1315 1316
	}

	/* `i` is equal to `n_items -1` after for() */

1317
	ath10k_dbg(ar, ATH10K_DBG_PCI,
1318 1319
		   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
		   i, items[i].paddr, items[i].len, n_items);
1320
	ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1321 1322 1323 1324 1325 1326 1327 1328 1329
			items[i].vaddr, items[i].len);

	err = ath10k_ce_send_nolock(ce_pipe,
				    items[i].transfer_context,
				    items[i].paddr,
				    items[i].len,
				    items[i].transfer_id,
				    0);
	if (err)
1330 1331 1332 1333 1334 1335 1336 1337
		goto err;

	spin_unlock_bh(&ar_pci->ce_lock);
	return 0;

err:
	for (; i > 0; i--)
		__ath10k_ce_send_revert(ce_pipe);
1338 1339 1340

	spin_unlock_bh(&ar_pci->ce_lock);
	return err;
1341 1342
}

1343 1344
int ath10k_pci_hif_diag_read(struct ath10k *ar, u32 address, void *buf,
			     size_t buf_len)
K
Kalle Valo 已提交
1345 1346 1347 1348
{
	return ath10k_pci_diag_read_mem(ar, address, buf, buf_len);
}

1349
u16 ath10k_pci_hif_get_free_queue_number(struct ath10k *ar, u8 pipe)
1350 1351
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
1352

1353
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get free queue number\n");
K
Kalle Valo 已提交
1354

M
Michal Kazior 已提交
1355
	return ath10k_ce_num_free_src_entries(ar_pci->pipe_info[pipe].ce_hdl);
1356 1357
}

1358 1359
static void ath10k_pci_dump_registers(struct ath10k *ar,
				      struct ath10k_fw_crash_data *crash_data)
1360
{
1361 1362
	__le32 reg_dump_values[REG_DUMP_COUNT_QCA988X] = {};
	int i, ret;
1363

1364
	lockdep_assert_held(&ar->data_lock);
1365

1366 1367
	ret = ath10k_pci_diag_read_hi(ar, &reg_dump_values[0],
				      hi_failure_state,
1368
				      REG_DUMP_COUNT_QCA988X * sizeof(__le32));
1369
	if (ret) {
1370
		ath10k_err(ar, "failed to read firmware dump area: %d\n", ret);
1371 1372 1373 1374 1375
		return;
	}

	BUILD_BUG_ON(REG_DUMP_COUNT_QCA988X % 4);

1376
	ath10k_err(ar, "firmware register dump:\n");
1377
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i += 4)
1378
		ath10k_err(ar, "[%02d]: 0x%08X 0x%08X 0x%08X 0x%08X\n",
1379
			   i,
1380 1381 1382 1383
			   __le32_to_cpu(reg_dump_values[i]),
			   __le32_to_cpu(reg_dump_values[i + 1]),
			   __le32_to_cpu(reg_dump_values[i + 2]),
			   __le32_to_cpu(reg_dump_values[i + 3]));
1384

M
Michal Kazior 已提交
1385 1386 1387
	if (!crash_data)
		return;

1388
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i++)
1389
		crash_data->registers[i] = reg_dump_values[i];
1390 1391
}

1392
static void ath10k_pci_fw_crashed_dump(struct ath10k *ar)
1393 1394 1395 1396 1397 1398
{
	struct ath10k_fw_crash_data *crash_data;
	char uuid[50];

	spin_lock_bh(&ar->data_lock);

B
Ben Greear 已提交
1399 1400
	ar->stats.fw_crash_counter++;

1401 1402 1403 1404 1405 1406 1407
	crash_data = ath10k_debug_get_new_fw_crash_data(ar);

	if (crash_data)
		scnprintf(uuid, sizeof(uuid), "%pUl", &crash_data->uuid);
	else
		scnprintf(uuid, sizeof(uuid), "n/a");

1408
	ath10k_err(ar, "firmware crashed! (uuid %s)\n", uuid);
1409
	ath10k_print_driver_info(ar);
1410 1411 1412
	ath10k_pci_dump_registers(ar, crash_data);

	spin_unlock_bh(&ar->data_lock);
1413

1414
	queue_work(ar->workqueue, &ar->restart_work);
1415 1416
}

1417 1418
void ath10k_pci_hif_send_complete_check(struct ath10k *ar, u8 pipe,
					int force)
1419
{
1420
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif send complete check\n");
K
Kalle Valo 已提交
1421

1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
	if (!force) {
		int resources;
		/*
		 * Decide whether to actually poll for completions, or just
		 * wait for a later chance.
		 * If there seem to be plenty of resources left, then just wait
		 * since checking involves reading a CE register, which is a
		 * relatively expensive operation.
		 */
		resources = ath10k_pci_hif_get_free_queue_number(ar, pipe);

		/*
		 * If at least 50% of the total resources are still available,
		 * don't bother checking again yet.
		 */
		if (resources > (host_ce_config_wlan[pipe].src_nentries >> 1))
			return;
	}
	ath10k_ce_per_engine_service(ar, pipe);
}

1443
void ath10k_pci_kill_tasklet(struct ath10k *ar)
1444 1445 1446 1447 1448
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	tasklet_kill(&ar_pci->intr_tq);
1449
	tasklet_kill(&ar_pci->msi_fw_err);
1450 1451 1452

	for (i = 0; i < CE_COUNT; i++)
		tasklet_kill(&ar_pci->pipe_info[i].intr);
1453 1454

	del_timer_sync(&ar_pci->rx_post_retry);
1455 1456
}

1457 1458
int ath10k_pci_hif_map_service_to_pipe(struct ath10k *ar, u16 service_id,
				       u8 *ul_pipe, u8 *dl_pipe)
1459
{
1460 1461 1462
	const struct service_to_pipe *entry;
	bool ul_set = false, dl_set = false;
	int i;
1463

1464
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif map service\n");
K
Kalle Valo 已提交
1465

1466 1467
	for (i = 0; i < ARRAY_SIZE(target_service_to_ce_map_wlan); i++) {
		entry = &target_service_to_ce_map_wlan[i];
1468

1469
		if (__le32_to_cpu(entry->service_id) != service_id)
1470
			continue;
1471

1472
		switch (__le32_to_cpu(entry->pipedir)) {
1473 1474 1475 1476
		case PIPEDIR_NONE:
			break;
		case PIPEDIR_IN:
			WARN_ON(dl_set);
1477
			*dl_pipe = __le32_to_cpu(entry->pipenum);
1478 1479 1480 1481
			dl_set = true;
			break;
		case PIPEDIR_OUT:
			WARN_ON(ul_set);
1482
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1483 1484 1485 1486 1487
			ul_set = true;
			break;
		case PIPEDIR_INOUT:
			WARN_ON(dl_set);
			WARN_ON(ul_set);
1488 1489
			*dl_pipe = __le32_to_cpu(entry->pipenum);
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1490 1491 1492 1493
			dl_set = true;
			ul_set = true;
			break;
		}
1494 1495
	}

1496 1497
	if (WARN_ON(!ul_set || !dl_set))
		return -ENOENT;
1498

1499
	return 0;
1500 1501
}

1502 1503
void ath10k_pci_hif_get_default_pipe(struct ath10k *ar,
				     u8 *ul_pipe, u8 *dl_pipe)
1504
{
1505
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get default pipe\n");
K
Kalle Valo 已提交
1506

1507 1508
	(void)ath10k_pci_hif_map_service_to_pipe(ar,
						 ATH10K_HTC_SVC_ID_RSVD_CTRL,
1509
						 ul_pipe, dl_pipe);
1510 1511
}

M
Michal Kazior 已提交
1512
static void ath10k_pci_irq_msi_fw_mask(struct ath10k *ar)
1513
{
M
Michal Kazior 已提交
1514 1515
	u32 val;

1516 1517 1518
	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
1519
	case ATH10K_HW_QCA9377:
1520 1521 1522 1523 1524 1525 1526
		val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					CORE_CTRL_ADDRESS);
		val &= ~CORE_CTRL_PCIE_REG_31_MASK;
		ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
				   CORE_CTRL_ADDRESS, val);
		break;
	case ATH10K_HW_QCA99X0:
1527
	case ATH10K_HW_QCA4019:
1528 1529 1530 1531 1532
		/* TODO: Find appropriate register configuration for QCA99X0
		 *  to mask irq/MSI.
		 */
		 break;
	}
M
Michal Kazior 已提交
1533 1534 1535 1536 1537 1538
}

static void ath10k_pci_irq_msi_fw_unmask(struct ath10k *ar)
{
	u32 val;

1539 1540 1541
	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
1542
	case ATH10K_HW_QCA9377:
1543 1544 1545 1546 1547 1548 1549
		val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					CORE_CTRL_ADDRESS);
		val |= CORE_CTRL_PCIE_REG_31_MASK;
		ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
				   CORE_CTRL_ADDRESS, val);
		break;
	case ATH10K_HW_QCA99X0:
1550
	case ATH10K_HW_QCA4019:
1551 1552 1553 1554 1555
		/* TODO: Find appropriate register configuration for QCA99X0
		 *  to unmask irq/MSI.
		 */
		break;
	}
M
Michal Kazior 已提交
1556
}
1557

M
Michal Kazior 已提交
1558 1559
static void ath10k_pci_irq_disable(struct ath10k *ar)
{
1560
	ath10k_ce_disable_interrupts(ar);
1561
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
1562 1563 1564 1565 1566 1567 1568
	ath10k_pci_irq_msi_fw_mask(ar);
}

static void ath10k_pci_irq_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;
1569

1570 1571
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		synchronize_irq(ar_pci->pdev->irq + i);
1572 1573
}

1574
static void ath10k_pci_irq_enable(struct ath10k *ar)
1575
{
1576
	ath10k_ce_enable_interrupts(ar);
1577
	ath10k_pci_enable_legacy_irq(ar);
M
Michal Kazior 已提交
1578
	ath10k_pci_irq_msi_fw_unmask(ar);
1579 1580 1581 1582
}

static int ath10k_pci_hif_start(struct ath10k *ar)
{
J
Janusz Dziedzic 已提交
1583
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
1584

1585
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif start\n");
1586

1587
	ath10k_pci_irq_enable(ar);
1588
	ath10k_pci_rx_post(ar);
K
Kalle Valo 已提交
1589

J
Janusz Dziedzic 已提交
1590 1591 1592
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl);

1593 1594 1595
	return 0;
}

1596
static void ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1597 1598
{
	struct ath10k *ar;
1599 1600 1601 1602
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct sk_buff *skb;
	int i;
1603

1604 1605 1606
	ar = pci_pipe->hif_ce_state;
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->dest_ring;
1607

1608
	if (!ce_ring)
1609 1610
		return;

1611 1612
	if (!pci_pipe->buf_sz)
		return;
1613

1614 1615 1616 1617 1618 1619 1620
	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
			continue;

		ce_ring->per_transfer_context[i] = NULL;

1621
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1622
				 skb->len + skb_tailroom(skb),
1623
				 DMA_FROM_DEVICE);
1624
		dev_kfree_skb_any(skb);
1625 1626 1627
	}
}

1628
static void ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1629 1630 1631
{
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
1632 1633 1634 1635
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct sk_buff *skb;
	int i;
1636

1637 1638 1639 1640
	ar = pci_pipe->hif_ce_state;
	ar_pci = ath10k_pci_priv(ar);
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->src_ring;
1641

1642
	if (!ce_ring)
1643 1644
		return;

1645 1646
	if (!pci_pipe->buf_sz)
		return;
1647

1648 1649 1650
	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
1651 1652
			continue;

1653 1654
		ce_ring->per_transfer_context[i] = NULL;

1655
		ath10k_htc_tx_completion_handler(ar, skb);
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
	}
}

/*
 * Cleanup residual buffers for device shutdown:
 *    buffers that were enqueued for receive
 *    buffers that were to be sent
 * Note: Buffers that had completed but which were
 * not yet processed are on a completion queue. They
 * are handled when the completion thread shuts down.
 */
static void ath10k_pci_buffer_cleanup(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int pipe_num;

M
Michal Kazior 已提交
1672
	for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
1673
		struct ath10k_pci_pipe *pipe_info;
1674 1675 1676 1677 1678 1679 1680

		pipe_info = &ar_pci->pipe_info[pipe_num];
		ath10k_pci_rx_pipe_cleanup(pipe_info);
		ath10k_pci_tx_pipe_cleanup(pipe_info);
	}
}

1681
void ath10k_pci_ce_deinit(struct ath10k *ar)
1682
{
1683
	int i;
1684

1685 1686
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_deinit_pipe(ar, i);
1687 1688
}

1689
void ath10k_pci_flush(struct ath10k *ar)
1690
{
1691
	ath10k_pci_kill_tasklet(ar);
1692 1693
	ath10k_pci_buffer_cleanup(ar);
}
1694 1695 1696

static void ath10k_pci_hif_stop(struct ath10k *ar)
{
1697 1698 1699
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

1700
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif stop\n");
1701

1702 1703 1704
	/* Most likely the device has HTT Rx ring configured. The only way to
	 * prevent the device from accessing (and possible corrupting) host
	 * memory is to reset the chip now.
1705 1706 1707 1708 1709 1710 1711
	 *
	 * There's also no known way of masking MSI interrupts on the device.
	 * For ranged MSI the CE-related interrupts can be masked. However
	 * regardless how many MSI interrupts are assigned the first one
	 * is always used for firmware indications (crashes) and cannot be
	 * masked. To prevent the device from asserting the interrupt reset it
	 * before proceeding with cleanup.
1712
	 */
1713
	ath10k_pci_safe_chip_reset(ar);
1714 1715

	ath10k_pci_irq_disable(ar);
M
Michal Kazior 已提交
1716
	ath10k_pci_irq_sync(ar);
1717
	ath10k_pci_flush(ar);
1718 1719 1720 1721

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
1722 1723
}

1724 1725 1726
int ath10k_pci_hif_exchange_bmi_msg(struct ath10k *ar,
				    void *req, u32 req_len,
				    void *resp, u32 *resp_len)
1727 1728
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1729 1730 1731 1732
	struct ath10k_pci_pipe *pci_tx = &ar_pci->pipe_info[BMI_CE_NUM_TO_TARG];
	struct ath10k_pci_pipe *pci_rx = &ar_pci->pipe_info[BMI_CE_NUM_TO_HOST];
	struct ath10k_ce_pipe *ce_tx = pci_tx->ce_hdl;
	struct ath10k_ce_pipe *ce_rx = pci_rx->ce_hdl;
1733 1734 1735 1736 1737 1738
	dma_addr_t req_paddr = 0;
	dma_addr_t resp_paddr = 0;
	struct bmi_xfer xfer = {};
	void *treq, *tresp = NULL;
	int ret = 0;

1739 1740
	might_sleep();

1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
	if (resp && !resp_len)
		return -EINVAL;

	if (resp && resp_len && *resp_len == 0)
		return -EINVAL;

	treq = kmemdup(req, req_len, GFP_KERNEL);
	if (!treq)
		return -ENOMEM;

	req_paddr = dma_map_single(ar->dev, treq, req_len, DMA_TO_DEVICE);
	ret = dma_mapping_error(ar->dev, req_paddr);
1753 1754
	if (ret) {
		ret = -EIO;
1755
		goto err_dma;
1756
	}
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767

	if (resp && resp_len) {
		tresp = kzalloc(*resp_len, GFP_KERNEL);
		if (!tresp) {
			ret = -ENOMEM;
			goto err_req;
		}

		resp_paddr = dma_map_single(ar->dev, tresp, *resp_len,
					    DMA_FROM_DEVICE);
		ret = dma_mapping_error(ar->dev, resp_paddr);
1768
		if (ret) {
1769
			ret = -EIO;
1770
			goto err_req;
1771
		}
1772 1773 1774 1775

		xfer.wait_for_resp = true;
		xfer.resp_len = 0;

1776
		ath10k_ce_rx_post_buf(ce_rx, &xfer, resp_paddr);
1777 1778 1779 1780 1781 1782
	}

	ret = ath10k_ce_send(ce_tx, &xfer, req_paddr, req_len, -1, 0);
	if (ret)
		goto err_resp;

1783 1784
	ret = ath10k_pci_bmi_wait(ce_tx, ce_rx, &xfer);
	if (ret) {
1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
		u32 unused_buffer;
		unsigned int unused_nbytes;
		unsigned int unused_id;

		ath10k_ce_cancel_send_next(ce_tx, NULL, &unused_buffer,
					   &unused_nbytes, &unused_id);
	} else {
		/* non-zero means we did not time out */
		ret = 0;
	}

err_resp:
	if (resp) {
		u32 unused_buffer;

		ath10k_ce_revoke_recv_next(ce_rx, NULL, &unused_buffer);
		dma_unmap_single(ar->dev, resp_paddr,
				 *resp_len, DMA_FROM_DEVICE);
	}
err_req:
	dma_unmap_single(ar->dev, req_paddr, req_len, DMA_TO_DEVICE);

	if (ret == 0 && resp_len) {
		*resp_len = min(*resp_len, xfer.resp_len);
		memcpy(resp, tresp, xfer.resp_len);
	}
err_dma:
	kfree(treq);
	kfree(tresp);

	return ret;
}

1818
static void ath10k_pci_bmi_send_done(struct ath10k_ce_pipe *ce_state)
1819
{
1820 1821
	struct bmi_xfer *xfer;

1822
	if (ath10k_ce_completed_send_next(ce_state, (void **)&xfer))
1823
		return;
1824

1825
	xfer->tx_done = true;
1826 1827
}

1828
static void ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe *ce_state)
1829
{
1830
	struct ath10k *ar = ce_state->ar;
1831 1832 1833
	struct bmi_xfer *xfer;
	unsigned int nbytes;

1834 1835
	if (ath10k_ce_completed_recv_next(ce_state, (void **)&xfer,
					  &nbytes))
1836
		return;
1837

M
Michal Kazior 已提交
1838 1839 1840
	if (WARN_ON_ONCE(!xfer))
		return;

1841
	if (!xfer->wait_for_resp) {
1842
		ath10k_warn(ar, "unexpected: BMI data received; ignoring\n");
1843 1844 1845 1846
		return;
	}

	xfer->resp_len = nbytes;
1847
	xfer->rx_done = true;
1848 1849
}

1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer)
{
	unsigned long timeout = jiffies + BMI_COMMUNICATION_TIMEOUT_HZ;

	while (time_before_eq(jiffies, timeout)) {
		ath10k_pci_bmi_send_done(tx_pipe);
		ath10k_pci_bmi_recv_data(rx_pipe);

1860
		if (xfer->tx_done && (xfer->rx_done == xfer->wait_for_resp))
1861 1862 1863 1864
			return 0;

		schedule();
	}
1865

1866 1867
	return -ETIMEDOUT;
}
1868 1869 1870 1871 1872 1873 1874

/*
 * Send an interrupt to the device to wake up the Target CPU
 * so it has an opportunity to notice any changed state.
 */
static int ath10k_pci_wake_target_cpu(struct ath10k *ar)
{
1875
	u32 addr, val;
1876

1877 1878 1879 1880
	addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
	val = ath10k_pci_read32(ar, addr);
	val |= CORE_CTRL_CPU_INTR_MASK;
	ath10k_pci_write32(ar, addr, val);
1881

1882
	return 0;
1883 1884
}

M
Michal Kazior 已提交
1885 1886 1887 1888 1889 1890
static int ath10k_pci_get_num_banks(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	switch (ar_pci->pdev->device) {
	case QCA988X_2_0_DEVICE_ID:
1891
	case QCA99X0_2_0_DEVICE_ID:
M
Michal Kazior 已提交
1892
		return 1;
M
Michal Kazior 已提交
1893
	case QCA6164_2_1_DEVICE_ID:
M
Michal Kazior 已提交
1894 1895 1896 1897
	case QCA6174_2_1_DEVICE_ID:
		switch (MS(ar->chip_id, SOC_CHIP_ID_REV)) {
		case QCA6174_HW_1_0_CHIP_ID_REV:
		case QCA6174_HW_1_1_CHIP_ID_REV:
1898 1899
		case QCA6174_HW_2_1_CHIP_ID_REV:
		case QCA6174_HW_2_2_CHIP_ID_REV:
M
Michal Kazior 已提交
1900 1901 1902 1903 1904 1905 1906 1907 1908
			return 3;
		case QCA6174_HW_1_3_CHIP_ID_REV:
			return 2;
		case QCA6174_HW_3_0_CHIP_ID_REV:
		case QCA6174_HW_3_1_CHIP_ID_REV:
		case QCA6174_HW_3_2_CHIP_ID_REV:
			return 9;
		}
		break;
1909 1910
	case QCA9377_1_0_DEVICE_ID:
		return 2;
M
Michal Kazior 已提交
1911 1912 1913 1914 1915 1916
	}

	ath10k_warn(ar, "unknown number of banks, assuming 1\n");
	return 1;
}

1917 1918 1919 1920 1921 1922 1923
static int ath10k_bus_get_num_banks(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	return ar_pci->bus_ops->get_num_banks(ar);
}

1924
int ath10k_pci_init_config(struct ath10k *ar)
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
{
	u32 interconnect_targ_addr;
	u32 pcie_state_targ_addr = 0;
	u32 pipe_cfg_targ_addr = 0;
	u32 svc_to_pipe_map = 0;
	u32 pcie_config_flags = 0;
	u32 ealloc_value;
	u32 ealloc_targ_addr;
	u32 flag2_value;
	u32 flag2_targ_addr;
	int ret = 0;

	/* Download to Target the CE Config and the service-to-CE map */
	interconnect_targ_addr =
		host_interest_item_address(HI_ITEM(hi_interconnect_state));

	/* Supply Target-side CE configuration */
1942 1943
	ret = ath10k_pci_diag_read32(ar, interconnect_targ_addr,
				     &pcie_state_targ_addr);
1944
	if (ret != 0) {
1945
		ath10k_err(ar, "Failed to get pcie state addr: %d\n", ret);
1946 1947 1948 1949 1950
		return ret;
	}

	if (pcie_state_targ_addr == 0) {
		ret = -EIO;
1951
		ath10k_err(ar, "Invalid pcie state addr\n");
1952 1953 1954
		return ret;
	}

1955
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1956
					  offsetof(struct pcie_state,
1957 1958
						   pipe_cfg_addr)),
				     &pipe_cfg_targ_addr);
1959
	if (ret != 0) {
1960
		ath10k_err(ar, "Failed to get pipe cfg addr: %d\n", ret);
1961 1962 1963 1964 1965
		return ret;
	}

	if (pipe_cfg_targ_addr == 0) {
		ret = -EIO;
1966
		ath10k_err(ar, "Invalid pipe cfg addr\n");
1967 1968 1969 1970
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, pipe_cfg_targ_addr,
1971
					target_ce_config_wlan,
1972 1973
					sizeof(struct ce_pipe_config) *
					NUM_TARGET_CE_CONFIG_WLAN);
1974 1975

	if (ret != 0) {
1976
		ath10k_err(ar, "Failed to write pipe cfg: %d\n", ret);
1977 1978 1979
		return ret;
	}

1980
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1981
					  offsetof(struct pcie_state,
1982 1983
						   svc_to_pipe_map)),
				     &svc_to_pipe_map);
1984
	if (ret != 0) {
1985
		ath10k_err(ar, "Failed to get svc/pipe map: %d\n", ret);
1986 1987 1988 1989 1990
		return ret;
	}

	if (svc_to_pipe_map == 0) {
		ret = -EIO;
1991
		ath10k_err(ar, "Invalid svc_to_pipe map\n");
1992 1993 1994 1995
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, svc_to_pipe_map,
1996 1997
					target_service_to_ce_map_wlan,
					sizeof(target_service_to_ce_map_wlan));
1998
	if (ret != 0) {
1999
		ath10k_err(ar, "Failed to write svc/pipe map: %d\n", ret);
2000 2001 2002
		return ret;
	}

2003
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
2004
					  offsetof(struct pcie_state,
2005 2006
						   config_flags)),
				     &pcie_config_flags);
2007
	if (ret != 0) {
2008
		ath10k_err(ar, "Failed to get pcie config_flags: %d\n", ret);
2009 2010 2011 2012 2013
		return ret;
	}

	pcie_config_flags &= ~PCIE_CONFIG_FLAG_ENABLE_L1;

2014 2015 2016 2017
	ret = ath10k_pci_diag_write32(ar, (pcie_state_targ_addr +
					   offsetof(struct pcie_state,
						    config_flags)),
				      pcie_config_flags);
2018
	if (ret != 0) {
2019
		ath10k_err(ar, "Failed to write pcie config_flags: %d\n", ret);
2020 2021 2022 2023 2024 2025
		return ret;
	}

	/* configure early allocation */
	ealloc_targ_addr = host_interest_item_address(HI_ITEM(hi_early_alloc));

2026
	ret = ath10k_pci_diag_read32(ar, ealloc_targ_addr, &ealloc_value);
2027
	if (ret != 0) {
2028
		ath10k_err(ar, "Faile to get early alloc val: %d\n", ret);
2029 2030 2031 2032 2033 2034
		return ret;
	}

	/* first bank is switched to IRAM */
	ealloc_value |= ((HI_EARLY_ALLOC_MAGIC << HI_EARLY_ALLOC_MAGIC_SHIFT) &
			 HI_EARLY_ALLOC_MAGIC_MASK);
2035
	ealloc_value |= ((ath10k_bus_get_num_banks(ar) <<
M
Michal Kazior 已提交
2036
			  HI_EARLY_ALLOC_IRAM_BANKS_SHIFT) &
2037 2038
			 HI_EARLY_ALLOC_IRAM_BANKS_MASK);

2039
	ret = ath10k_pci_diag_write32(ar, ealloc_targ_addr, ealloc_value);
2040
	if (ret != 0) {
2041
		ath10k_err(ar, "Failed to set early alloc val: %d\n", ret);
2042 2043 2044 2045 2046 2047
		return ret;
	}

	/* Tell Target to proceed with initialization */
	flag2_targ_addr = host_interest_item_address(HI_ITEM(hi_option_flag2));

2048
	ret = ath10k_pci_diag_read32(ar, flag2_targ_addr, &flag2_value);
2049
	if (ret != 0) {
2050
		ath10k_err(ar, "Failed to get option val: %d\n", ret);
2051 2052 2053 2054 2055
		return ret;
	}

	flag2_value |= HI_OPTION_EARLY_CFG_DONE;

2056
	ret = ath10k_pci_diag_write32(ar, flag2_targ_addr, flag2_value);
2057
	if (ret != 0) {
2058
		ath10k_err(ar, "Failed to set option val: %d\n", ret);
2059 2060 2061 2062 2063 2064
		return ret;
	}

	return 0;
}

2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087
static void ath10k_pci_override_ce_config(struct ath10k *ar)
{
	struct ce_attr *attr;
	struct ce_pipe_config *config;

	/* For QCA6174 we're overriding the Copy Engine 5 configuration,
	 * since it is currently used for other feature.
	 */

	/* Override Host's Copy Engine 5 configuration */
	attr = &host_ce_config_wlan[5];
	attr->src_sz_max = 0;
	attr->dest_nentries = 0;

	/* Override Target firmware's Copy Engine configuration */
	config = &target_ce_config_wlan[5];
	config->pipedir = __cpu_to_le32(PIPEDIR_OUT);
	config->nbytes_max = __cpu_to_le32(2048);

	/* Map from service/endpoint to Copy Engine */
	target_service_to_ce_map_wlan[15].pipenum = __cpu_to_le32(1);
}

2088
int ath10k_pci_alloc_pipes(struct ath10k *ar)
2089
{
2090 2091
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_pci_pipe *pipe;
2092 2093 2094
	int i, ret;

	for (i = 0; i < CE_COUNT; i++) {
2095 2096 2097 2098 2099
		pipe = &ar_pci->pipe_info[i];
		pipe->ce_hdl = &ar_pci->ce_states[i];
		pipe->pipe_num = i;
		pipe->hif_ce_state = ar;

2100
		ret = ath10k_ce_alloc_pipe(ar, i, &host_ce_config_wlan[i]);
2101
		if (ret) {
2102
			ath10k_err(ar, "failed to allocate copy engine pipe %d: %d\n",
2103 2104 2105
				   i, ret);
			return ret;
		}
2106 2107

		/* Last CE is Diagnostic Window */
2108
		if (i == CE_DIAG_PIPE) {
2109 2110 2111 2112 2113
			ar_pci->ce_diag = pipe->ce_hdl;
			continue;
		}

		pipe->buf_sz = (size_t)(host_ce_config_wlan[i].src_sz_max);
2114 2115 2116 2117 2118
	}

	return 0;
}

2119
void ath10k_pci_free_pipes(struct ath10k *ar)
2120 2121
{
	int i;
2122

2123 2124 2125
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_free_pipe(ar, i);
}
2126

2127
int ath10k_pci_init_pipes(struct ath10k *ar)
2128
{
2129
	int i, ret;
2130

2131 2132
	for (i = 0; i < CE_COUNT; i++) {
		ret = ath10k_ce_init_pipe(ar, i, &host_ce_config_wlan[i]);
2133
		if (ret) {
2134
			ath10k_err(ar, "failed to initialize copy engine pipe %d: %d\n",
2135
				   i, ret);
2136
			return ret;
2137 2138 2139 2140 2141 2142
		}
	}

	return 0;
}

2143
static bool ath10k_pci_has_fw_crashed(struct ath10k *ar)
2144
{
2145 2146 2147
	return ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS) &
	       FW_IND_EVENT_PENDING;
}
2148

2149 2150 2151
static void ath10k_pci_fw_crashed_clear(struct ath10k *ar)
{
	u32 val;
2152

2153 2154 2155
	val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
	val &= ~FW_IND_EVENT_PENDING;
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, val);
2156 2157
}

2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
/* this function effectively clears target memory controller assert line */
static void ath10k_pci_warm_reset_si0(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val | SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val & ~SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);
}

2178
static void ath10k_pci_warm_reset_cpu(struct ath10k *ar)
2179 2180 2181
{
	u32 val;

2182
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, 0);
2183 2184

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
2185 2186 2187 2188 2189 2190 2191 2192
				SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CPU_WARM_RST_MASK);
}

static void ath10k_pci_warm_reset_ce(struct ath10k *ar)
{
	u32 val;
2193 2194 2195

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
2196

2197 2198 2199 2200 2201
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CE_RST_MASK);
	msleep(10);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val & ~SOC_RESET_CONTROL_CE_RST_MASK);
2202 2203 2204 2205 2206 2207
}

static void ath10k_pci_warm_reset_clear_lf(struct ath10k *ar)
{
	u32 val;

2208
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
2209 2210 2211 2212 2213
				SOC_LF_TIMER_CONTROL0_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS +
			   SOC_LF_TIMER_CONTROL0_ADDRESS,
			   val & ~SOC_LF_TIMER_CONTROL0_ENABLE_MASK);
}
2214

2215 2216 2217 2218 2219
static int ath10k_pci_warm_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset\n");
2220

2221 2222 2223
	spin_lock_bh(&ar->data_lock);
	ar->stats.fw_warm_reset_counter++;
	spin_unlock_bh(&ar->data_lock);
2224

2225
	ath10k_pci_irq_disable(ar);
2226

2227 2228 2229 2230 2231 2232 2233 2234 2235
	/* Make sure the target CPU is not doing anything dangerous, e.g. if it
	 * were to access copy engine while host performs copy engine reset
	 * then it is possible for the device to confuse pci-e controller to
	 * the point of bringing host system to a complete stop (i.e. hang).
	 */
	ath10k_pci_warm_reset_si0(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
	ath10k_pci_wait_for_target_init(ar);
2236

2237 2238 2239 2240
	ath10k_pci_warm_reset_clear_lf(ar);
	ath10k_pci_warm_reset_ce(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
2241

2242 2243 2244 2245 2246
	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target init: %d\n", ret);
		return ret;
	}
2247

2248
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset complete\n");
2249

2250
	return 0;
2251 2252
}

2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
static int ath10k_pci_safe_chip_reset(struct ath10k *ar)
{
	if (QCA_REV_988X(ar) || QCA_REV_6174(ar)) {
		return ath10k_pci_warm_reset(ar);
	} else if (QCA_REV_99X0(ar)) {
		ath10k_pci_irq_disable(ar);
		return ath10k_pci_qca99x0_chip_reset(ar);
	} else {
		return -ENOTSUPP;
	}
}

M
Michal Kazior 已提交
2265
static int ath10k_pci_qca988x_chip_reset(struct ath10k *ar)
2266 2267 2268 2269
{
	int i, ret;
	u32 val;

M
Michal Kazior 已提交
2270
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot 988x chip reset\n");
2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333

	/* Some hardware revisions (e.g. CUS223v2) has issues with cold reset.
	 * It is thus preferred to use warm reset which is safer but may not be
	 * able to recover the device from all possible fail scenarios.
	 *
	 * Warm reset doesn't always work on first try so attempt it a few
	 * times before giving up.
	 */
	for (i = 0; i < ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS; i++) {
		ret = ath10k_pci_warm_reset(ar);
		if (ret) {
			ath10k_warn(ar, "failed to warm reset attempt %d of %d: %d\n",
				    i + 1, ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS,
				    ret);
			continue;
		}

		/* FIXME: Sometimes copy engine doesn't recover after warm
		 * reset. In most cases this needs cold reset. In some of these
		 * cases the device is in such a state that a cold reset may
		 * lock up the host.
		 *
		 * Reading any host interest register via copy engine is
		 * sufficient to verify if device is capable of booting
		 * firmware blob.
		 */
		ret = ath10k_pci_init_pipes(ar);
		if (ret) {
			ath10k_warn(ar, "failed to init copy engine: %d\n",
				    ret);
			continue;
		}

		ret = ath10k_pci_diag_read32(ar, QCA988X_HOST_INTEREST_ADDRESS,
					     &val);
		if (ret) {
			ath10k_warn(ar, "failed to poke copy engine: %d\n",
				    ret);
			continue;
		}

		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset complete (warm)\n");
		return 0;
	}

	if (ath10k_pci_reset_mode == ATH10K_PCI_RESET_WARM_ONLY) {
		ath10k_warn(ar, "refusing cold reset as requested\n");
		return -EPERM;
	}

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

M
Michal Kazior 已提交
2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca988x chip reset complete (cold)\n");

	return 0;
}

static int ath10k_pci_qca6174_chip_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset\n");

	/* FIXME: QCA6174 requires cold + warm reset to work. */

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
K
Kalle Valo 已提交
2356
			    ret);
M
Michal Kazior 已提交
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
		return ret;
	}

	ret = ath10k_pci_warm_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to warm reset: %d\n", ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset complete (cold)\n");
2367 2368 2369 2370

	return 0;
}

2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset\n");

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset complete (cold)\n");

	return 0;
}

M
Michal Kazior 已提交
2395 2396 2397 2398 2399 2400
static int ath10k_pci_chip_reset(struct ath10k *ar)
{
	if (QCA_REV_988X(ar))
		return ath10k_pci_qca988x_chip_reset(ar);
	else if (QCA_REV_6174(ar))
		return ath10k_pci_qca6174_chip_reset(ar);
2401 2402
	else if (QCA_REV_9377(ar))
		return ath10k_pci_qca6174_chip_reset(ar);
2403 2404
	else if (QCA_REV_99X0(ar))
		return ath10k_pci_qca99x0_chip_reset(ar);
M
Michal Kazior 已提交
2405 2406 2407 2408
	else
		return -ENOTSUPP;
}

2409
static int ath10k_pci_hif_power_up(struct ath10k *ar)
2410
{
J
Janusz Dziedzic 已提交
2411
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2412 2413
	int ret;

2414 2415
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power up\n");

J
Janusz Dziedzic 已提交
2416 2417 2418 2419 2420
	pcie_capability_read_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				  &ar_pci->link_ctl);
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl & ~PCI_EXP_LNKCTL_ASPMC);

2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
	/*
	 * Bring the target up cleanly.
	 *
	 * The target may be in an undefined state with an AUX-powered Target
	 * and a Host in WoW mode. If the Host crashes, loses power, or is
	 * restarted (without unloading the driver) then the Target is left
	 * (aux) powered and running. On a subsequent driver load, the Target
	 * is in an unexpected state. We try to catch that here in order to
	 * reset the Target and retry the probe.
	 */
2431
	ret = ath10k_pci_chip_reset(ar);
2432
	if (ret) {
M
Michal Kazior 已提交
2433 2434 2435 2436 2437 2438
		if (ath10k_pci_has_fw_crashed(ar)) {
			ath10k_warn(ar, "firmware crashed during chip reset\n");
			ath10k_pci_fw_crashed_clear(ar);
			ath10k_pci_fw_crashed_dump(ar);
		}

2439
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
2440
		goto err_sleep;
2441
	}
2442

2443
	ret = ath10k_pci_init_pipes(ar);
2444
	if (ret) {
2445
		ath10k_err(ar, "failed to initialize CE: %d\n", ret);
2446
		goto err_sleep;
2447 2448
	}

M
Michal Kazior 已提交
2449 2450
	ret = ath10k_pci_init_config(ar);
	if (ret) {
2451
		ath10k_err(ar, "failed to setup init config: %d\n", ret);
2452
		goto err_ce;
M
Michal Kazior 已提交
2453
	}
2454 2455 2456

	ret = ath10k_pci_wake_target_cpu(ar);
	if (ret) {
2457
		ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
2458
		goto err_ce;
2459 2460 2461 2462 2463 2464
	}

	return 0;

err_ce:
	ath10k_pci_ce_deinit(ar);
2465

2466
err_sleep:
2467 2468 2469
	return ret;
}

2470
void ath10k_pci_hif_power_down(struct ath10k *ar)
2471
{
2472
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power down\n");
K
Kalle Valo 已提交
2473

2474 2475 2476
	/* Currently hif_power_up performs effectively a reset and hif_stop
	 * resets the chip as well so there's no point in resetting here.
	 */
2477 2478
}

M
Michal Kazior 已提交
2479 2480 2481 2482
#ifdef CONFIG_PM

static int ath10k_pci_hif_suspend(struct ath10k *ar)
{
2483 2484 2485 2486 2487 2488
	/* The grace timer can still be counting down and ar->ps_awake be true.
	 * It is known that the device may be asleep after resuming regardless
	 * of the SoC powersave state before suspending. Hence make sure the
	 * device is asleep before proceeding.
	 */
	ath10k_pci_sleep_sync(ar);
2489

M
Michal Kazior 已提交
2490 2491 2492 2493 2494 2495 2496 2497
	return 0;
}

static int ath10k_pci_hif_resume(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;
2498 2499
	int ret = 0;

2500 2501 2502 2503
	ret = ath10k_pci_force_wake(ar);
	if (ret) {
		ath10k_err(ar, "failed to wake up target: %d\n", ret);
		return ret;
2504
	}
M
Michal Kazior 已提交
2505

2506 2507 2508 2509 2510 2511 2512 2513
	/* Suspend/Resume resets the PCI configuration space, so we have to
	 * re-disable the RETRY_TIMEOUT register (0x41) to keep PCI Tx retries
	 * from interfering with C3 CPU state. pci_restore_state won't help
	 * here since it only restores the first 64 bytes pci config header.
	 */
	pci_read_config_dword(pdev, 0x40, &val);
	if ((val & 0x0000ff00) != 0)
		pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
M
Michal Kazior 已提交
2514

2515
	return ret;
M
Michal Kazior 已提交
2516 2517 2518
}
#endif

2519
static const struct ath10k_hif_ops ath10k_pci_hif_ops = {
2520
	.tx_sg			= ath10k_pci_hif_tx_sg,
K
Kalle Valo 已提交
2521
	.diag_read		= ath10k_pci_hif_diag_read,
2522
	.diag_write		= ath10k_pci_diag_write_mem,
2523 2524 2525 2526 2527 2528 2529
	.exchange_bmi_msg	= ath10k_pci_hif_exchange_bmi_msg,
	.start			= ath10k_pci_hif_start,
	.stop			= ath10k_pci_hif_stop,
	.map_service_to_pipe	= ath10k_pci_hif_map_service_to_pipe,
	.get_default_pipe	= ath10k_pci_hif_get_default_pipe,
	.send_complete_check	= ath10k_pci_hif_send_complete_check,
	.get_free_queue_number	= ath10k_pci_hif_get_free_queue_number,
2530 2531
	.power_up		= ath10k_pci_hif_power_up,
	.power_down		= ath10k_pci_hif_power_down,
2532 2533
	.read32			= ath10k_pci_read32,
	.write32		= ath10k_pci_write32,
M
Michal Kazior 已提交
2534 2535 2536 2537
#ifdef CONFIG_PM
	.suspend		= ath10k_pci_hif_suspend,
	.resume			= ath10k_pci_hif_resume,
#endif
2538 2539 2540 2541
};

static void ath10k_pci_ce_tasklet(unsigned long ptr)
{
2542
	struct ath10k_pci_pipe *pipe = (struct ath10k_pci_pipe *)ptr;
2543 2544 2545 2546 2547 2548 2549 2550 2551
	struct ath10k_pci *ar_pci = pipe->ar_pci;

	ath10k_ce_per_engine_service(ar_pci->ar, pipe->pipe_num);
}

static void ath10k_msi_err_tasklet(unsigned long data)
{
	struct ath10k *ar = (struct ath10k *)data;

2552
	if (!ath10k_pci_has_fw_crashed(ar)) {
2553
		ath10k_warn(ar, "received unsolicited fw crash interrupt\n");
2554 2555 2556
		return;
	}

2557
	ath10k_pci_irq_disable(ar);
2558 2559
	ath10k_pci_fw_crashed_clear(ar);
	ath10k_pci_fw_crashed_dump(ar);
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
}

/*
 * Handler for a per-engine interrupt on a PARTICULAR CE.
 * This is used in cases where each CE has a private MSI interrupt.
 */
static irqreturn_t ath10k_pci_per_engine_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ce_id = irq - ar_pci->pdev->irq - MSI_ASSIGN_CE_INITIAL;

D
Dan Carpenter 已提交
2572
	if (ce_id < 0 || ce_id >= ARRAY_SIZE(ar_pci->pipe_info)) {
2573 2574
		ath10k_warn(ar, "unexpected/invalid irq %d ce_id %d\n", irq,
			    ce_id);
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
		return IRQ_HANDLED;
	}

	/*
	 * NOTE: We are able to derive ce_id from irq because we
	 * use a one-to-one mapping for CE's 0..5.
	 * CE's 6 & 7 do not use interrupts at all.
	 *
	 * This mapping must be kept in sync with the mapping
	 * used by firmware.
	 */
	tasklet_schedule(&ar_pci->pipe_info[ce_id].intr);
	return IRQ_HANDLED;
}

static irqreturn_t ath10k_pci_msi_fw_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	tasklet_schedule(&ar_pci->msi_fw_err);
	return IRQ_HANDLED;
}

/*
 * Top-level interrupt handler for all PCI interrupts from a Target.
 * When a block of MSI interrupts is allocated, this top-level handler
 * is not used; instead, we directly call the correct sub-handler.
 */
static irqreturn_t ath10k_pci_interrupt_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2608 2609
	int ret;

2610 2611 2612 2613
	ret = ath10k_pci_force_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake device up on irq: %d\n", ret);
		return IRQ_NONE;
2614
	}
2615 2616

	if (ar_pci->num_msi_intrs == 0) {
2617 2618 2619
		if (!ath10k_pci_irq_pending(ar))
			return IRQ_NONE;

2620
		ath10k_pci_disable_and_clear_legacy_irq(ar);
2621 2622 2623 2624 2625 2626 2627
	}

	tasklet_schedule(&ar_pci->intr_tq);

	return IRQ_HANDLED;
}

2628
static void ath10k_pci_tasklet(unsigned long data)
2629 2630
{
	struct ath10k *ar = (struct ath10k *)data;
2631
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2632

2633
	if (ath10k_pci_has_fw_crashed(ar)) {
2634
		ath10k_pci_irq_disable(ar);
2635
		ath10k_pci_fw_crashed_clear(ar);
2636
		ath10k_pci_fw_crashed_dump(ar);
2637 2638 2639
		return;
	}

2640 2641
	ath10k_ce_per_engine_service_any(ar);

2642 2643 2644
	/* Re-enable legacy irq that was disabled in the irq handler */
	if (ar_pci->num_msi_intrs == 0)
		ath10k_pci_enable_legacy_irq(ar);
2645 2646
}

M
Michal Kazior 已提交
2647
static int ath10k_pci_request_irq_msix(struct ath10k *ar)
2648 2649
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
M
Michal Kazior 已提交
2650
	int ret, i;
2651 2652 2653 2654

	ret = request_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW,
			  ath10k_pci_msi_fw_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2655
	if (ret) {
2656
		ath10k_warn(ar, "failed to request MSI-X fw irq %d: %d\n",
2657
			    ar_pci->pdev->irq + MSI_ASSIGN_FW, ret);
2658
		return ret;
2659
	}
2660 2661 2662 2663 2664 2665

	for (i = MSI_ASSIGN_CE_INITIAL; i <= MSI_ASSIGN_CE_MAX; i++) {
		ret = request_irq(ar_pci->pdev->irq + i,
				  ath10k_pci_per_engine_handler,
				  IRQF_SHARED, "ath10k_pci", ar);
		if (ret) {
2666
			ath10k_warn(ar, "failed to request MSI-X ce irq %d: %d\n",
2667 2668
				    ar_pci->pdev->irq + i, ret);

M
Michal Kazior 已提交
2669 2670
			for (i--; i >= MSI_ASSIGN_CE_INITIAL; i--)
				free_irq(ar_pci->pdev->irq + i, ar);
2671

M
Michal Kazior 已提交
2672
			free_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW, ar);
2673 2674 2675 2676 2677 2678 2679
			return ret;
		}
	}

	return 0;
}

M
Michal Kazior 已提交
2680
static int ath10k_pci_request_irq_msi(struct ath10k *ar)
2681 2682 2683 2684 2685 2686 2687
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
M
Michal Kazior 已提交
2688
	if (ret) {
2689
		ath10k_warn(ar, "failed to request MSI irq %d: %d\n",
M
Michal Kazior 已提交
2690
			    ar_pci->pdev->irq, ret);
2691 2692 2693 2694 2695 2696
		return ret;
	}

	return 0;
}

M
Michal Kazior 已提交
2697
static int ath10k_pci_request_irq_legacy(struct ath10k *ar)
2698 2699 2700 2701 2702 2703 2704
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2705
	if (ret) {
2706
		ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
M
Michal Kazior 已提交
2707
			    ar_pci->pdev->irq, ret);
2708
		return ret;
2709
	}
2710 2711 2712 2713

	return 0;
}

M
Michal Kazior 已提交
2714 2715 2716
static int ath10k_pci_request_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2717

M
Michal Kazior 已提交
2718 2719 2720 2721 2722
	switch (ar_pci->num_msi_intrs) {
	case 0:
		return ath10k_pci_request_irq_legacy(ar);
	case 1:
		return ath10k_pci_request_irq_msi(ar);
2723
	default:
M
Michal Kazior 已提交
2724 2725
		return ath10k_pci_request_irq_msix(ar);
	}
2726 2727
}

M
Michal Kazior 已提交
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
static void ath10k_pci_free_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	/* There's at least one interrupt irregardless whether its legacy INTR
	 * or MSI or MSI-X */
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		free_irq(ar_pci->pdev->irq + i, ar);
}

2739
void ath10k_pci_init_irq_tasklets(struct ath10k *ar)
2740 2741 2742 2743
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

M
Michal Kazior 已提交
2744
	tasklet_init(&ar_pci->intr_tq, ath10k_pci_tasklet, (unsigned long)ar);
2745
	tasklet_init(&ar_pci->msi_fw_err, ath10k_msi_err_tasklet,
M
Michal Kazior 已提交
2746
		     (unsigned long)ar);
2747 2748 2749

	for (i = 0; i < CE_COUNT; i++) {
		ar_pci->pipe_info[i].ar_pci = ar_pci;
M
Michal Kazior 已提交
2750
		tasklet_init(&ar_pci->pipe_info[i].intr, ath10k_pci_ce_tasklet,
2751 2752
			     (unsigned long)&ar_pci->pipe_info[i]);
	}
M
Michal Kazior 已提交
2753 2754 2755 2756 2757 2758
}

static int ath10k_pci_init_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;
2759

M
Michal Kazior 已提交
2760
	ath10k_pci_init_irq_tasklets(ar);
2761

2762
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_AUTO)
2763 2764
		ath10k_info(ar, "limiting irq mode to: %d\n",
			    ath10k_pci_irq_mode);
2765

M
Michal Kazior 已提交
2766
	/* Try MSI-X */
M
Michal Kazior 已提交
2767
	if (ath10k_pci_irq_mode == ATH10K_PCI_IRQ_AUTO) {
2768
		ar_pci->num_msi_intrs = MSI_ASSIGN_CE_MAX + 1;
2769
		ret = pci_enable_msi_range(ar_pci->pdev, ar_pci->num_msi_intrs,
2770
					   ar_pci->num_msi_intrs);
2771
		if (ret > 0)
2772
			return 0;
2773

2774
		/* fall-through */
2775 2776
	}

M
Michal Kazior 已提交
2777
	/* Try MSI */
2778 2779 2780
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_LEGACY) {
		ar_pci->num_msi_intrs = 1;
		ret = pci_enable_msi(ar_pci->pdev);
2781
		if (ret == 0)
2782
			return 0;
2783

2784
		/* fall-through */
2785 2786
	}

M
Michal Kazior 已提交
2787 2788 2789 2790 2791 2792 2793 2794 2795
	/* Try legacy irq
	 *
	 * A potential race occurs here: The CORE_BASE write
	 * depends on target correctly decoding AXI address but
	 * host won't know when target writes BAR to CORE_CTRL.
	 * This write might get lost if target has NOT written BAR.
	 * For now, fix the race by repeating the write in below
	 * synchronization checking. */
	ar_pci->num_msi_intrs = 0;
2796

M
Michal Kazior 已提交
2797 2798 2799 2800
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	return 0;
2801 2802
}

2803
static void ath10k_pci_deinit_irq_legacy(struct ath10k *ar)
2804
{
M
Michal Kazior 已提交
2805 2806
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
2807 2808
}

M
Michal Kazior 已提交
2809
static int ath10k_pci_deinit_irq(struct ath10k *ar)
2810 2811 2812
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

M
Michal Kazior 已提交
2813 2814
	switch (ar_pci->num_msi_intrs) {
	case 0:
2815
		ath10k_pci_deinit_irq_legacy(ar);
2816
		break;
2817 2818
	default:
		pci_disable_msi(ar_pci->pdev);
2819
		break;
M
Michal Kazior 已提交
2820 2821
	}

2822
	return 0;
2823 2824
}

2825
int ath10k_pci_wait_for_target_init(struct ath10k *ar)
2826 2827
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2828 2829
	unsigned long timeout;
	u32 val;
2830

2831
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot waiting target to initialise\n");
2832

2833 2834 2835 2836 2837
	timeout = jiffies + msecs_to_jiffies(ATH10K_PCI_TARGET_WAIT);

	do {
		val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);

2838 2839
		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target indicator %x\n",
			   val);
K
Kalle Valo 已提交
2840

2841 2842 2843 2844
		/* target should never return this */
		if (val == 0xffffffff)
			continue;

2845 2846 2847 2848
		/* the device has crashed so don't bother trying anymore */
		if (val & FW_IND_EVENT_PENDING)
			break;

2849 2850 2851
		if (val & FW_IND_INITIALIZED)
			break;

2852 2853
		if (ar_pci->num_msi_intrs == 0)
			/* Fix potential race by repeating CORE_BASE writes */
2854
			ath10k_pci_enable_legacy_irq(ar);
2855

2856
		mdelay(10);
2857
	} while (time_before(jiffies, timeout));
2858

2859
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
2860
	ath10k_pci_irq_msi_fw_mask(ar);
2861

2862
	if (val == 0xffffffff) {
2863
		ath10k_err(ar, "failed to read device register, device is gone\n");
2864
		return -EIO;
2865 2866
	}

2867
	if (val & FW_IND_EVENT_PENDING) {
2868
		ath10k_warn(ar, "device has crashed during init\n");
2869
		return -ECOMM;
2870 2871
	}

2872
	if (!(val & FW_IND_INITIALIZED)) {
2873
		ath10k_err(ar, "failed to receive initialized event from target: %08x\n",
2874
			   val);
2875
		return -ETIMEDOUT;
2876 2877
	}

2878
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target initialised\n");
2879
	return 0;
2880 2881
}

2882
static int ath10k_pci_cold_reset(struct ath10k *ar)
2883 2884 2885
{
	u32 val;

2886
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset\n");
2887

B
Ben Greear 已提交
2888 2889 2890 2891 2892 2893
	spin_lock_bh(&ar->data_lock);

	ar->stats.fw_cold_reset_counter++;

	spin_unlock_bh(&ar->data_lock);

2894
	/* Put Target, including PCIe, into RESET. */
2895
	val = ath10k_pci_reg_read32(ar, SOC_GLOBAL_RESET_ADDRESS);
2896
	val |= 1;
2897
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2898

2899 2900 2901 2902 2903 2904
	/* After writing into SOC_GLOBAL_RESET to put device into
	 * reset and pulling out of reset pcie may not be stable
	 * for any immediate pcie register access and cause bus error,
	 * add delay before any pcie access request to fix this issue.
	 */
	msleep(20);
2905 2906 2907

	/* Pull Target, including PCIe, out of RESET. */
	val &= ~1;
2908
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2909

2910
	msleep(20);
2911

2912
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset complete\n");
K
Kalle Valo 已提交
2913

2914
	return 0;
2915 2916
}

2917
static int ath10k_pci_claim(struct ath10k *ar)
2918
{
2919 2920 2921
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	int ret;
2922 2923 2924 2925 2926

	pci_set_drvdata(pdev, ar);

	ret = pci_enable_device(pdev);
	if (ret) {
2927
		ath10k_err(ar, "failed to enable pci device: %d\n", ret);
2928
		return ret;
2929 2930 2931 2932
	}

	ret = pci_request_region(pdev, BAR_NUM, "ath");
	if (ret) {
2933
		ath10k_err(ar, "failed to request region BAR%d: %d\n", BAR_NUM,
2934
			   ret);
2935 2936 2937
		goto err_device;
	}

2938
	/* Target expects 32 bit DMA. Enforce it. */
2939 2940
	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2941
		ath10k_err(ar, "failed to set dma mask to 32-bit: %d\n", ret);
2942 2943 2944 2945 2946
		goto err_region;
	}

	ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2947
		ath10k_err(ar, "failed to set consistent dma mask to 32-bit: %d\n",
2948
			   ret);
2949 2950 2951 2952 2953 2954
		goto err_region;
	}

	pci_set_master(pdev);

	/* Arrange for access to Target SoC registers. */
2955
	ar_pci->mem_len = pci_resource_len(pdev, BAR_NUM);
2956 2957
	ar_pci->mem = pci_iomap(pdev, BAR_NUM, 0);
	if (!ar_pci->mem) {
2958
		ath10k_err(ar, "failed to iomap BAR%d\n", BAR_NUM);
2959 2960 2961 2962
		ret = -EIO;
		goto err_master;
	}

2963
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot pci_mem 0x%p\n", ar_pci->mem);
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
	return 0;

err_master:
	pci_clear_master(pdev);

err_region:
	pci_release_region(pdev, BAR_NUM);

err_device:
	pci_disable_device(pdev);

	return ret;
}

static void ath10k_pci_release(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;

	pci_iounmap(pdev, ar_pci->mem);
	pci_release_region(pdev, BAR_NUM);
	pci_clear_master(pdev);
	pci_disable_device(pdev);
}

2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005
static bool ath10k_pci_chip_is_supported(u32 dev_id, u32 chip_id)
{
	const struct ath10k_pci_supp_chip *supp_chip;
	int i;
	u32 rev_id = MS(chip_id, SOC_CHIP_ID_REV);

	for (i = 0; i < ARRAY_SIZE(ath10k_pci_supp_chips); i++) {
		supp_chip = &ath10k_pci_supp_chips[i];

		if (supp_chip->dev_id == dev_id &&
		    supp_chip->rev_id == rev_id)
			return true;
	}

	return false;
}

3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
int ath10k_pci_setup_resource(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	spin_lock_init(&ar_pci->ce_lock);
	spin_lock_init(&ar_pci->ps_lock);

	setup_timer(&ar_pci->rx_post_retry, ath10k_pci_rx_replenish_retry,
		    (unsigned long)ar);

	if (QCA_REV_6174(ar))
		ath10k_pci_override_ce_config(ar);

	ret = ath10k_pci_alloc_pipes(ar);
	if (ret) {
		ath10k_err(ar, "failed to allocate copy engine pipes: %d\n",
			   ret);
		return ret;
	}

	return 0;
}

void ath10k_pci_release_resource(struct ath10k *ar)
{
	ath10k_pci_kill_tasklet(ar);
	ath10k_pci_ce_deinit(ar);
	ath10k_pci_free_pipes(ar);
}

3037 3038 3039 3040 3041 3042
static const struct ath10k_bus_ops ath10k_pci_bus_ops = {
	.read32		= ath10k_bus_pci_read32,
	.write32	= ath10k_bus_pci_write32,
	.get_num_banks	= ath10k_pci_get_num_banks,
};

3043 3044 3045 3046 3047 3048
static int ath10k_pci_probe(struct pci_dev *pdev,
			    const struct pci_device_id *pci_dev)
{
	int ret = 0;
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
M
Michal Kazior 已提交
3049
	enum ath10k_hw_rev hw_rev;
3050
	u32 chip_id;
3051
	bool pci_ps;
3052

M
Michal Kazior 已提交
3053 3054 3055
	switch (pci_dev->device) {
	case QCA988X_2_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA988X;
3056
		pci_ps = false;
M
Michal Kazior 已提交
3057
		break;
M
Michal Kazior 已提交
3058
	case QCA6164_2_1_DEVICE_ID:
M
Michal Kazior 已提交
3059 3060
	case QCA6174_2_1_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA6174;
3061
		pci_ps = true;
M
Michal Kazior 已提交
3062
		break;
3063 3064
	case QCA99X0_2_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA99X0;
3065
		pci_ps = false;
3066
		break;
3067 3068 3069 3070
	case QCA9377_1_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA9377;
		pci_ps = true;
		break;
M
Michal Kazior 已提交
3071 3072 3073 3074 3075 3076 3077
	default:
		WARN_ON(1);
		return -ENOTSUPP;
	}

	ar = ath10k_core_create(sizeof(*ar_pci), &pdev->dev, ATH10K_BUS_PCI,
				hw_rev, &ath10k_pci_hif_ops);
3078
	if (!ar) {
3079
		dev_err(&pdev->dev, "failed to allocate core\n");
3080 3081 3082
		return -ENOMEM;
	}

3083 3084 3085
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "pci probe %04x:%04x %04x:%04x\n",
		   pdev->vendor, pdev->device,
		   pdev->subsystem_vendor, pdev->subsystem_device);
3086

3087 3088 3089 3090
	ar_pci = ath10k_pci_priv(ar);
	ar_pci->pdev = pdev;
	ar_pci->dev = &pdev->dev;
	ar_pci->ar = ar;
M
Michal Kazior 已提交
3091
	ar->dev_id = pci_dev->device;
3092
	ar_pci->pci_ps = pci_ps;
3093
	ar_pci->bus_ops = &ath10k_pci_bus_ops;
3094

3095 3096 3097 3098
	ar->id.vendor = pdev->vendor;
	ar->id.device = pdev->device;
	ar->id.subsystem_vendor = pdev->subsystem_vendor;
	ar->id.subsystem_device = pdev->subsystem_device;
3099

3100 3101
	setup_timer(&ar_pci->ps_timer, ath10k_pci_ps_timer,
		    (unsigned long)ar);
3102

3103
	ret = ath10k_pci_setup_resource(ar);
3104
	if (ret) {
3105
		ath10k_err(ar, "failed to setup resource: %d\n", ret);
3106
		goto err_core_destroy;
3107 3108
	}

3109
	ret = ath10k_pci_claim(ar);
3110
	if (ret) {
3111 3112
		ath10k_err(ar, "failed to claim device: %d\n", ret);
		goto err_free_pipes;
3113 3114
	}

3115 3116 3117
	ret = ath10k_pci_force_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake up device : %d\n", ret);
3118
		goto err_sleep;
3119 3120
	}

3121 3122 3123
	ath10k_pci_ce_deinit(ar);
	ath10k_pci_irq_disable(ar);

3124
	ret = ath10k_pci_init_irq(ar);
3125
	if (ret) {
3126
		ath10k_err(ar, "failed to init irqs: %d\n", ret);
3127
		goto err_sleep;
3128 3129
	}

3130
	ath10k_info(ar, "pci irq %s interrupts %d irq_mode %d reset_mode %d\n",
3131 3132 3133
		    ath10k_pci_get_irq_method(ar), ar_pci->num_msi_intrs,
		    ath10k_pci_irq_mode, ath10k_pci_reset_mode);

3134 3135
	ret = ath10k_pci_request_irq(ar);
	if (ret) {
3136
		ath10k_warn(ar, "failed to request irqs: %d\n", ret);
3137 3138 3139
		goto err_deinit_irq;
	}

3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
	ret = ath10k_pci_chip_reset(ar);
	if (ret) {
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
		goto err_free_irq;
	}

	chip_id = ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
	if (chip_id == 0xffffffff) {
		ath10k_err(ar, "failed to get chip id\n");
		goto err_free_irq;
	}

	if (!ath10k_pci_chip_is_supported(pdev->device, chip_id)) {
		ath10k_err(ar, "device %04x with chip_id %08x isn't supported\n",
			   pdev->device, chip_id);
3155
		goto err_free_irq;
3156 3157
	}

3158
	ret = ath10k_core_register(ar, chip_id);
3159
	if (ret) {
3160
		ath10k_err(ar, "failed to register driver core: %d\n", ret);
3161
		goto err_free_irq;
3162 3163 3164 3165
	}

	return 0;

3166 3167
err_free_irq:
	ath10k_pci_free_irq(ar);
3168
	ath10k_pci_kill_tasklet(ar);
3169

3170 3171 3172
err_deinit_irq:
	ath10k_pci_deinit_irq(ar);

3173
err_sleep:
3174
	ath10k_pci_sleep_sync(ar);
3175 3176
	ath10k_pci_release(ar);

3177 3178 3179
err_free_pipes:
	ath10k_pci_free_pipes(ar);

M
Michal Kazior 已提交
3180
err_core_destroy:
3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	ath10k_core_destroy(ar);

	return ret;
}

static void ath10k_pci_remove(struct pci_dev *pdev)
{
	struct ath10k *ar = pci_get_drvdata(pdev);
	struct ath10k_pci *ar_pci;

3191
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci remove\n");
3192 3193 3194 3195 3196 3197 3198 3199 3200 3201

	if (!ar)
		return;

	ar_pci = ath10k_pci_priv(ar);

	if (!ar_pci)
		return;

	ath10k_core_unregister(ar);
3202
	ath10k_pci_free_irq(ar);
3203
	ath10k_pci_deinit_irq(ar);
3204
	ath10k_pci_release_resource(ar);
3205
	ath10k_pci_sleep_sync(ar);
3206
	ath10k_pci_release(ar);
3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224
	ath10k_core_destroy(ar);
}

MODULE_DEVICE_TABLE(pci, ath10k_pci_id_table);

static struct pci_driver ath10k_pci_driver = {
	.name = "ath10k_pci",
	.id_table = ath10k_pci_id_table,
	.probe = ath10k_pci_probe,
	.remove = ath10k_pci_remove,
};

static int __init ath10k_pci_init(void)
{
	int ret;

	ret = pci_register_driver(&ath10k_pci_driver);
	if (ret)
3225 3226
		printk(KERN_ERR "failed to register ath10k pci driver: %d\n",
		       ret);
3227

3228 3229 3230 3231
	ret = ath10k_ahb_init();
	if (ret)
		printk(KERN_ERR "ahb init failed: %d\n", ret);

3232 3233 3234 3235 3236 3237 3238
	return ret;
}
module_init(ath10k_pci_init);

static void __exit ath10k_pci_exit(void)
{
	pci_unregister_driver(&ath10k_pci_driver);
3239
	ath10k_ahb_exit();
3240 3241 3242 3243 3244 3245 3246
}

module_exit(ath10k_pci_exit);

MODULE_AUTHOR("Qualcomm Atheros");
MODULE_DESCRIPTION("Driver support for Atheros QCA988X PCIe devices");
MODULE_LICENSE("Dual BSD/GPL");
3247 3248

/* QCA988x 2.0 firmware files */
3249 3250 3251
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_FW_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API2_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API3_FILE);
3252
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API4_FILE);
K
Kalle Valo 已提交
3253
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3254
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_BOARD_DATA_FILE);
3255
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3256 3257 3258

/* QCA6174 2.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API4_FILE);
3259
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API5_FILE);
3260
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" QCA6174_HW_2_1_BOARD_DATA_FILE);
3261
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3262 3263 3264

/* QCA6174 3.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API4_FILE);
3265
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3266
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" QCA6174_HW_3_0_BOARD_DATA_FILE);
3267
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3268 3269 3270 3271

/* QCA9377 1.0 firmware files */
MODULE_FIRMWARE(QCA9377_HW_1_0_FW_DIR "/" ATH10K_FW_API5_FILE);
MODULE_FIRMWARE(QCA9377_HW_1_0_FW_DIR "/" QCA9377_HW_1_0_BOARD_DATA_FILE);