hda_intel.c 79.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/io.h>
48
#include <linux/pm_runtime.h>
49 50
#include <linux/clocksource.h>
#include <linux/time.h>
51
#include <linux/completion.h>
52

T
Takashi Iwai 已提交
53 54 55
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
L
Laura Abbott 已提交
56
#include <asm/set_memory.h>
57
#include <asm/cpufeature.h>
T
Takashi Iwai 已提交
58
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61 62
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
63
#include <linux/vgaarb.h>
64
#include <linux/vga_switcheroo.h>
65
#include <linux/firmware.h>
L
Linus Torvalds 已提交
66
#include "hda_codec.h"
67
#include "hda_controller.h"
I
Imre Deak 已提交
68
#include "hda_intel.h"
L
Linus Torvalds 已提交
69

L
Libin Yang 已提交
70 71 72
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

73 74 75 76 77 78 79
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
80
	POS_FIX_SKL,
81
	POS_FIX_FIFO,
82 83
};

84 85 86 87 88 89 90 91 92 93 94 95
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
96 97
#define INTEL_HDA_CGCTL	 0x48
#define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
98 99 100 101 102 103 104 105
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
123

124 125
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
126
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
127
static char *model[SNDRV_CARDS];
128
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
129
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
130
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
131
static int probe_only[SNDRV_CARDS];
132
static int jackpoll_ms[SNDRV_CARDS];
133
static int single_cmd = -1;
T
Takashi Iwai 已提交
134
static int enable_msi = -1;
135 136 137
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
138
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
139
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
140 141
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
142

143
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
144
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
145
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
146
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
147 148 149
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
150
MODULE_PARM_DESC(model, "Use the given board model.");
151
module_param_array(position_fix, int, NULL, 0444);
152
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
153
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+, 6 = FIFO).");
154 155
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
156
module_param_array(probe_mask, int, NULL, 0444);
157
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
158
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
159
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
160 161
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
162
module_param(single_cmd, bint, 0444);
163 164
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
165
module_param(enable_msi, bint, 0444);
166
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
167 168 169 170
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
171
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
172
module_param_array(beep_mode, bool, NULL, 0444);
173
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
174
			    "(0=off, 1=on) (default=1).");
175
#endif
176

177
#ifdef CONFIG_PM
178
static int param_set_xint(const char *val, const struct kernel_param *kp);
179
static const struct kernel_param_ops param_ops_xint = {
180 181 182 183 184
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

185
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
186
module_param(power_save, xint, 0644);
187 188
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
189

190 191 192 193
static bool pm_blacklist = true;
module_param(pm_blacklist, bool, 0644);
MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");

194 195 196 197
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
198 199
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
200
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
201
#else
202
#define power_save	0
203
#endif /* CONFIG_PM */
204

205 206
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
207 208 209
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
210
#ifdef CONFIG_X86
211 212
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
213 214 215 216 217 218
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
219 220 221
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
222
			 "{Intel, ICH7},"
223
			 "{Intel, ESB2},"
224
			 "{Intel, ICH8},"
225
			 "{Intel, ICH9},"
226
			 "{Intel, ICH10},"
227
			 "{Intel, PCH},"
228
			 "{Intel, CPT},"
229
			 "{Intel, PPT},"
230
			 "{Intel, LPT},"
231
			 "{Intel, LPT_LP},"
232
			 "{Intel, WPT_LP},"
233
			 "{Intel, SPT},"
234
			 "{Intel, SPT_LP},"
235
			 "{Intel, HPT},"
236
			 "{Intel, PBG},"
237
			 "{Intel, SCH},"
238
			 "{ATI, SB450},"
239
			 "{ATI, SB600},"
240
			 "{ATI, RS600},"
241
			 "{ATI, RS690},"
242 243
			 "{ATI, RS780},"
			 "{ATI, R600},"
244 245
			 "{ATI, RV630},"
			 "{ATI, RV610},"
246 247 248 249
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
250
			 "{VIA, VT8251},"
251
			 "{VIA, VT8237A},"
252 253
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
254 255
MODULE_DESCRIPTION("Intel HDA driver");

256
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
257
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
258 259 260 261 262
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
263 264 265
/*
 */

266 267 268
/* driver types */
enum {
	AZX_DRIVER_ICH,
269
	AZX_DRIVER_PCH,
270
	AZX_DRIVER_SCH,
271
	AZX_DRIVER_SKL,
272
	AZX_DRIVER_HDMI,
273
	AZX_DRIVER_ATI,
274
	AZX_DRIVER_ATIHDMI,
275
	AZX_DRIVER_ATIHDMI_NS,
276 277 278
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
279
	AZX_DRIVER_NVIDIA,
280
	AZX_DRIVER_TERA,
281
	AZX_DRIVER_CTX,
282
	AZX_DRIVER_CTHDA,
283
	AZX_DRIVER_CMEDIA,
284
	AZX_DRIVER_GENERIC,
285
	AZX_NUM_DRIVERS, /* keep this as last entry */
286 287
};

288 289 290 291
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

292 293
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
294
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
295

296
/* quirks for Intel PCH */
297
#define AZX_DCAPS_INTEL_PCH_BASE \
298
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
299
	 AZX_DCAPS_SNOOP_TYPE(SCH))
300

301
/* PCH up to IVB; no runtime PM; bind with i915 gfx */
302
#define AZX_DCAPS_INTEL_PCH_NOPM \
303
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
304

305
/* PCH for HSW/BDW; with runtime PM */
306
/* no i915 binding for this as HSW/BDW has another controller for HDMI */
307
#define AZX_DCAPS_INTEL_PCH \
308
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
309

310
/* HSW HDMI */
311
#define AZX_DCAPS_INTEL_HASWELL \
312
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
313 314
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
315

316 317
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
318
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
319 320
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
321

322
#define AZX_DCAPS_INTEL_BAYTRAIL \
323 324
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL)
325

326
#define AZX_DCAPS_INTEL_BRASWELL \
327 328
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
	 AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL)
329

330
#define AZX_DCAPS_INTEL_SKYLAKE \
331 332
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
333
	 AZX_DCAPS_I915_POWERWELL)
334

335
#define AZX_DCAPS_INTEL_BROXTON \
336 337
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
338 339
	 AZX_DCAPS_I915_POWERWELL)

340 341
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
342 343
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
344 345 346

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
347 348
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
349

350 351 352 353
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

354 355 356 357 358
/* quirks for AMD SB */
#define AZX_DCAPS_PRESET_AMD_SB \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_AMD_WORKAROUND |\
	 AZX_DCAPS_SNOOP_TYPE(ATI) | AZX_DCAPS_PM_RUNTIME)

359 360
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
361
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
362
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
363

364
#define AZX_DCAPS_PRESET_CTHDA \
365
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
366
	 AZX_DCAPS_NO_64BIT |\
367
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
368

369
/*
370
 * vga_switcheroo support
371 372
 */
#ifdef SUPPORT_VGA_SWITCHEROO
373
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
374
#define needs_eld_notify_link(chip)	((chip)->need_eld_notify_link)
375 376
#else
#define use_vga_switcheroo(chip)	0
377
#define needs_eld_notify_link(chip)	false
378 379
#endif

380 381 382 383 384
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

385
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
386
#define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
387
#define IS_CNL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9dc8)
388

389
static char *driver_short_names[] = {
390
	[AZX_DRIVER_ICH] = "HDA Intel",
391
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
392
	[AZX_DRIVER_SCH] = "HDA Intel MID",
393
	[AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
394
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
395
	[AZX_DRIVER_ATI] = "HDA ATI SB",
396
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
397
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
398 399
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
400 401
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
402
	[AZX_DRIVER_TERA] = "HDA Teradici", 
403
	[AZX_DRIVER_CTX] = "HDA Creative", 
404
	[AZX_DRIVER_CTHDA] = "HDA Creative",
405
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
406
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
407 408
};

T
Takashi Iwai 已提交
409
#ifdef CONFIG_X86
410
static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
T
Takashi Iwai 已提交
411
{
412 413
	int pages;

T
Takashi Iwai 已提交
414 415
	if (azx_snoop(chip))
		return;
416 417 418 419 420 421
	if (!dmab || !dmab->area || !dmab->bytes)
		return;

#ifdef CONFIG_SND_DMA_SGBUF
	if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
		struct snd_sg_buf *sgbuf = dmab->private_data;
422
		if (!chip->uc_buffer)
423
			return; /* deal with only CORB/RIRB buffers */
T
Takashi Iwai 已提交
424
		if (on)
425
			set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
T
Takashi Iwai 已提交
426
		else
427 428
			set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
		return;
T
Takashi Iwai 已提交
429
	}
430 431 432 433 434 435 436
#endif

	pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
	if (on)
		set_memory_wc((unsigned long)dmab->area, pages);
	else
		set_memory_wb((unsigned long)dmab->area, pages);
T
Takashi Iwai 已提交
437 438 439 440 441
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
442
	__mark_pages_wc(chip, buf, on);
T
Takashi Iwai 已提交
443 444
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
445
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
446 447
{
	if (azx_dev->wc_marked != on) {
448
		__mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
T
Takashi Iwai 已提交
449 450 451 452 453 454 455 456 457 458
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
459
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
460 461 462 463
{
}
#endif

464
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
465
static void set_default_power_save(struct azx *chip);
466

467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
484 485
	int snoop_type = azx_get_snoop_type(chip);

486 487 488
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
489 490
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
491
	 */
492
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
493
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
494
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
495
	}
496

497 498 499
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
500
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
501 502
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
503
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
504 505
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
506 507 508
	}

	/* For NVIDIA HDA, enable snoop */
509
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
510 511
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
512 513 514
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
515 516 517 518 519 520
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
521 522 523
	}

	/* Enable SCH/PCH snoop if needed */
524
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
525
		unsigned short snoop;
T
Takashi Iwai 已提交
526
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
527 528 529 530 531 532
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
533 534 535
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
536 537 538
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
539
        }
L
Linus Torvalds 已提交
540 541
}

542 543 544 545 546 547 548 549 550 551 552
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

553
	val = azx_readl(chip, VS_EM4L);
554
	val &= (0x3 << 20);
555
	azx_writel(chip, VS_EM4L, val);
556 557
}

558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
/*
 * ML_LCAP bits:
 *  bit 0: 6 MHz Supported
 *  bit 1: 12 MHz Supported
 *  bit 2: 24 MHz Supported
 *  bit 3: 48 MHz Supported
 *  bit 4: 96 MHz Supported
 *  bit 5: 192 MHz Supported
 */
static int intel_get_lctl_scf(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	static int preferred_bits[] = { 2, 3, 1, 4, 5 };
	u32 val, t;
	int i;

	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);

	for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
		t = preferred_bits[i];
		if (val & (1 << t))
			return t;
	}

	dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
	return 0;
}

static int intel_ml_lctl_set_power(struct azx *chip, int state)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int timeout;

	/*
	 * the codecs are sharing the first link setting by default
	 * If other links are enabled for stream, they need similar fix
	 */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	val &= ~AZX_MLCTL_SPA;
	val |= state << AZX_MLCTL_SPA_SHIFT;
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* wait for CPA */
	timeout = 50;
	while (timeout) {
		if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
		    AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
			return 0;
		timeout--;
		udelay(10);
	}

	return -1;
}

static void intel_init_lctl(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int ret;

	/* 0. check lctl register value is correct or not */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* if SCF is already set, let's use it */
	if ((val & ML_LCTL_SCF_MASK) != 0)
		return;

	/*
	 * Before operating on SPA, CPA must match SPA.
	 * Any deviation may result in undefined behavior.
	 */
	if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
		((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
		return;

	/* 1. turn link down: set SPA to 0 and wait CPA to 0 */
	ret = intel_ml_lctl_set_power(chip, 0);
	udelay(100);
	if (ret)
		goto set_spa;

	/* 2. update SCF to select a properly audio clock*/
	val &= ~ML_LCTL_SCF_MASK;
	val |= intel_get_lctl_scf(chip);
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);

set_spa:
	/* 4. turn link up: set SPA to 1 and wait CPA to 1 */
	intel_ml_lctl_set_power(chip, 1);
	udelay(100);
}

650 651
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
652
	struct hdac_bus *bus = azx_bus(chip);
653
	struct pci_dev *pci = chip->pci;
654
	u32 val;
655 656

	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
657
		snd_hdac_set_codec_wakeup(bus, true);
658
	if (chip->driver_type == AZX_DRIVER_SKL) {
659 660 661 662
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
663
	azx_init_chip(chip, full_reset);
664
	if (chip->driver_type == AZX_DRIVER_SKL) {
665 666 667 668
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
669
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
670
		snd_hdac_set_codec_wakeup(bus, false);
671 672

	/* reduce dma latency to avoid noise */
673
	if (IS_BXT(pci))
674
		bxt_reduce_dma_latency(chip);
675 676 677

	if (bus->mlcap != NULL)
		intel_init_lctl(chip);
678 679
}

680 681 682 683
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
684
	struct snd_pcm_substream *substream = azx_dev->core.substream;
685 686 687 688 689 690 691 692 693
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
694
		if (delay >= azx_dev->core.delay_negative_threshold)
695 696
			delay = 0;
		else
697
			delay += azx_dev->core.bufsize;
698 699
	}

700
	if (delay >= azx_dev->core.period_bytes) {
701 702
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
703
			 delay, azx_dev->core.period_bytes);
704 705 706 707 708 709 710 711
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

712 713
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
714 715 716
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
717
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
718 719 720 721 722 723
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
724
	} else if (ok == 0) {
D
Dylan Reid 已提交
725 726
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
727
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
728 729 730 731
	}
	return 0;
}

732 733 734
/* Enable/disable i915 display power for the link */
static int azx_intel_link_power(struct azx *chip, bool enable)
{
735
	struct hdac_bus *bus = azx_bus(chip);
736

737
	return snd_hdac_display_power(bus, enable);
738 739
}

740 741 742 743 744 745 746 747 748 749 750
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
751
	struct snd_pcm_substream *substream = azx_dev->core.substream;
752
	int stream = substream->stream;
753
	u32 wallclk;
754 755
	unsigned int pos;

756 757
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
758 759
		return -1;	/* bogus (too early) interrupt */

760 761 762 763 764 765 766 767
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
768 769 770
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
771 772 773 774 775 776 777 778 779
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

780
	if (pos >= azx_dev->core.bufsize)
781
		pos = 0;
782

783
	if (WARN_ONCE(!azx_dev->core.period_bytes,
784
		      "hda-intel: zero azx_dev->period_bytes"))
785
		return -1; /* this shouldn't happen! */
786 787
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
788
		/* NG - it's below the first next period boundary */
789
		return chip->bdl_pos_adj ? 0 : -1;
790
	azx_dev->core.start_wallclk += wallclk;
791 792 793 794 795 796 797 798
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
799 800
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
801 802 803
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
804

805
	if (!hda->irq_pending_warned) {
806 807 808
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
809
		hda->irq_pending_warned = 1;
810 811
	}

812 813
	for (;;) {
		pending = 0;
814
		spin_lock_irq(&bus->reg_lock);
815 816
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
817
			if (!azx_dev->irq_pending ||
818 819
			    !s->substream ||
			    !s->running)
820
				continue;
821 822
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
823
				azx_dev->irq_pending = 0;
824
				spin_unlock(&bus->reg_lock);
825
				snd_pcm_period_elapsed(s->substream);
826
				spin_lock(&bus->reg_lock);
827 828
			} else if (ok < 0) {
				pending = 0;	/* too early */
829 830 831
			} else
				pending++;
		}
832
		spin_unlock_irq(&bus->reg_lock);
833 834
		if (!pending)
			return;
835
		msleep(1);
836 837 838 839 840 841
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
842 843
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
844

845
	spin_lock_irq(&bus->reg_lock);
846 847 848 849
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
850
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
851 852
}

853 854
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
855 856
	struct hdac_bus *bus = azx_bus(chip);

857 858
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
859
			chip->card->irq_descr, chip)) {
860 861 862
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
863 864 865 866
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
867
	bus->irq = chip->pci->irq;
868
	pci_intx(chip->pci, !chip->msi);
869 870 871
	return 0;
}

872 873 874 875 876 877 878 879
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

880
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
881
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
882 883 884 885 886 887 888 889
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
890 891
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
892 893 894 895

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
896 897
	fifo_size = readw(azx_bus(chip)->remap_addr +
			  VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
898 899 900 901 902 903 904 905 906 907

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
908
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
909 910 911 912
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
913 914
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
915 916 917 918 919
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
920 921
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
922 923 924 925 926 927 928
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
#define AMD_FIFO_SIZE	32

/* get the current DMA position with FIFO size correction */
static unsigned int azx_get_pos_fifo(struct azx *chip, struct azx_dev *azx_dev)
{
	struct snd_pcm_substream *substream = azx_dev->core.substream;
	struct snd_pcm_runtime *runtime = substream->runtime;
	unsigned int pos, delay;

	pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
	if (!runtime)
		return pos;

	runtime->delay = AMD_FIFO_SIZE;
	delay = frames_to_bytes(runtime, AMD_FIFO_SIZE);
	if (azx_dev->insufficient) {
		if (pos < delay) {
			delay = pos;
			runtime->delay = bytes_to_frames(runtime, pos);
		} else {
			azx_dev->insufficient = 0;
		}
	}

	/* correct the DMA position for capture stream */
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
		if (pos < delay)
			pos += azx_dev->core.bufsize;
		pos -= delay;
	}

	return pos;
}

static int azx_get_delay_from_fifo(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
	struct snd_pcm_substream *substream = azx_dev->core.substream;

	/* just read back the calculated value in the above */
	return substream->runtime->delay;
}

972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996
static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	return _snd_hdac_chip_readl(azx_bus(chip),
				    AZX_REG_VS_SDXDPIB_XBASE +
				    (AZX_REG_VS_SDXDPIB_XINTERVAL *
				     azx_dev->core.index));
}

/* get the current DMA position with correction on SKL+ chips */
static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
{
	/* DPIB register gives a more accurate position for playback */
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		return azx_skl_get_dpib_pos(chip, azx_dev);

	/* For capture, we need to read posbuf, but it requires a delay
	 * for the possible boundary overlap; the read of DPIB fetches the
	 * actual posbuf
	 */
	udelay(20);
	azx_skl_get_dpib_pos(chip, azx_dev);
	return azx_get_pos_posbuf(chip, azx_dev);
}

997
#ifdef CONFIG_PM
998 999 1000 1001 1002
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
1003
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1004
	mutex_lock(&card_list_lock);
1005
	list_add(&hda->list, &card_list);
1006 1007 1008 1009 1010
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
1011
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1012
	mutex_lock(&card_list_lock);
1013
	list_del_init(&hda->list);
1014 1015 1016 1017 1018 1019
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
1020
	struct hda_intel *hda;
1021 1022 1023 1024 1025 1026 1027 1028
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
1029 1030
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
1031
		if (!hda->probe_continued || chip->disabled)
1032
			continue;
1033
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
1034 1035 1036 1037 1038 1039 1040
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
1041
#endif /* CONFIG_PM */
1042

1043
#ifdef CONFIG_PM_SLEEP
1044 1045 1046
/*
 * power management
 */
1047
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
1048
{
1049
	struct snd_card *card = dev_get_drvdata(dev);
1050 1051
	struct azx *chip;
	struct hda_intel *hda;
1052
	struct hdac_bus *bus;
L
Linus Torvalds 已提交
1053

1054 1055 1056 1057 1058
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1059
	if (chip->disabled || hda->init_failed || !chip->running)
1060 1061
		return 0;

1062
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
1063
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1064
	azx_clear_irq_pending(chip);
1065
	azx_stop_chip(chip);
1066
	azx_enter_link_reset(chip);
1067 1068 1069
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
1070
	}
1071

1072
	if (chip->msi)
1073
		pci_disable_msi(chip->pci);
1074
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1075
		&& hda->need_i915_power)
1076
		snd_hdac_display_power(bus, false);
L
Libin Yang 已提交
1077 1078

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
1079 1080 1081
	return 0;
}

1082
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
1083
{
1084 1085
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
1086 1087
	struct azx *chip;
	struct hda_intel *hda;
1088
	struct hdac_bus *bus;
1089 1090 1091

	if (!card)
		return 0;
L
Linus Torvalds 已提交
1092

1093 1094
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1095
	bus = azx_bus(chip);
1096
	if (chip->disabled || hda->init_failed || !chip->running)
1097 1098
		return 0;

1099 1100 1101 1102
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		snd_hdac_display_power(bus, true);
		if (hda->need_i915_power)
			snd_hdac_i915_set_bclk(bus);
1103
	}
1104

1105 1106 1107 1108
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
1109
		return -EIO;
1110
	azx_init_pci(chip);
1111

1112
	hda_intel_init_chip(chip, true);
1113

1114 1115 1116 1117 1118
	/* power down again for link-controlled chips */
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    !hda->need_i915_power)
		snd_hdac_display_power(bus, false);

T
Takashi Iwai 已提交
1119
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
1120 1121

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
1122 1123
	return 0;
}
1124

1125 1126 1127 1128 1129
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
static int azx_freeze_noirq(struct device *dev)
{
1130 1131
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1132 1133
	struct pci_dev *pci = to_pci_dev(dev);

1134
	if (chip->driver_type == AZX_DRIVER_SKL)
1135 1136 1137 1138 1139 1140 1141
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
1142 1143
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1144 1145
	struct pci_dev *pci = to_pci_dev(dev);

1146
	if (chip->driver_type == AZX_DRIVER_SKL)
1147 1148 1149 1150 1151 1152
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

1153
#ifdef CONFIG_PM
1154 1155 1156
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1157 1158
	struct azx *chip;
	struct hda_intel *hda;
1159

1160 1161 1162 1163 1164
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1165
	if (chip->disabled || hda->init_failed)
1166 1167
		return 0;

1168
	if (!azx_has_pm_runtime(chip))
1169 1170
		return 0;

1171 1172 1173 1174
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1175
	azx_stop_chip(chip);
1176
	azx_enter_link_reset(chip);
1177
	azx_clear_irq_pending(chip);
1178
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1179
		&& hda->need_i915_power)
1180
		snd_hdac_display_power(azx_bus(chip), false);
1181

L
Libin Yang 已提交
1182
	trace_azx_runtime_suspend(chip);
1183 1184 1185 1186 1187 1188
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1189 1190
	struct azx *chip;
	struct hda_intel *hda;
1191
	struct hdac_bus *bus;
1192 1193
	struct hda_codec *codec;
	int status;
1194

1195 1196 1197 1198 1199
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1200
	bus = azx_bus(chip);
1201
	if (chip->disabled || hda->init_failed)
1202 1203
		return 0;

1204
	if (!azx_has_pm_runtime(chip))
1205 1206
		return 0;

1207
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1208 1209
		snd_hdac_display_power(bus, true);
		if (hda->need_i915_power)
1210
			snd_hdac_i915_set_bclk(bus);
1211
	}
1212 1213 1214 1215

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

1216
	azx_init_pci(chip);
1217
	hda_intel_init_chip(chip, true);
1218

1219 1220
	if (status) {
		list_for_each_codec(codec, &chip->bus)
1221
			if (status & (1 << codec->addr))
1222 1223
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
1224 1225 1226 1227 1228 1229
	}

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

1230 1231 1232 1233 1234
	/* power down again for link-controlled chips */
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    !hda->need_i915_power)
		snd_hdac_display_power(bus, false);

L
Libin Yang 已提交
1235
	trace_azx_runtime_resume(chip);
1236 1237
	return 0;
}
1238 1239 1240 1241

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1242 1243 1244 1245 1246
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1247

1248 1249
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1250
	if (chip->disabled || hda->init_failed)
1251 1252
		return 0;

1253
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1254
	    azx_bus(chip)->codec_powered || !chip->running)
1255 1256
		return -EBUSY;

1257 1258 1259 1260
	/* ELD notification gets broken when HD-audio bus is off */
	if (needs_eld_notify_link(hda))
		return -EBUSY;

1261 1262 1263
	return 0;
}

1264 1265
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1266 1267 1268 1269
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1270
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1271 1272
};

1273 1274 1275
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
1276
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1277 1278


1279
static int azx_probe_continue(struct azx *chip);
1280

1281
#ifdef SUPPORT_VGA_SWITCHEROO
1282
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1283 1284 1285 1286 1287 1288

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1289
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1290
	struct hda_codec *codec;
1291 1292
	bool disabled;

1293 1294
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1295 1296 1297 1298 1299 1300
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1301
	if (!hda->probe_continued) {
1302 1303
		chip->disabled = disabled;
		if (!disabled) {
1304 1305
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1306
			if (azx_probe_continue(chip) < 0) {
1307
				dev_err(chip->card->dev, "initialization error\n");
1308
				hda->init_failed = true;
1309 1310 1311
			}
		}
	} else {
1312
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1313
			 disabled ? "Disabling" : "Enabling");
1314
		if (disabled) {
1315 1316 1317 1318 1319 1320
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_suspend(hda_codec_dev(codec));
				pm_runtime_disable(hda_codec_dev(codec));
			}
			pm_runtime_suspend(card->dev);
			pm_runtime_disable(card->dev);
1321
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1322 1323 1324
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1325
			chip->disabled = true;
1326
			if (snd_hda_lock_devices(&chip->bus))
1327 1328
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1329
		} else {
1330
			snd_hda_unlock_devices(&chip->bus);
1331
			chip->disabled = false;
1332 1333 1334 1335 1336
			pm_runtime_enable(card->dev);
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_enable(hda_codec_dev(codec));
				pm_runtime_resume(hda_codec_dev(codec));
			}
1337 1338 1339 1340 1341 1342 1343 1344
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1345
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1346

1347 1348
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1349
		return false;
1350
	if (chip->disabled || !hda->probe_continued)
1351
		return true;
1352
	if (snd_hda_lock_devices(&chip->bus))
1353
		return false;
1354
	snd_hda_unlock_devices(&chip->bus);
1355 1356 1357
	return true;
}

1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
/*
 * The discrete GPU cannot power down unless the HDA controller runtime
 * suspends, so activate runtime PM on codecs even if power_save == 0.
 */
static void setup_vga_switcheroo_runtime_pm(struct azx *chip)
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hda_codec *codec;

	if (hda->use_vga_switcheroo && !hda->need_eld_notify_link) {
		list_for_each_codec(codec, &chip->bus)
			codec->auto_runtime_pm = 1;
		/* reset the power save setup */
		if (chip->running)
			set_default_power_save(chip);
	}
}

static void azx_vs_gpu_bound(struct pci_dev *pci,
			     enum vga_switcheroo_client_id client_id)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);

	if (client_id == VGA_SWITCHEROO_DIS)
		hda->need_eld_notify_link = 0;
	setup_vga_switcheroo_runtime_pm(chip);
}

1388
static void init_vga_switcheroo(struct azx *chip)
1389
{
1390
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1391 1392
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
1393
		dev_info(chip->card->dev,
1394
			 "Handle vga_switcheroo audio client\n");
1395
		hda->use_vga_switcheroo = 1;
1396
		hda->need_eld_notify_link = 1; /* cleared in gpu_bound op */
1397
		chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
1398 1399 1400 1401 1402 1403 1404
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
1405
	.gpu_bound = azx_vs_gpu_bound,
1406 1407
};

1408
static int register_vga_switcheroo(struct azx *chip)
1409
{
1410
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1411
	struct pci_dev *p;
1412 1413
	int err;

1414
	if (!hda->use_vga_switcheroo)
1415
		return 0;
1416 1417 1418 1419 1420

	p = get_bound_vga(chip->pci);
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
	pci_dev_put(p);

1421 1422
	if (err < 0)
		return err;
1423
	hda->vga_switcheroo_registered = 1;
1424

1425
	return 0;
1426 1427 1428 1429
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1430
#define check_hdmi_disabled(pci)	false
1431
#define setup_vga_switcheroo_runtime_pm(chip)	/* NOP */
1432 1433
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1434 1435 1436
/*
 * destructor
 */
1437
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1438
{
W
Wang Xingchao 已提交
1439
	struct pci_dev *pci = chip->pci;
1440
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1441
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1442

1443
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1444
		pm_runtime_get_noresume(&pci->dev);
1445
	chip->running = 0;
W
Wang Xingchao 已提交
1446

1447 1448
	azx_del_card_list(chip);

1449 1450
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1451

1452
	if (use_vga_switcheroo(hda)) {
1453 1454
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1455
		if (hda->vga_switcheroo_registered)
1456
			vga_switcheroo_unregister_client(chip->pci);
1457 1458
	}

1459
	if (bus->chip_init) {
1460
		azx_clear_irq_pending(chip);
1461
		azx_stop_all_streams(chip);
1462
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
1463 1464
	}

1465 1466
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1467
	if (chip->msi)
1468
		pci_disable_msi(chip->pci);
1469
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1470

1471
	azx_free_stream_pages(chip);
1472 1473 1474
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1475 1476
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1477

L
Linus Torvalds 已提交
1478
	pci_disable_device(chip->pci);
1479
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1480
	release_firmware(chip->fw);
1481
#endif
1482

1483
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1484
		if (hda->need_i915_power)
1485
			snd_hdac_display_power(bus, false);
1486
	}
1487
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1488
		snd_hdac_i915_exit(bus);
1489
	kfree(hda);
L
Linus Torvalds 已提交
1490 1491 1492 1493

	return 0;
}

1494 1495 1496 1497 1498 1499 1500 1501
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;

	chip->bus.shutdown = 1;
	return 0;
}

1502
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1503 1504 1505 1506
{
	return azx_free(device->device_data);
}

1507
#ifdef SUPPORT_VGA_SWITCHEROO
1508
/*
1509
 * Check of disabled HDMI controller by vga_switcheroo
1510
 */
1511
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
1524
				if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
1525 1526 1527 1528 1529 1530 1531 1532 1533
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1534
static bool check_hdmi_disabled(struct pci_dev *pci)
1535 1536 1537 1538 1539
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1540
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1541 1542 1543 1544 1545
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1546
#endif /* SUPPORT_VGA_SWITCHEROO */
1547

1548 1549 1550
/*
 * white/black-listing for position_fix
 */
1551
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1552 1553
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1554
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1555
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1556
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1557
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1558
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1559
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1560
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1561
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1562
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1563
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1564
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1565
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1566 1567 1568
	{}
};

1569
static int check_position_fix(struct azx *chip, int fix)
1570 1571 1572
{
	const struct snd_pci_quirk *q;

1573
	switch (fix) {
1574
	case POS_FIX_AUTO:
1575 1576
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1577
	case POS_FIX_VIACOMBO:
1578
	case POS_FIX_COMBO:
1579
	case POS_FIX_SKL:
1580
	case POS_FIX_FIFO:
1581 1582 1583 1584 1585
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1586 1587 1588
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1589
		return q->value;
1590
	}
1591 1592

	/* Check VIA/ATI HD Audio Controller exist */
1593
	if (chip->driver_type == AZX_DRIVER_VIA) {
1594
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1595
		return POS_FIX_VIACOMBO;
1596
	}
1597 1598 1599 1600
	if (chip->driver_caps & AZX_DCAPS_AMD_WORKAROUND) {
		dev_dbg(chip->card->dev, "Using FIFO position fix\n");
		return POS_FIX_FIFO;
	}
1601
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1602
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1603
		return POS_FIX_LPIB;
1604
	}
1605
	if (chip->driver_type == AZX_DRIVER_SKL) {
1606 1607 1608
		dev_dbg(chip->card->dev, "Using SKL position fix\n");
		return POS_FIX_SKL;
	}
1609
	return POS_FIX_AUTO;
1610 1611
}

1612 1613 1614 1615 1616 1617 1618 1619
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
1620
		[POS_FIX_SKL] = azx_get_pos_skl,
1621
		[POS_FIX_FIFO] = azx_get_pos_fifo,
1622 1623 1624 1625 1626 1627 1628 1629
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

1630
	if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1631 1632 1633 1634 1635
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

1636 1637 1638
	if (fix == POS_FIX_FIFO)
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_fifo;
1639 1640
}

1641 1642 1643
/*
 * black-lists for probe_mask
 */
1644
static struct snd_pci_quirk probe_mask_list[] = {
1645 1646 1647 1648 1649 1650
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1651 1652
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1653 1654
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1655
	/* forced codec slots */
1656
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1657
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1658 1659
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1660 1661 1662
	{}
};

1663 1664
#define AZX_FORCE_CODEC_MASK	0x100

1665
static void check_probe_mask(struct azx *chip, int dev)
1666 1667 1668
{
	const struct snd_pci_quirk *q;

1669 1670
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1671 1672
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1673 1674 1675
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1676
			chip->codec_probe_mask = q->value;
1677 1678
		}
	}
1679 1680 1681 1682

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1683
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1684
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1685
			 (int)azx_bus(chip)->codec_mask);
1686
	}
1687 1688
}

1689
/*
T
Takashi Iwai 已提交
1690
 * white/black-list for enable_msi
1691
 */
1692
static struct snd_pci_quirk msi_black_list[] = {
1693 1694 1695 1696
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1697
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1698
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1699
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1700
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1701
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1702
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1703 1704 1705
	{}
};

1706
static void check_msi(struct azx *chip)
1707 1708 1709
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1710 1711
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1712
		return;
T
Takashi Iwai 已提交
1713 1714 1715
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1716
	if (q) {
1717 1718 1719
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1720
		chip->msi = q->value;
1721 1722 1723 1724
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1725
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1726
		dev_info(chip->card->dev, "Disabling MSI\n");
1727
		chip->msi = 0;
1728 1729 1730
	}
}

1731
/* check the snoop mode availability */
1732
static void azx_check_snoop_available(struct azx *chip)
1733
{
1734
	int snoop = hda_snoop;
1735

1736 1737 1738 1739
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
1740
		chip->uc_buffer = !snoop;
1741 1742 1743 1744
		return;
	}

	snoop = true;
1745 1746
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1747 1748 1749
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1750 1751
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
1752 1753
		if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
				      chip->pci->revision == 0x20))
1754
			snoop = false;
1755 1756
	}

1757 1758 1759
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1760
	chip->snoop = snoop;
1761
	if (!snoop) {
1762
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1763 1764 1765 1766
		/* C-Media requires non-cached pages only for CORB/RIRB */
		if (chip->driver_type != AZX_DRIVER_CMEDIA)
			chip->uc_buffer = true;
	}
1767
}
1768

1769 1770
static void azx_probe_work(struct work_struct *work)
{
1771 1772
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1773 1774
}

1775 1776
static int default_bdl_pos_adj(struct azx *chip)
{
1777 1778 1779 1780 1781 1782 1783 1784 1785
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1786 1787 1788 1789 1790 1791 1792 1793 1794
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1795 1796 1797
/*
 * constructor
 */
1798 1799 1800
static const struct hdac_io_ops pci_hda_io_ops;
static const struct hda_controller_ops pci_hda_ops;

1801 1802 1803
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1804
{
1805
	static struct snd_device_ops ops = {
1806
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1807 1808
		.dev_free = azx_dev_free,
	};
1809
	struct hda_intel *hda;
1810 1811
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1812 1813

	*rchip = NULL;
1814

1815 1816
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1817 1818
		return err;

1819 1820
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1821 1822 1823 1824
		pci_disable_device(pci);
		return -ENOMEM;
	}

1825
	chip = &hda->chip;
1826
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1827 1828
	chip->card = card;
	chip->pci = pci;
1829
	chip->ops = &pci_hda_ops;
1830 1831
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1832
	check_msi(chip);
1833
	chip->dev_index = dev;
1834
	chip->jackpoll_ms = jackpoll_ms;
1835
	INIT_LIST_HEAD(&chip->pcm_list);
1836 1837
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1838
	init_vga_switcheroo(chip);
1839
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1840

1841
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1842

1843
	check_probe_mask(chip, dev);
1844

1845 1846 1847 1848 1849
	if (single_cmd < 0) /* allow fallback to single_cmd at errors */
		chip->fallback_to_single_cmd = 1;
	else /* explicitly set to single_cmd or not */
		chip->single_cmd = single_cmd;

1850
	azx_check_snoop_available(chip);
1851

1852 1853 1854 1855
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1856

1857 1858
	/* Workaround for a communication error on CFL (bko#199007) and CNL */
	if (IS_CFL(pci) || IS_CNL(pci))
1859 1860
		chip->polling_mode = 1;

1861 1862 1863 1864 1865 1866 1867
	err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1868 1869 1870 1871 1872
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1873 1874
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1875
		dev_err(card->dev, "Error creating device [card]!\n");
1876 1877 1878 1879
		azx_free(chip);
		return err;
	}

1880
	/* continue probing in work context as may trigger request module */
1881
	INIT_WORK(&hda->probe_work, azx_probe_work);
1882

1883
	*rchip = chip;
1884

1885 1886 1887
	return 0;
}

1888
static int azx_first_init(struct azx *chip)
1889 1890 1891 1892
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1893
	struct hdac_bus *bus = azx_bus(chip);
1894
	int err;
1895
	unsigned short gcap;
1896
	unsigned int dma_bits = 64;
1897

1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1908
	err = pci_request_regions(pci, "ICH HD audio");
1909
	if (err < 0)
L
Linus Torvalds 已提交
1910
		return err;
1911
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1912

1913 1914 1915
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1916
		dev_err(card->dev, "ioremap error\n");
1917
		return -ENXIO;
L
Linus Torvalds 已提交
1918 1919
	}

1920
	if (chip->driver_type == AZX_DRIVER_SKL)
1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
		snd_hdac_bus_parse_capabilities(bus);

	/*
	 * Some Intel CPUs has always running timer (ART) feature and
	 * controller may have Global time sync reporting capability, so
	 * check both of these before declaring synchronized time reporting
	 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
	 */
	chip->gts_present = false;

#ifdef CONFIG_X86
	if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
		chip->gts_present = true;
#endif

1936 1937 1938 1939 1940
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1941 1942
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1943
	}
1944

L
Linus Torvalds 已提交
1945
	pci_set_master(pci);
1946
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1947

1948
	gcap = azx_readw(chip, GCAP);
1949
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1950

1951 1952 1953 1954
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1955
	/* disable SB600 64bit support for safety */
1956
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1957
		struct pci_dev *p_smbus;
1958
		dma_bits = 40;
1959 1960 1961 1962 1963
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1964
				gcap &= ~AZX_GCAP_64OK;
1965 1966 1967
			pci_dev_put(p_smbus);
		}
	}
1968

1969 1970 1971 1972
	/* NVidia hardware normally only supports up to 40 bits of DMA */
	if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
		dma_bits = 40;

1973 1974
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1975
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1976
		gcap &= ~AZX_GCAP_64OK;
1977
	}
1978

1979
	/* disable buffer size rounding to 128-byte multiples if supported */
1980 1981 1982
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1983
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1984 1985 1986 1987
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1988

1989
	/* allow 64bit DMA address if supported by H/W */
1990 1991
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1992 1993
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1994
	} else {
1995 1996
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1997
	}
1998

1999 2000 2001 2002 2003 2004
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
2005 2006 2007 2008 2009 2010 2011 2012
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
2013
		case AZX_DRIVER_ATIHDMI_NS:
2014 2015 2016
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
2017
		case AZX_DRIVER_GENERIC:
2018 2019 2020 2021 2022
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
2023
	}
2024 2025
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
2026 2027
	chip->num_streams = chip->playback_streams + chip->capture_streams;

2028 2029 2030 2031 2032 2033 2034 2035
	/* sanity check for the SDxCTL.STRM field overflow */
	if (chip->num_streams > 15 &&
	    (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
		dev_warn(chip->card->dev, "number of I/O streams is %d, "
			 "forcing separate stream tags", chip->num_streams);
		chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
	}

2036 2037
	/* initialize streams */
	err = azx_init_streams(chip);
2038
	if (err < 0)
2039
		return err;
L
Linus Torvalds 已提交
2040

2041 2042 2043
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
2044 2045

	/* initialize chip */
2046
	azx_init_pci(chip);
2047

2048 2049
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		snd_hdac_i915_set_bclk(bus);
2050

2051
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
2052 2053

	/* codec detection */
2054
	if (!azx_bus(chip)->codec_mask) {
2055
		dev_err(card->dev, "no codecs found!\n");
2056
		return -ENODEV;
L
Linus Torvalds 已提交
2057 2058
	}

2059 2060 2061
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;

2062
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
2063 2064 2065 2066
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
2067
		 card->shortname, bus->addr, bus->irq);
2068

L
Linus Torvalds 已提交
2069 2070 2071
	return 0;
}

2072
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2073 2074 2075 2076 2077 2078 2079 2080
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
2081
		dev_err(card->dev, "Cannot load firmware, aborting\n");
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
2097
#endif
2098

2099 2100 2101 2102 2103
/*
 * HDA controller ops.
 */

/* PCI register access. */
2104
static void pci_azx_writel(u32 value, u32 __iomem *addr)
2105 2106 2107 2108
{
	writel(value, addr);
}

2109
static u32 pci_azx_readl(u32 __iomem *addr)
2110 2111 2112 2113
{
	return readl(addr);
}

2114
static void pci_azx_writew(u16 value, u16 __iomem *addr)
2115 2116 2117 2118
{
	writew(value, addr);
}

2119
static u16 pci_azx_readw(u16 __iomem *addr)
2120 2121 2122 2123
{
	return readw(addr);
}

2124
static void pci_azx_writeb(u8 value, u8 __iomem *addr)
2125 2126 2127 2128
{
	writeb(value, addr);
}

2129
static u8 pci_azx_readb(u8 __iomem *addr)
2130 2131 2132 2133
{
	return readb(addr);
}

2134 2135
static int disable_msi_reset_irq(struct azx *chip)
{
2136
	struct hdac_bus *bus = azx_bus(chip);
2137 2138
	int err;

2139 2140
	free_irq(bus->irq, chip);
	bus->irq = -1;
2141 2142 2143 2144 2145 2146 2147 2148 2149
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

2150
/* DMA page allocation helpers.  */
2151
static int dma_alloc_pages(struct hdac_bus *bus,
2152 2153 2154 2155
			   int type,
			   size_t size,
			   struct snd_dma_buffer *buf)
{
2156
	struct azx *chip = bus_to_azx(bus);
2157 2158 2159
	int err;

	err = snd_dma_alloc_pages(type,
2160
				  bus->dev,
2161 2162 2163 2164 2165 2166 2167
				  size, buf);
	if (err < 0)
		return err;
	mark_pages_wc(chip, buf, true);
	return 0;
}

2168
static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
2169
{
2170
	struct azx *chip = bus_to_azx(bus);
2171

2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
	mark_pages_wc(chip, buf, false);
	snd_dma_free_pages(buf);
}

static int substream_alloc_pages(struct azx *chip,
				 struct snd_pcm_substream *substream,
				 size_t size)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	int ret;

	mark_runtime_wc(chip, azx_dev, substream, false);
	ret = snd_pcm_lib_malloc_pages(substream, size);
	if (ret < 0)
		return ret;
	mark_runtime_wc(chip, azx_dev, substream, true);
	return 0;
}

static int substream_free_pages(struct azx *chip,
				struct snd_pcm_substream *substream)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	mark_runtime_wc(chip, azx_dev, substream, false);
	return snd_pcm_lib_free_pages(substream);
}

2199 2200 2201 2202 2203 2204
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2205
	if (chip->uc_buffer)
2206 2207 2208 2209
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

2210
static const struct hdac_io_ops pci_hda_io_ops = {
2211 2212 2213 2214 2215 2216
	.reg_writel = pci_azx_writel,
	.reg_readl = pci_azx_readl,
	.reg_writew = pci_azx_writew,
	.reg_readw = pci_azx_readw,
	.reg_writeb = pci_azx_writeb,
	.reg_readb = pci_azx_readb,
2217 2218
	.dma_alloc_pages = dma_alloc_pages,
	.dma_free_pages = dma_free_pages,
2219 2220 2221 2222
};

static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
2223 2224
	.substream_alloc_pages = substream_alloc_pages,
	.substream_free_pages = substream_free_pages,
2225
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
2226
	.position_check = azx_position_check,
2227
	.link_power = azx_intel_link_power,
2228 2229
};

2230 2231
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
2232
{
2233
	static int dev;
2234
	struct snd_card *card;
2235
	struct hda_intel *hda;
2236
	struct azx *chip;
2237
	bool schedule_probe;
2238
	int err;
L
Linus Torvalds 已提交
2239

2240 2241 2242 2243 2244 2245 2246
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2247 2248
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
2249
	if (err < 0) {
2250
		dev_err(&pci->dev, "Error creating card!\n");
2251
		return err;
L
Linus Torvalds 已提交
2252 2253
	}

2254
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
2255 2256
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
2257
	card->private_data = chip;
2258
	hda = container_of(chip, struct hda_intel, chip);
2259 2260 2261 2262 2263

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2264
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2265 2266 2267 2268
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2269 2270
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2271 2272 2273
		chip->disabled = true;
	}

2274
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2275

2276 2277
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2278 2279
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2280 2281 2282
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2283 2284
		if (err < 0)
			goto out_free;
2285
		schedule_probe = false; /* continued in azx_firmware_cb() */
2286 2287 2288
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2289
#ifndef CONFIG_SND_HDA_I915
2290 2291
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2292 2293
#endif

2294
	if (schedule_probe)
2295
		schedule_work(&hda->probe_work);
2296 2297

	dev++;
2298
	if (chip->disabled)
2299
		complete_all(&hda->probe_wait);
2300 2301 2302 2303 2304 2305 2306
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2307 2308 2309 2310 2311 2312 2313 2314 2315
#ifdef CONFIG_PM
/* On some boards setting power_save to a non 0 value leads to clicking /
 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
 * figure out how to avoid these sounds, but that is not always feasible.
 * So we keep a list of devices where we disable powersaving as its known
 * to causes problems on these devices.
 */
static struct snd_pci_quirk power_save_blacklist[] = {
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2316
	SND_PCI_QUIRK(0x1849, 0xc892, "Asrock B85M-ITX", 0),
2317
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2318 2319
	SND_PCI_QUIRK(0x1849, 0x0397, "Asrock N68C-S UCC", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2320 2321
	SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2322
	SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2323 2324
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1581607 */
	SND_PCI_QUIRK(0x1558, 0x3501, "Clevo W35xSS_370SS", 0),
2325
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2326 2327
	SND_PCI_QUIRK(0x1028, 0x0497, "Dell Precision T3600", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2328 2329
	/* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
	SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
2330 2331
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
	SND_PCI_QUIRK(0x8086, 0x2040, "Intel DZ77BH-55K", 0),
2332 2333
	/* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
	SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
2334 2335
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x8086, 0x2064, "Intel SDP 8086:2064", 0),
2336 2337
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
	SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
2338 2339
	/* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
	SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
2340 2341 2342 2343
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1689623 */
	SND_PCI_QUIRK(0x17aa, 0x367b, "Lenovo IdeaCentre B550", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
	SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
2344 2345
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x1631, 0xe017, "Packard Bell NEC IMEDIA 5204", 0),
2346 2347 2348 2349
	{}
};
#endif /* CONFIG_PM */

2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368
static void set_default_power_save(struct azx *chip)
{
	int val = power_save;

#ifdef CONFIG_PM
	if (pm_blacklist) {
		const struct snd_pci_quirk *q;

		q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
		if (q && val) {
			dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
				 q->subvendor, q->subdevice);
			val = 0;
		}
	}
#endif /* CONFIG_PM */
	snd_hda_set_power_save(&chip->bus, val * 1000);
}

2369 2370 2371 2372 2373 2374
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2375
static int azx_probe_continue(struct azx *chip)
2376
{
2377
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2378
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2379
	struct pci_dev *pci = chip->pci;
2380 2381 2382
	int dev = chip->dev_index;
	int err;

2383
	to_hda_bus(bus)->bus_probing = 1;
2384
	hda->probe_continued = 1;
2385

2386
	/* bind with i915 if needed */
2387
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2388
		err = snd_hdac_i915_init(bus);
2389 2390 2391 2392 2393 2394
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
2395 2396 2397
			if (CONTROLLER_IN_GPU(pci)) {
				dev_err(chip->card->dev,
					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2398
				goto out_free;
2399 2400
			} else {
				/* don't bother any longer */
2401 2402
				chip->driver_caps &=
					~(AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL);
2403
			}
2404
		}
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
	}

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
			hda->need_i915_power = 1;
2416

2417
		err = snd_hdac_display_power(bus, true);
2418 2419 2420
		if (err < 0) {
			dev_err(chip->card->dev,
				"Cannot turn on display power on i915\n");
2421
			goto i915_power_fail;
2422
		}
2423 2424
	}

2425 2426 2427 2428
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2429 2430 2431 2432
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2433
	/* create codec instances */
2434
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2435 2436
	if (err < 0)
		goto out_free;
2437

2438
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2439
	if (chip->fw) {
2440
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2441
					 chip->fw->data);
2442 2443
		if (err < 0)
			goto out_free;
2444
#ifndef CONFIG_PM
2445 2446
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2447
#endif
2448 2449
	}
#endif
2450
	if ((probe_only[dev] & 1) == 0) {
2451 2452 2453 2454
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2455

2456
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2457 2458
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2459

2460 2461
	setup_vga_switcheroo_runtime_pm(chip);

2462
	chip->running = 1;
2463
	azx_add_card_list(chip);
2464

2465
	set_default_power_save(chip);
2466 2467

	if (azx_has_pm_runtime(chip))
2468
		pm_runtime_put_autosuspend(&pci->dev);
L
Linus Torvalds 已提交
2469

W
Wu Fengguang 已提交
2470
out_free:
2471
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
2472
		&& !hda->need_i915_power)
2473
		snd_hdac_display_power(bus, false);
2474 2475

i915_power_fail:
2476
	if (err < 0)
2477 2478
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
2479
	to_hda_bus(bus)->bus_probing = 0;
W
Wu Fengguang 已提交
2480
	return err;
L
Linus Torvalds 已提交
2481 2482
}

2483
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2484
{
2485
	struct snd_card *card = pci_get_drvdata(pci);
2486 2487 2488 2489
	struct azx *chip;
	struct hda_intel *hda;

	if (card) {
2490
		/* cancel the pending probing work */
2491 2492
		chip = card->private_data;
		hda = container_of(chip, struct hda_intel, chip);
2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
		/* FIXME: below is an ugly workaround.
		 * Both device_release_driver() and driver_probe_device()
		 * take *both* the device's and its parent's lock before
		 * calling the remove() and probe() callbacks.  The codec
		 * probe takes the locks of both the codec itself and its
		 * parent, i.e. the PCI controller dev.  Meanwhile, when
		 * the PCI controller is unbound, it takes its lock, too
		 * ==> ouch, a deadlock!
		 * As a workaround, we unlock temporarily here the controller
		 * device during cancel_work_sync() call.
		 */
		device_unlock(&pci->dev);
2505
		cancel_work_sync(&hda->probe_work);
2506
		device_lock(&pci->dev);
2507

2508
		snd_card_free(card);
2509
	}
L
Linus Torvalds 已提交
2510 2511
}

2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2524
/* PCI IDs */
2525
static const struct pci_device_id azx_ids[] = {
2526
	/* CPT */
2527
	{ PCI_DEVICE(0x8086, 0x1c20),
2528
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2529
	/* PBG */
2530
	{ PCI_DEVICE(0x8086, 0x1d20),
2531
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2532
	/* Panther Point */
2533
	{ PCI_DEVICE(0x8086, 0x1e20),
2534
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2535 2536
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2537
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2538 2539 2540
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2541 2542 2543 2544 2545
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2546 2547
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
2548
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2549
	{ PCI_DEVICE(0x8086, 0xa270),
2550
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2551 2552
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2553
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2554 2555
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2556
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2557 2558 2559
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2560 2561
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2562
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2563 2564
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2565
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2566 2567
	/* Kabylake */
	{ PCI_DEVICE(0x8086, 0xa171),
2568
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2569 2570
	/* Kabylake-LP */
	{ PCI_DEVICE(0x8086, 0x9d71),
2571
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2572 2573
	/* Kabylake-H */
	{ PCI_DEVICE(0x8086, 0xa2f0),
2574
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
M
Megha Dey 已提交
2575 2576
	/* Coffelake */
	{ PCI_DEVICE(0x8086, 0xa348),
2577
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2578 2579 2580
	/* Cannonlake */
	{ PCI_DEVICE(0x8086, 0x9dc8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
G
Guneshwor Singh 已提交
2581 2582 2583
	/* Icelake */
	{ PCI_DEVICE(0x8086, 0x34c8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2584 2585
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
2586
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2587 2588
	/* Broxton-T */
	{ PCI_DEVICE(0x8086, 0x1a98),
2589
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
V
Vinod Koul 已提交
2590 2591
	/* Gemini-Lake */
	{ PCI_DEVICE(0x8086, 0x3198),
2592
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2593
	/* Haswell */
2594
	{ PCI_DEVICE(0x8086, 0x0a0c),
2595
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2596
	{ PCI_DEVICE(0x8086, 0x0c0c),
2597
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2598
	{ PCI_DEVICE(0x8086, 0x0d0c),
2599
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2600 2601
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2602
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2603 2604
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2605
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2606
	/* Poulsbo */
2607
	{ PCI_DEVICE(0x8086, 0x811b),
2608
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2609
	/* Oaktrail */
2610
	{ PCI_DEVICE(0x8086, 0x080a),
2611
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2612 2613
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2614
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2615 2616
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2617
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2618
	/* ICH6 */
2619
	{ PCI_DEVICE(0x8086, 0x2668),
2620 2621
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2622
	{ PCI_DEVICE(0x8086, 0x27d8),
2623 2624
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2625
	{ PCI_DEVICE(0x8086, 0x269a),
2626 2627
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2628
	{ PCI_DEVICE(0x8086, 0x284b),
2629 2630
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2631
	{ PCI_DEVICE(0x8086, 0x293e),
2632 2633
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2634
	{ PCI_DEVICE(0x8086, 0x293f),
2635 2636
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2637
	{ PCI_DEVICE(0x8086, 0x3a3e),
2638 2639
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2640
	{ PCI_DEVICE(0x8086, 0x3a6e),
2641
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2642 2643 2644 2645
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2646
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2647 2648 2649 2650 2651 2652 2653 2654
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2655 2656 2657
	/* AMD, X370 & co */
	{ PCI_DEVICE(0x1022, 0x1457),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2658 2659 2660
	/* AMD, X570 & co */
	{ PCI_DEVICE(0x1022, 0x1487),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2661 2662 2663 2664
	/* AMD Stoney */
	{ PCI_DEVICE(0x1022, 0x157a),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
V
Vijendar Mukunda 已提交
2665 2666
	/* AMD Raven */
	{ PCI_DEVICE(0x1022, 0x15e3),
2667 2668
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
2669
	/* ATI HDMI */
2670 2671
	{ PCI_DEVICE(0x1002, 0x0002),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2672 2673
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2674 2675
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2676 2677
	{ PCI_DEVICE(0x1002, 0x15b3),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2678 2679 2680 2681 2682 2683 2684 2685
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2686 2687
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2724
	{ PCI_DEVICE(0x1002, 0x9902),
2725
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2726
	{ PCI_DEVICE(0x1002, 0xaaa0),
2727
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2728
	{ PCI_DEVICE(0x1002, 0xaaa8),
2729
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2730
	{ PCI_DEVICE(0x1002, 0xaab0),
2731
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2732 2733
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2734 2735
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2736 2737 2738 2739
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2740 2741 2742 2743
	{ PCI_DEVICE(0x1002, 0xaae0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaaf0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2744
	/* VIA VT8251/VT8237A */
2745
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2746 2747 2748 2749
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2750 2751 2752 2753 2754
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2755 2756 2757
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2758
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2759
	/* Teradici */
2760 2761
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2762 2763
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2764
	/* Creative X-Fi (CA0110-IBG) */
2765 2766 2767 2768 2769
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2770
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2771 2772 2773 2774
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2775 2776 2777
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2778
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2779
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2780 2781
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2782 2783
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2784
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2785
#endif
2786 2787 2788
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2789
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2790 2791
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2792 2793
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2794
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2795 2796 2797
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2798
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2799 2800 2801
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2802
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
2803 2804 2805 2806 2807
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2808
static struct pci_driver azx_driver = {
2809
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2810 2811
	.id_table = azx_ids,
	.probe = azx_probe,
2812
	.remove = azx_remove,
2813
	.shutdown = azx_shutdown,
2814 2815 2816
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2817 2818
};

2819
module_pci_driver(azx_driver);