fsldma.c 35.8 KB
Newer Older
1 2 3
/*
 * Freescale MPC85xx, MPC83xx DMA Engine support
 *
4
 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
5 6 7 8 9 10 11 12
 *
 * Author:
 *   Zhang Wei <wei.zhang@freescale.com>, Jul 2007
 *   Ebony Zhu <ebony.zhu@freescale.com>, May 2007
 *
 * Description:
 *   DMA engine driver for Freescale MPC8540 DMA controller, which is
 *   also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc.
13
 *   The support for MPC8349 DMA controller is also added.
14
 *
15 16 17 18 19
 * This driver instructs the DMA controller to issue the PCI Read Multiple
 * command for PCI read operations, instead of using the default PCI Read Line
 * command. Please be aware that this setting may result in read pre-fetching
 * on some platforms.
 *
20 21 22 23 24 25 26 27 28 29
 * This is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/pci.h>
30
#include <linux/slab.h>
31 32 33 34 35
#include <linux/interrupt.h>
#include <linux/dmaengine.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/dmapool.h>
36 37
#include <linux/of_address.h>
#include <linux/of_irq.h>
38 39
#include <linux/of_platform.h>

40
#include "dmaengine.h"
41 42
#include "fsldma.h"

43 44 45 46
#define chan_dbg(chan, fmt, arg...)					\
	dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
#define chan_err(chan, fmt, arg...)					\
	dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
47

48
static const char msg_ld_oom[] = "No free memory for link descriptor";
49

50 51 52
/*
 * Register Helpers
 */
53

I
Ira Snyder 已提交
54
static void set_sr(struct fsldma_chan *chan, u32 val)
55
{
I
Ira Snyder 已提交
56
	DMA_OUT(chan, &chan->regs->sr, val, 32);
57 58
}

I
Ira Snyder 已提交
59
static u32 get_sr(struct fsldma_chan *chan)
60
{
I
Ira Snyder 已提交
61
	return DMA_IN(chan, &chan->regs->sr, 32);
62 63
}

64 65 66 67 68 69 70 71 72 73
static void set_mr(struct fsldma_chan *chan, u32 val)
{
	DMA_OUT(chan, &chan->regs->mr, val, 32);
}

static u32 get_mr(struct fsldma_chan *chan)
{
	return DMA_IN(chan, &chan->regs->mr, 32);
}

74 75 76 77 78 79 80 81 82 83
static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr)
{
	DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64);
}

static dma_addr_t get_cdar(struct fsldma_chan *chan)
{
	return DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN;
}

84 85 86 87 88
static void set_bcr(struct fsldma_chan *chan, u32 val)
{
	DMA_OUT(chan, &chan->regs->bcr, val, 32);
}

89 90 91 92 93 94 95 96 97
static u32 get_bcr(struct fsldma_chan *chan)
{
	return DMA_IN(chan, &chan->regs->bcr, 32);
}

/*
 * Descriptor Helpers
 */

I
Ira Snyder 已提交
98
static void set_desc_cnt(struct fsldma_chan *chan,
99 100
				struct fsl_dma_ld_hw *hw, u32 count)
{
I
Ira Snyder 已提交
101
	hw->count = CPU_TO_DMA(chan, count, 32);
102 103
}

I
Ira Snyder 已提交
104
static void set_desc_src(struct fsldma_chan *chan,
105
			 struct fsl_dma_ld_hw *hw, dma_addr_t src)
106 107 108
{
	u64 snoop_bits;

I
Ira Snyder 已提交
109
	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
110
		? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
I
Ira Snyder 已提交
111
	hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64);
112 113
}

I
Ira Snyder 已提交
114
static void set_desc_dst(struct fsldma_chan *chan,
115
			 struct fsl_dma_ld_hw *hw, dma_addr_t dst)
116 117 118
{
	u64 snoop_bits;

I
Ira Snyder 已提交
119
	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
120
		? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
I
Ira Snyder 已提交
121
	hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64);
122 123
}

I
Ira Snyder 已提交
124
static void set_desc_next(struct fsldma_chan *chan,
125
			  struct fsl_dma_ld_hw *hw, dma_addr_t next)
126 127 128
{
	u64 snoop_bits;

I
Ira Snyder 已提交
129
	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
130
		? FSL_DMA_SNEN : 0;
I
Ira Snyder 已提交
131
	hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64);
132 133
}

134
static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
135
{
136
	u64 snoop_bits;
137

138 139
	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
		? FSL_DMA_SNEN : 0;
140

141 142 143
	desc->hw.next_ln_addr = CPU_TO_DMA(chan,
		DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL
			| snoop_bits, 64);
144 145
}

146 147 148 149 150
/*
 * DMA Engine Hardware Control Helpers
 */

static void dma_init(struct fsldma_chan *chan)
151
{
152
	/* Reset the channel */
153
	set_mr(chan, 0);
154 155 156 157 158 159 160 161

	switch (chan->feature & FSL_DMA_IP_MASK) {
	case FSL_DMA_IP_85XX:
		/* Set the channel to below modes:
		 * EIE - Error interrupt enable
		 * EOLNIE - End of links interrupt enable
		 * BWC - Bandwidth sharing among channels
		 */
162 163
		set_mr(chan, FSL_DMA_MR_BWC | FSL_DMA_MR_EIE
			| FSL_DMA_MR_EOLNIE);
164 165 166 167 168 169
		break;
	case FSL_DMA_IP_83XX:
		/* Set the channel to below modes:
		 * EOTIE - End-of-transfer interrupt enable
		 * PRC_RM - PCI read multiple
		 */
170
		set_mr(chan, FSL_DMA_MR_EOTIE | FSL_DMA_MR_PRC_RM);
171 172
		break;
	}
173 174
}

I
Ira Snyder 已提交
175
static int dma_is_idle(struct fsldma_chan *chan)
176
{
I
Ira Snyder 已提交
177
	u32 sr = get_sr(chan);
178 179 180
	return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH);
}

I
Ira Snyder 已提交
181 182 183 184 185 186 187
/*
 * Start the DMA controller
 *
 * Preconditions:
 * - the CDAR register must point to the start descriptor
 * - the MRn[CS] bit must be cleared
 */
I
Ira Snyder 已提交
188
static void dma_start(struct fsldma_chan *chan)
189
{
I
Ira Snyder 已提交
190 191
	u32 mode;

192
	mode = get_mr(chan);
I
Ira Snyder 已提交
193

I
Ira Snyder 已提交
194
	if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) {
195
		set_bcr(chan, 0);
I
Ira Snyder 已提交
196 197 198
		mode |= FSL_DMA_MR_EMP_EN;
	} else {
		mode &= ~FSL_DMA_MR_EMP_EN;
199
	}
200

I
Ira Snyder 已提交
201
	if (chan->feature & FSL_DMA_CHAN_START_EXT) {
I
Ira Snyder 已提交
202
		mode |= FSL_DMA_MR_EMS_EN;
I
Ira Snyder 已提交
203 204
	} else {
		mode &= ~FSL_DMA_MR_EMS_EN;
I
Ira Snyder 已提交
205
		mode |= FSL_DMA_MR_CS;
I
Ira Snyder 已提交
206
	}
207

208
	set_mr(chan, mode);
209 210
}

I
Ira Snyder 已提交
211
static void dma_halt(struct fsldma_chan *chan)
212
{
I
Ira Snyder 已提交
213
	u32 mode;
214 215
	int i;

216
	/* read the mode register */
217
	mode = get_mr(chan);
I
Ira Snyder 已提交
218

219 220 221 222 223 224 225
	/*
	 * The 85xx controller supports channel abort, which will stop
	 * the current transfer. On 83xx, this bit is the transfer error
	 * mask bit, which should not be changed.
	 */
	if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
		mode |= FSL_DMA_MR_CA;
226
		set_mr(chan, mode);
227 228 229 230 231 232

		mode &= ~FSL_DMA_MR_CA;
	}

	/* stop the DMA controller */
	mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN);
233
	set_mr(chan, mode);
234

235
	/* wait for the DMA controller to become idle */
236
	for (i = 0; i < 100; i++) {
I
Ira Snyder 已提交
237
		if (dma_is_idle(chan))
I
Ira Snyder 已提交
238 239
			return;

240
		udelay(10);
241
	}
I
Ira Snyder 已提交
242

I
Ira Snyder 已提交
243
	if (!dma_is_idle(chan))
244
		chan_err(chan, "DMA halt timeout!\n");
245 246 247 248
}

/**
 * fsl_chan_set_src_loop_size - Set source address hold transfer size
I
Ira Snyder 已提交
249
 * @chan : Freescale DMA channel
250 251 252 253 254 255 256 257
 * @size     : Address loop size, 0 for disable loop
 *
 * The set source address hold transfer size. The source
 * address hold or loop transfer size is when the DMA transfer
 * data from source address (SA), if the loop size is 4, the DMA will
 * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA,
 * SA + 1 ... and so on.
 */
I
Ira Snyder 已提交
258
static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size)
259
{
I
Ira Snyder 已提交
260 261
	u32 mode;

262
	mode = get_mr(chan);
I
Ira Snyder 已提交
263

264 265
	switch (size) {
	case 0:
I
Ira Snyder 已提交
266
		mode &= ~FSL_DMA_MR_SAHE;
267 268 269 270 271
		break;
	case 1:
	case 2:
	case 4:
	case 8:
I
Ira Snyder 已提交
272
		mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14);
273 274
		break;
	}
I
Ira Snyder 已提交
275

276
	set_mr(chan, mode);
277 278 279
}

/**
280
 * fsl_chan_set_dst_loop_size - Set destination address hold transfer size
I
Ira Snyder 已提交
281
 * @chan : Freescale DMA channel
282 283 284 285 286 287 288 289
 * @size     : Address loop size, 0 for disable loop
 *
 * The set destination address hold transfer size. The destination
 * address hold or loop transfer size is when the DMA transfer
 * data to destination address (TA), if the loop size is 4, the DMA will
 * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA,
 * TA + 1 ... and so on.
 */
I
Ira Snyder 已提交
290
static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size)
291
{
I
Ira Snyder 已提交
292 293
	u32 mode;

294
	mode = get_mr(chan);
I
Ira Snyder 已提交
295

296 297
	switch (size) {
	case 0:
I
Ira Snyder 已提交
298
		mode &= ~FSL_DMA_MR_DAHE;
299 300 301 302 303
		break;
	case 1:
	case 2:
	case 4:
	case 8:
I
Ira Snyder 已提交
304
		mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16);
305 306
		break;
	}
I
Ira Snyder 已提交
307

308
	set_mr(chan, mode);
309 310 311
}

/**
312
 * fsl_chan_set_request_count - Set DMA Request Count for external control
I
Ira Snyder 已提交
313
 * @chan : Freescale DMA channel
314 315 316 317 318 319
 * @size     : Number of bytes to transfer in a single request
 *
 * The Freescale DMA channel can be controlled by the external signal DREQ#.
 * The DMA request count is how many bytes are allowed to transfer before
 * pausing the channel, after which a new assertion of DREQ# resumes channel
 * operation.
320
 *
321
 * A size of 0 disables external pause control. The maximum size is 1024.
322
 */
I
Ira Snyder 已提交
323
static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size)
324
{
I
Ira Snyder 已提交
325 326
	u32 mode;

327
	BUG_ON(size > 1024);
I
Ira Snyder 已提交
328

329
	mode = get_mr(chan);
I
Ira Snyder 已提交
330 331
	mode |= (__ilog2(size) << 24) & 0x0f000000;

332
	set_mr(chan, mode);
333
}
334

335 336
/**
 * fsl_chan_toggle_ext_pause - Toggle channel external pause status
I
Ira Snyder 已提交
337
 * @chan : Freescale DMA channel
338 339 340 341 342 343
 * @enable   : 0 is disabled, 1 is enabled.
 *
 * The Freescale DMA channel can be controlled by the external signal DREQ#.
 * The DMA Request Count feature should be used in addition to this feature
 * to set the number of bytes to transfer before pausing the channel.
 */
I
Ira Snyder 已提交
344
static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable)
345 346
{
	if (enable)
I
Ira Snyder 已提交
347
		chan->feature |= FSL_DMA_CHAN_PAUSE_EXT;
348
	else
I
Ira Snyder 已提交
349
		chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT;
350 351 352 353
}

/**
 * fsl_chan_toggle_ext_start - Toggle channel external start status
I
Ira Snyder 已提交
354
 * @chan : Freescale DMA channel
355 356 357 358 359 360 361
 * @enable   : 0 is disabled, 1 is enabled.
 *
 * If enable the external start, the channel can be started by an
 * external DMA start pin. So the dma_start() does not start the
 * transfer immediately. The DMA channel will wait for the
 * control pin asserted.
 */
I
Ira Snyder 已提交
362
static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable)
363 364
{
	if (enable)
I
Ira Snyder 已提交
365
		chan->feature |= FSL_DMA_CHAN_START_EXT;
366
	else
I
Ira Snyder 已提交
367
		chan->feature &= ~FSL_DMA_CHAN_START_EXT;
368 369
}

370
static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
I
Ira Snyder 已提交
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
{
	struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev);

	if (list_empty(&chan->ld_pending))
		goto out_splice;

	/*
	 * Add the hardware descriptor to the chain of hardware descriptors
	 * that already exists in memory.
	 *
	 * This will un-set the EOL bit of the existing transaction, and the
	 * last link in this transaction will become the EOL descriptor.
	 */
	set_desc_next(chan, &tail->hw, desc->async_tx.phys);

	/*
	 * Add the software descriptor and all children to the list
	 * of pending transactions
	 */
out_splice:
	list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
}

394 395
static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx)
{
I
Ira Snyder 已提交
396
	struct fsldma_chan *chan = to_fsl_chan(tx->chan);
397 398
	struct fsl_desc_sw *desc = tx_to_fsl_desc(tx);
	struct fsl_desc_sw *child;
D
Dan Williams 已提交
399
	dma_cookie_t cookie = -EINVAL;
400

401
	spin_lock_bh(&chan->desc_lock);
402

403 404 405 406 407 408 409 410
#ifdef CONFIG_PM
	if (unlikely(chan->pm_state != RUNNING)) {
		chan_dbg(chan, "cannot submit due to suspend\n");
		spin_unlock_bh(&chan->desc_lock);
		return -1;
	}
#endif

I
Ira Snyder 已提交
411 412 413 414
	/*
	 * assign cookies to all of the software descriptors
	 * that make up this transaction
	 */
415
	list_for_each_entry(child, &desc->tx_list, node) {
416
		cookie = dma_cookie_assign(&child->async_tx);
417 418
	}

I
Ira Snyder 已提交
419
	/* put this transaction onto the tail of the pending queue */
I
Ira Snyder 已提交
420
	append_ld_queue(chan, desc);
421

422
	spin_unlock_bh(&chan->desc_lock);
423 424 425 426

	return cookie;
}

427 428 429 430 431 432 433 434 435 436 437 438 439
/**
 * fsl_dma_free_descriptor - Free descriptor from channel's DMA pool.
 * @chan : Freescale DMA channel
 * @desc: descriptor to be freed
 */
static void fsl_dma_free_descriptor(struct fsldma_chan *chan,
		struct fsl_desc_sw *desc)
{
	list_del(&desc->node);
	chan_dbg(chan, "LD %p free\n", desc);
	dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
}

440 441
/**
 * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool.
I
Ira Snyder 已提交
442
 * @chan : Freescale DMA channel
443 444 445
 *
 * Return - The descriptor allocated. NULL for failed.
 */
446
static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan)
447
{
I
Ira Snyder 已提交
448
	struct fsl_desc_sw *desc;
449
	dma_addr_t pdesc;
I
Ira Snyder 已提交
450 451 452

	desc = dma_pool_alloc(chan->desc_pool, GFP_ATOMIC, &pdesc);
	if (!desc) {
453
		chan_dbg(chan, "out of memory for link descriptor\n");
I
Ira Snyder 已提交
454
		return NULL;
455 456
	}

I
Ira Snyder 已提交
457 458 459 460 461 462
	memset(desc, 0, sizeof(*desc));
	INIT_LIST_HEAD(&desc->tx_list);
	dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
	desc->async_tx.tx_submit = fsl_dma_tx_submit;
	desc->async_tx.phys = pdesc;

463 464
	chan_dbg(chan, "LD %p allocated\n", desc);

I
Ira Snyder 已提交
465
	return desc;
466 467
}

468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
/**
 * fsl_chan_xfer_ld_queue - transfer any pending transactions
 * @chan : Freescale DMA channel
 *
 * HARDWARE STATE: idle
 * LOCKING: must hold chan->desc_lock
 */
static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan)
{
	struct fsl_desc_sw *desc;

	/*
	 * If the list of pending descriptors is empty, then we
	 * don't need to do any work at all
	 */
	if (list_empty(&chan->ld_pending)) {
		chan_dbg(chan, "no pending LDs\n");
		return;
	}

	/*
	 * The DMA controller is not idle, which means that the interrupt
	 * handler will start any queued transactions when it runs after
	 * this transaction finishes
	 */
	if (!chan->idle) {
		chan_dbg(chan, "DMA controller still busy\n");
		return;
	}

	/*
	 * If there are some link descriptors which have not been
	 * transferred, we need to start the controller
	 */

	/*
	 * Move all elements from the queue of pending transactions
	 * onto the list of running transactions
	 */
	chan_dbg(chan, "idle, starting controller\n");
	desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node);
	list_splice_tail_init(&chan->ld_pending, &chan->ld_running);

	/*
	 * The 85xx DMA controller doesn't clear the channel start bit
	 * automatically at the end of a transfer. Therefore we must clear
	 * it in software before starting the transfer.
	 */
	if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
		u32 mode;

		mode = get_mr(chan);
		mode &= ~FSL_DMA_MR_CS;
		set_mr(chan, mode);
	}

	/*
	 * Program the descriptor's address into the DMA controller,
	 * then start the DMA transaction
	 */
	set_cdar(chan, desc->async_tx.phys);
	get_cdar(chan);

	dma_start(chan);
	chan->idle = false;
}

/**
 * fsldma_cleanup_descriptor - cleanup and free a single link descriptor
 * @chan: Freescale DMA channel
 * @desc: descriptor to cleanup and free
 *
 * This function is used on a descriptor which has been executed by the DMA
 * controller. It will run any callbacks, submit any dependencies, and then
 * free the descriptor.
 */
static void fsldma_cleanup_descriptor(struct fsldma_chan *chan,
				      struct fsl_desc_sw *desc)
{
	struct dma_async_tx_descriptor *txd = &desc->async_tx;

	/* Run the link descriptor callback function */
	if (txd->callback) {
		chan_dbg(chan, "LD %p callback\n", desc);
		txd->callback(txd->callback_param);
	}

	/* Run any dependencies */
	dma_run_dependencies(txd);

	dma_descriptor_unmap(txd);
	chan_dbg(chan, "LD %p free\n", desc);
	dma_pool_free(chan->desc_pool, desc, txd->phys);
}

563 564
/**
 * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel.
I
Ira Snyder 已提交
565
 * @chan : Freescale DMA channel
566 567 568 569 570
 *
 * This function will create a dma pool for descriptor allocation.
 *
 * Return - The number of descriptors allocated.
 */
I
Ira Snyder 已提交
571
static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan)
572
{
I
Ira Snyder 已提交
573
	struct fsldma_chan *chan = to_fsl_chan(dchan);
574 575

	/* Has this channel already been allocated? */
I
Ira Snyder 已提交
576
	if (chan->desc_pool)
577
		return 1;
578

I
Ira Snyder 已提交
579 580
	/*
	 * We need the descriptor to be aligned to 32bytes
581 582
	 * for meeting FSL DMA specification requirement.
	 */
583
	chan->desc_pool = dma_pool_create(chan->name, chan->dev,
I
Ira Snyder 已提交
584 585
					  sizeof(struct fsl_desc_sw),
					  __alignof__(struct fsl_desc_sw), 0);
I
Ira Snyder 已提交
586
	if (!chan->desc_pool) {
587
		chan_err(chan, "unable to allocate descriptor pool\n");
I
Ira Snyder 已提交
588
		return -ENOMEM;
589 590
	}

I
Ira Snyder 已提交
591
	/* there is at least one descriptor free to be allocated */
592 593 594
	return 1;
}

I
Ira Snyder 已提交
595 596 597 598 599 600 601 602 603 604 605 606
/**
 * fsldma_free_desc_list - Free all descriptors in a queue
 * @chan: Freescae DMA channel
 * @list: the list to free
 *
 * LOCKING: must hold chan->desc_lock
 */
static void fsldma_free_desc_list(struct fsldma_chan *chan,
				  struct list_head *list)
{
	struct fsl_desc_sw *desc, *_desc;

607 608
	list_for_each_entry_safe(desc, _desc, list, node)
		fsl_dma_free_descriptor(chan, desc);
I
Ira Snyder 已提交
609 610 611 612 613 614 615
}

static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan,
					  struct list_head *list)
{
	struct fsl_desc_sw *desc, *_desc;

616 617
	list_for_each_entry_safe_reverse(desc, _desc, list, node)
		fsl_dma_free_descriptor(chan, desc);
I
Ira Snyder 已提交
618 619
}

620 621
/**
 * fsl_dma_free_chan_resources - Free all resources of the channel.
I
Ira Snyder 已提交
622
 * @chan : Freescale DMA channel
623
 */
I
Ira Snyder 已提交
624
static void fsl_dma_free_chan_resources(struct dma_chan *dchan)
625
{
I
Ira Snyder 已提交
626
	struct fsldma_chan *chan = to_fsl_chan(dchan);
627

628
	chan_dbg(chan, "free all channel resources\n");
629
	spin_lock_bh(&chan->desc_lock);
I
Ira Snyder 已提交
630 631
	fsldma_free_desc_list(chan, &chan->ld_pending);
	fsldma_free_desc_list(chan, &chan->ld_running);
632
	spin_unlock_bh(&chan->desc_lock);
633

I
Ira Snyder 已提交
634
	dma_pool_destroy(chan->desc_pool);
I
Ira Snyder 已提交
635
	chan->desc_pool = NULL;
636 637
}

638 639 640
static struct dma_async_tx_descriptor *
fsl_dma_prep_memcpy(struct dma_chan *dchan,
	dma_addr_t dma_dst, dma_addr_t dma_src,
641 642
	size_t len, unsigned long flags)
{
I
Ira Snyder 已提交
643
	struct fsldma_chan *chan;
644 645 646
	struct fsl_desc_sw *first = NULL, *prev = NULL, *new;
	size_t copy;

I
Ira Snyder 已提交
647
	if (!dchan)
648 649 650 651 652
		return NULL;

	if (!len)
		return NULL;

I
Ira Snyder 已提交
653
	chan = to_fsl_chan(dchan);
654 655 656 657

	do {

		/* Allocate the link descriptor from DMA pool */
I
Ira Snyder 已提交
658
		new = fsl_dma_alloc_descriptor(chan);
659
		if (!new) {
660
			chan_err(chan, "%s\n", msg_ld_oom);
661
			goto fail;
662 663
		}

664
		copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT);
665

I
Ira Snyder 已提交
666 667 668
		set_desc_cnt(chan, &new->hw, copy);
		set_desc_src(chan, &new->hw, dma_src);
		set_desc_dst(chan, &new->hw, dma_dst);
669 670 671 672

		if (!first)
			first = new;
		else
I
Ira Snyder 已提交
673
			set_desc_next(chan, &prev->hw, new->async_tx.phys);
674 675

		new->async_tx.cookie = 0;
676
		async_tx_ack(&new->async_tx);
677 678 679 680

		prev = new;
		len -= copy;
		dma_src += copy;
681
		dma_dst += copy;
682 683

		/* Insert the link descriptor to the LD ring */
684
		list_add_tail(&new->node, &first->tx_list);
685 686
	} while (len);

687
	new->async_tx.flags = flags; /* client is in control of this ack */
688 689
	new->async_tx.cookie = -EBUSY;

690
	/* Set End-of-link to the last link descriptor of new list */
I
Ira Snyder 已提交
691
	set_ld_eol(chan, new);
692

693 694 695 696 697 698
	return &first->async_tx;

fail:
	if (!first)
		return NULL;

I
Ira Snyder 已提交
699
	fsldma_free_desc_list_reverse(chan, &first->tx_list);
700
	return NULL;
701 702
}

703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
static struct dma_async_tx_descriptor *fsl_dma_prep_sg(struct dma_chan *dchan,
	struct scatterlist *dst_sg, unsigned int dst_nents,
	struct scatterlist *src_sg, unsigned int src_nents,
	unsigned long flags)
{
	struct fsl_desc_sw *first = NULL, *prev = NULL, *new = NULL;
	struct fsldma_chan *chan = to_fsl_chan(dchan);
	size_t dst_avail, src_avail;
	dma_addr_t dst, src;
	size_t len;

	/* basic sanity checks */
	if (dst_nents == 0 || src_nents == 0)
		return NULL;

	if (dst_sg == NULL || src_sg == NULL)
		return NULL;

	/*
	 * TODO: should we check that both scatterlists have the same
	 * TODO: number of bytes in total? Is that really an error?
	 */

	/* get prepared for the loop */
	dst_avail = sg_dma_len(dst_sg);
	src_avail = sg_dma_len(src_sg);

	/* run until we are out of scatterlist entries */
	while (true) {

		/* create the largest transaction possible */
		len = min_t(size_t, src_avail, dst_avail);
		len = min_t(size_t, len, FSL_DMA_BCR_MAX_CNT);
		if (len == 0)
			goto fetch;

		dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) - dst_avail;
		src = sg_dma_address(src_sg) + sg_dma_len(src_sg) - src_avail;

		/* allocate and populate the descriptor */
		new = fsl_dma_alloc_descriptor(chan);
		if (!new) {
745
			chan_err(chan, "%s\n", msg_ld_oom);
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
			goto fail;
		}

		set_desc_cnt(chan, &new->hw, len);
		set_desc_src(chan, &new->hw, src);
		set_desc_dst(chan, &new->hw, dst);

		if (!first)
			first = new;
		else
			set_desc_next(chan, &prev->hw, new->async_tx.phys);

		new->async_tx.cookie = 0;
		async_tx_ack(&new->async_tx);
		prev = new;

		/* Insert the link descriptor to the LD ring */
		list_add_tail(&new->node, &first->tx_list);

		/* update metadata */
		dst_avail -= len;
		src_avail -= len;

fetch:
		/* fetch the next dst scatterlist entry */
		if (dst_avail == 0) {

			/* no more entries: we're done */
			if (dst_nents == 0)
				break;

			/* fetch the next entry: if there are no more: done */
			dst_sg = sg_next(dst_sg);
			if (dst_sg == NULL)
				break;

			dst_nents--;
			dst_avail = sg_dma_len(dst_sg);
		}

		/* fetch the next src scatterlist entry */
		if (src_avail == 0) {

			/* no more entries: we're done */
			if (src_nents == 0)
				break;

			/* fetch the next entry: if there are no more: done */
			src_sg = sg_next(src_sg);
			if (src_sg == NULL)
				break;

			src_nents--;
			src_avail = sg_dma_len(src_sg);
		}
	}

	new->async_tx.flags = flags; /* client is in control of this ack */
	new->async_tx.cookie = -EBUSY;

	/* Set End-of-link to the last link descriptor of new list */
	set_ld_eol(chan, new);

	return &first->async_tx;

fail:
	if (!first)
		return NULL;

	fsldma_free_desc_list_reverse(chan, &first->tx_list);
	return NULL;
}

I
Ira Snyder 已提交
819 820 821 822 823 824 825
/**
 * fsl_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
 * @chan: DMA channel
 * @sgl: scatterlist to transfer to/from
 * @sg_len: number of entries in @scatterlist
 * @direction: DMA direction
 * @flags: DMAEngine flags
826
 * @context: transaction context (ignored)
I
Ira Snyder 已提交
827 828 829 830 831 832
 *
 * Prepare a set of descriptors for a DMA_SLAVE transaction. Following the
 * DMA_SLAVE API, this gets the device-specific information from the
 * chan->private variable.
 */
static struct dma_async_tx_descriptor *fsl_dma_prep_slave_sg(
I
Ira Snyder 已提交
833
	struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len,
834 835
	enum dma_transfer_direction direction, unsigned long flags,
	void *context)
I
Ira Snyder 已提交
836 837
{
	/*
I
Ira Snyder 已提交
838
	 * This operation is not supported on the Freescale DMA controller
I
Ira Snyder 已提交
839
	 *
I
Ira Snyder 已提交
840 841
	 * However, we need to provide the function pointer to allow the
	 * device_control() method to work.
I
Ira Snyder 已提交
842 843 844 845
	 */
	return NULL;
}

846
static int fsl_dma_device_control(struct dma_chan *dchan,
847
				  enum dma_ctrl_cmd cmd, unsigned long arg)
I
Ira Snyder 已提交
848
{
I
Ira Snyder 已提交
849
	struct dma_slave_config *config;
I
Ira Snyder 已提交
850
	struct fsldma_chan *chan;
I
Ira Snyder 已提交
851
	int size;
852

I
Ira Snyder 已提交
853
	if (!dchan)
854
		return -EINVAL;
I
Ira Snyder 已提交
855

I
Ira Snyder 已提交
856
	chan = to_fsl_chan(dchan);
I
Ira Snyder 已提交
857

I
Ira Snyder 已提交
858 859
	switch (cmd) {
	case DMA_TERMINATE_ALL:
860
		spin_lock_bh(&chan->desc_lock);
I
Ira Snyder 已提交
861

I
Ira Snyder 已提交
862 863
		/* Halt the DMA engine */
		dma_halt(chan);
I
Ira Snyder 已提交
864

I
Ira Snyder 已提交
865 866 867
		/* Remove and free all of the descriptors in the LD queue */
		fsldma_free_desc_list(chan, &chan->ld_pending);
		fsldma_free_desc_list(chan, &chan->ld_running);
I
Ira Snyder 已提交
868
		chan->idle = true;
I
Ira Snyder 已提交
869

870
		spin_unlock_bh(&chan->desc_lock);
I
Ira Snyder 已提交
871 872 873 874 875 876 877 878 879 880
		return 0;

	case DMA_SLAVE_CONFIG:
		config = (struct dma_slave_config *)arg;

		/* make sure the channel supports setting burst size */
		if (!chan->set_request_count)
			return -ENXIO;

		/* we set the controller burst size depending on direction */
881
		if (config->direction == DMA_MEM_TO_DEV)
I
Ira Snyder 已提交
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
			size = config->dst_addr_width * config->dst_maxburst;
		else
			size = config->src_addr_width * config->src_maxburst;

		chan->set_request_count(chan, size);
		return 0;

	case FSLDMA_EXTERNAL_START:

		/* make sure the channel supports external start */
		if (!chan->toggle_ext_start)
			return -ENXIO;

		chan->toggle_ext_start(chan, arg);
		return 0;

	default:
		return -ENXIO;
	}
901 902

	return 0;
I
Ira Snyder 已提交
903 904
}

905 906
/**
 * fsl_dma_memcpy_issue_pending - Issue the DMA start command
I
Ira Snyder 已提交
907
 * @chan : Freescale DMA channel
908
 */
I
Ira Snyder 已提交
909
static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan)
910
{
I
Ira Snyder 已提交
911
	struct fsldma_chan *chan = to_fsl_chan(dchan);
912

913
	spin_lock_bh(&chan->desc_lock);
I
Ira Snyder 已提交
914
	fsl_chan_xfer_ld_queue(chan);
915
	spin_unlock_bh(&chan->desc_lock);
916 917 918
}

/**
919
 * fsl_tx_status - Determine the DMA status
I
Ira Snyder 已提交
920
 * @chan : Freescale DMA channel
921
 */
922
static enum dma_status fsl_tx_status(struct dma_chan *dchan,
923
					dma_cookie_t cookie,
924
					struct dma_tx_state *txstate)
925
{
926
	return dma_cookie_status(dchan, cookie, txstate);
927 928
}

929 930 931 932
/*----------------------------------------------------------------------------*/
/* Interrupt Handling                                                         */
/*----------------------------------------------------------------------------*/

933
static irqreturn_t fsldma_chan_irq(int irq, void *data)
934
{
I
Ira Snyder 已提交
935 936
	struct fsldma_chan *chan = data;
	u32 stat;
937

I
Ira Snyder 已提交
938
	/* save and clear the status register */
I
Ira Snyder 已提交
939
	stat = get_sr(chan);
I
Ira Snyder 已提交
940
	set_sr(chan, stat);
941
	chan_dbg(chan, "irq: stat = 0x%x\n", stat);
942

I
Ira Snyder 已提交
943
	/* check that this was really our device */
944 945 946 947 948
	stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH);
	if (!stat)
		return IRQ_NONE;

	if (stat & FSL_DMA_SR_TE)
949
		chan_err(chan, "Transfer Error!\n");
950

I
Ira Snyder 已提交
951 952
	/*
	 * Programming Error
953
	 * The DMA_INTERRUPT async_tx is a NULL transfer, which will
M
Masanari Iida 已提交
954
	 * trigger a PE interrupt.
955 956
	 */
	if (stat & FSL_DMA_SR_PE) {
957
		chan_dbg(chan, "irq: Programming Error INT\n");
958
		stat &= ~FSL_DMA_SR_PE;
I
Ira Snyder 已提交
959 960
		if (get_bcr(chan) != 0)
			chan_err(chan, "Programming Error!\n");
961 962
	}

I
Ira Snyder 已提交
963 964
	/*
	 * For MPC8349, EOCDI event need to update cookie
965 966 967
	 * and start the next transfer if it exist.
	 */
	if (stat & FSL_DMA_SR_EOCDI) {
968
		chan_dbg(chan, "irq: End-of-Chain link INT\n");
969
		stat &= ~FSL_DMA_SR_EOCDI;
970 971
	}

I
Ira Snyder 已提交
972 973
	/*
	 * If it current transfer is the end-of-transfer,
974 975 976
	 * we should clear the Channel Start bit for
	 * prepare next transfer.
	 */
977
	if (stat & FSL_DMA_SR_EOLNI) {
978
		chan_dbg(chan, "irq: End-of-link INT\n");
979 980 981
		stat &= ~FSL_DMA_SR_EOLNI;
	}

I
Ira Snyder 已提交
982 983 984 985 986
	/* check that the DMA controller is really idle */
	if (!dma_is_idle(chan))
		chan_err(chan, "irq: controller not idle!\n");

	/* check that we handled all of the bits */
987
	if (stat)
I
Ira Snyder 已提交
988
		chan_err(chan, "irq: unhandled sr 0x%08x\n", stat);
989

I
Ira Snyder 已提交
990 991 992 993 994
	/*
	 * Schedule the tasklet to handle all cleanup of the current
	 * transaction. It will start a new transaction if there is
	 * one pending.
	 */
I
Ira Snyder 已提交
995
	tasklet_schedule(&chan->tasklet);
I
Ira Snyder 已提交
996
	chan_dbg(chan, "irq: Exit\n");
997 998 999
	return IRQ_HANDLED;
}

1000 1001
static void dma_do_tasklet(unsigned long data)
{
I
Ira Snyder 已提交
1002
	struct fsldma_chan *chan = (struct fsldma_chan *)data;
1003 1004
	struct fsl_desc_sw *desc, *_desc;
	LIST_HEAD(ld_cleanup);
I
Ira Snyder 已提交
1005 1006 1007

	chan_dbg(chan, "tasklet entry\n");

1008
	spin_lock_bh(&chan->desc_lock);
1009 1010 1011 1012 1013 1014 1015

	/* update the cookie if we have some descriptors to cleanup */
	if (!list_empty(&chan->ld_running)) {
		dma_cookie_t cookie;

		desc = to_fsl_desc(chan->ld_running.prev);
		cookie = desc->async_tx.cookie;
1016
		dma_cookie_complete(&desc->async_tx);
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027

		chan_dbg(chan, "completed_cookie=%d\n", cookie);
	}

	/*
	 * move the descriptors to a temporary list so we can drop the lock
	 * during the entire cleanup operation
	 */
	list_splice_tail_init(&chan->ld_running, &ld_cleanup);

	/* the hardware is now idle and ready for more */
I
Ira Snyder 已提交
1028 1029
	chan->idle = true;

1030 1031 1032 1033 1034 1035
	/*
	 * Start any pending transactions automatically
	 *
	 * In the ideal case, we keep the DMA controller busy while we go
	 * ahead and free the descriptors below.
	 */
I
Ira Snyder 已提交
1036
	fsl_chan_xfer_ld_queue(chan);
1037
	spin_unlock_bh(&chan->desc_lock);
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048

	/* Run the callback for each descriptor, in order */
	list_for_each_entry_safe(desc, _desc, &ld_cleanup, node) {

		/* Remove from the list of transactions */
		list_del(&desc->node);

		/* Run all cleanup for this descriptor */
		fsldma_cleanup_descriptor(chan, desc);
	}

I
Ira Snyder 已提交
1049
	chan_dbg(chan, "tasklet exit\n");
1050 1051 1052
}

static irqreturn_t fsldma_ctrl_irq(int irq, void *data)
1053
{
1054
	struct fsldma_device *fdev = data;
1055 1056 1057 1058
	struct fsldma_chan *chan;
	unsigned int handled = 0;
	u32 gsr, mask;
	int i;
1059

1060
	gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs)
1061 1062 1063
						   : in_le32(fdev->regs);
	mask = 0xff000000;
	dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr);
1064

1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
		chan = fdev->chan[i];
		if (!chan)
			continue;

		if (gsr & mask) {
			dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id);
			fsldma_chan_irq(irq, chan);
			handled++;
		}

		gsr &= ~mask;
		mask >>= 8;
	}

	return IRQ_RETVAL(handled);
1081 1082
}

1083
static void fsldma_free_irqs(struct fsldma_device *fdev)
1084
{
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
	struct fsldma_chan *chan;
	int i;

	if (fdev->irq != NO_IRQ) {
		dev_dbg(fdev->dev, "free per-controller IRQ\n");
		free_irq(fdev->irq, fdev);
		return;
	}

	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
		chan = fdev->chan[i];
		if (chan && chan->irq != NO_IRQ) {
1097
			chan_dbg(chan, "free per-channel IRQ\n");
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
			free_irq(chan->irq, chan);
		}
	}
}

static int fsldma_request_irqs(struct fsldma_device *fdev)
{
	struct fsldma_chan *chan;
	int ret;
	int i;

	/* if we have a per-controller IRQ, use that */
	if (fdev->irq != NO_IRQ) {
		dev_dbg(fdev->dev, "request per-controller IRQ\n");
		ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED,
				  "fsldma-controller", fdev);
		return ret;
	}

	/* no per-controller IRQ, use the per-channel IRQs */
	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
		chan = fdev->chan[i];
		if (!chan)
			continue;

		if (chan->irq == NO_IRQ) {
1124
			chan_err(chan, "interrupts property missing in device tree\n");
1125 1126 1127 1128
			ret = -ENODEV;
			goto out_unwind;
		}

1129
		chan_dbg(chan, "request per-channel IRQ\n");
1130 1131 1132
		ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED,
				  "fsldma-chan", chan);
		if (ret) {
1133
			chan_err(chan, "unable to request per-channel IRQ\n");
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
			goto out_unwind;
		}
	}

	return 0;

out_unwind:
	for (/* none */; i >= 0; i--) {
		chan = fdev->chan[i];
		if (!chan)
			continue;

		if (chan->irq == NO_IRQ)
			continue;

		free_irq(chan->irq, chan);
	}

	return ret;
1153 1154
}

1155 1156 1157 1158
/*----------------------------------------------------------------------------*/
/* OpenFirmware Subsystem                                                     */
/*----------------------------------------------------------------------------*/

B
Bill Pemberton 已提交
1159
static int fsl_dma_chan_probe(struct fsldma_device *fdev,
1160
	struct device_node *node, u32 feature, const char *compatible)
1161
{
I
Ira Snyder 已提交
1162
	struct fsldma_chan *chan;
1163
	struct resource res;
1164 1165 1166
	int err;

	/* alloc channel */
I
Ira Snyder 已提交
1167 1168
	chan = kzalloc(sizeof(*chan), GFP_KERNEL);
	if (!chan) {
1169 1170 1171 1172 1173 1174
		dev_err(fdev->dev, "no free memory for DMA channels!\n");
		err = -ENOMEM;
		goto out_return;
	}

	/* ioremap registers for use */
I
Ira Snyder 已提交
1175 1176
	chan->regs = of_iomap(node, 0);
	if (!chan->regs) {
1177 1178
		dev_err(fdev->dev, "unable to ioremap registers\n");
		err = -ENOMEM;
I
Ira Snyder 已提交
1179
		goto out_free_chan;
1180 1181
	}

1182
	err = of_address_to_resource(node, 0, &res);
1183
	if (err) {
1184 1185
		dev_err(fdev->dev, "unable to find 'reg' property\n");
		goto out_iounmap_regs;
1186 1187
	}

I
Ira Snyder 已提交
1188
	chan->feature = feature;
1189
	if (!fdev->feature)
I
Ira Snyder 已提交
1190
		fdev->feature = chan->feature;
1191

1192 1193 1194
	/*
	 * If the DMA device's feature is different than the feature
	 * of its channels, report the bug
1195
	 */
I
Ira Snyder 已提交
1196
	WARN_ON(fdev->feature != chan->feature);
1197

I
Ira Snyder 已提交
1198
	chan->dev = fdev->dev;
1199 1200 1201
	chan->id = (res.start & 0xfff) < 0x300 ?
		   ((res.start - 0x100) & 0xfff) >> 7 :
		   ((res.start - 0x200) & 0xfff) >> 7;
I
Ira Snyder 已提交
1202
	if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) {
1203
		dev_err(fdev->dev, "too many channels for device\n");
1204
		err = -EINVAL;
1205
		goto out_iounmap_regs;
1206 1207
	}

I
Ira Snyder 已提交
1208 1209
	fdev->chan[chan->id] = chan;
	tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan);
1210
	snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id);
1211 1212

	/* Initialize the channel */
I
Ira Snyder 已提交
1213
	dma_init(chan);
1214 1215

	/* Clear cdar registers */
I
Ira Snyder 已提交
1216
	set_cdar(chan, 0);
1217

I
Ira Snyder 已提交
1218
	switch (chan->feature & FSL_DMA_IP_MASK) {
1219
	case FSL_DMA_IP_85XX:
I
Ira Snyder 已提交
1220
		chan->toggle_ext_pause = fsl_chan_toggle_ext_pause;
1221
	case FSL_DMA_IP_83XX:
I
Ira Snyder 已提交
1222 1223 1224 1225
		chan->toggle_ext_start = fsl_chan_toggle_ext_start;
		chan->set_src_loop_size = fsl_chan_set_src_loop_size;
		chan->set_dst_loop_size = fsl_chan_set_dst_loop_size;
		chan->set_request_count = fsl_chan_set_request_count;
1226 1227
	}

I
Ira Snyder 已提交
1228
	spin_lock_init(&chan->desc_lock);
I
Ira Snyder 已提交
1229 1230
	INIT_LIST_HEAD(&chan->ld_pending);
	INIT_LIST_HEAD(&chan->ld_running);
I
Ira Snyder 已提交
1231
	chan->idle = true;
1232 1233 1234
#ifdef CONFIG_PM
	chan->pm_state = RUNNING;
#endif
1235

I
Ira Snyder 已提交
1236
	chan->common.device = &fdev->common;
1237
	dma_cookie_init(&chan->common);
1238

1239
	/* find the IRQ line, if it exists in the device tree */
I
Ira Snyder 已提交
1240
	chan->irq = irq_of_parse_and_map(node, 0);
1241

1242
	/* Add the channel to DMA device channel list */
I
Ira Snyder 已提交
1243
	list_add_tail(&chan->common.device_node, &fdev->common.channels);
1244 1245
	fdev->common.chancnt++;

I
Ira Snyder 已提交
1246 1247
	dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible,
		 chan->irq != NO_IRQ ? chan->irq : fdev->irq);
1248 1249

	return 0;
1250

1251
out_iounmap_regs:
I
Ira Snyder 已提交
1252 1253 1254
	iounmap(chan->regs);
out_free_chan:
	kfree(chan);
1255
out_return:
1256 1257 1258
	return err;
}

I
Ira Snyder 已提交
1259
static void fsl_dma_chan_remove(struct fsldma_chan *chan)
1260
{
I
Ira Snyder 已提交
1261 1262 1263 1264
	irq_dispose_mapping(chan->irq);
	list_del(&chan->common.device_node);
	iounmap(chan->regs);
	kfree(chan);
1265 1266
}

B
Bill Pemberton 已提交
1267
static int fsldma_of_probe(struct platform_device *op)
1268
{
1269
	struct fsldma_device *fdev;
1270
	struct device_node *child;
1271
	int err;
1272

1273
	fdev = kzalloc(sizeof(*fdev), GFP_KERNEL);
1274
	if (!fdev) {
1275 1276 1277
		dev_err(&op->dev, "No enough memory for 'priv'\n");
		err = -ENOMEM;
		goto out_return;
1278
	}
1279 1280

	fdev->dev = &op->dev;
1281 1282
	INIT_LIST_HEAD(&fdev->common.channels);

1283
	/* ioremap the registers for use */
1284
	fdev->regs = of_iomap(op->dev.of_node, 0);
1285 1286 1287 1288
	if (!fdev->regs) {
		dev_err(&op->dev, "unable to ioremap registers\n");
		err = -ENOMEM;
		goto out_free_fdev;
1289 1290
	}

1291
	/* map the channel IRQ if it exists, but don't hookup the handler yet */
1292
	fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0);
1293

1294
	dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask);
1295
	dma_cap_set(DMA_SG, fdev->common.cap_mask);
I
Ira Snyder 已提交
1296
	dma_cap_set(DMA_SLAVE, fdev->common.cap_mask);
1297 1298 1299
	fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources;
	fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources;
	fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy;
1300
	fdev->common.device_prep_dma_sg = fsl_dma_prep_sg;
1301
	fdev->common.device_tx_status = fsl_tx_status;
1302
	fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending;
I
Ira Snyder 已提交
1303
	fdev->common.device_prep_slave_sg = fsl_dma_prep_slave_sg;
1304
	fdev->common.device_control = fsl_dma_device_control;
1305
	fdev->common.dev = &op->dev;
1306

1307 1308
	dma_set_mask(&(op->dev), DMA_BIT_MASK(36));

1309
	platform_set_drvdata(op, fdev);
1310

1311 1312 1313
	/*
	 * We cannot use of_platform_bus_probe() because there is no
	 * of_platform_bus_remove(). Instead, we manually instantiate every DMA
1314 1315
	 * channel object.
	 */
1316
	for_each_child_of_node(op->dev.of_node, child) {
1317
		if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) {
1318 1319 1320
			fsl_dma_chan_probe(fdev, child,
				FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN,
				"fsl,eloplus-dma-channel");
1321 1322 1323
		}

		if (of_device_is_compatible(child, "fsl,elo-dma-channel")) {
1324 1325 1326
			fsl_dma_chan_probe(fdev, child,
				FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN,
				"fsl,elo-dma-channel");
1327
		}
1328
	}
1329

1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
	/*
	 * Hookup the IRQ handler(s)
	 *
	 * If we have a per-controller interrupt, we prefer that to the
	 * per-channel interrupts to reduce the number of shared interrupt
	 * handlers on the same IRQ line
	 */
	err = fsldma_request_irqs(fdev);
	if (err) {
		dev_err(fdev->dev, "unable to request IRQs\n");
		goto out_free_fdev;
	}

1343 1344 1345
	dma_async_device_register(&fdev->common);
	return 0;

1346
out_free_fdev:
1347
	irq_dispose_mapping(fdev->irq);
1348
	kfree(fdev);
1349
out_return:
1350 1351 1352
	return err;
}

1353
static int fsldma_of_remove(struct platform_device *op)
1354
{
1355
	struct fsldma_device *fdev;
1356 1357
	unsigned int i;

1358
	fdev = platform_get_drvdata(op);
1359 1360
	dma_async_device_unregister(&fdev->common);

1361 1362
	fsldma_free_irqs(fdev);

1363
	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1364 1365
		if (fdev->chan[i])
			fsl_dma_chan_remove(fdev->chan[i]);
1366
	}
1367

1368
	iounmap(fdev->regs);
1369 1370 1371 1372 1373
	kfree(fdev);

	return 0;
}

1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
#ifdef CONFIG_PM
static int fsldma_suspend_late(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct fsldma_device *fdev = platform_get_drvdata(pdev);
	struct fsldma_chan *chan;
	int i;

	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
		chan = fdev->chan[i];
		if (!chan)
			continue;

		spin_lock_bh(&chan->desc_lock);
		if (unlikely(!chan->idle))
			goto out;
		chan->regs_save.mr = get_mr(chan);
		chan->pm_state = SUSPENDED;
		spin_unlock_bh(&chan->desc_lock);
	}
	return 0;

out:
	for (; i >= 0; i--) {
		chan = fdev->chan[i];
		if (!chan)
			continue;
		chan->pm_state = RUNNING;
		spin_unlock_bh(&chan->desc_lock);
	}
	return -EBUSY;
}

static int fsldma_resume_early(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct fsldma_device *fdev = platform_get_drvdata(pdev);
	struct fsldma_chan *chan;
	u32 mode;
	int i;

	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
		chan = fdev->chan[i];
		if (!chan)
			continue;

		spin_lock_bh(&chan->desc_lock);
		mode = chan->regs_save.mr
			& ~FSL_DMA_MR_CS & ~FSL_DMA_MR_CC & ~FSL_DMA_MR_CA;
		set_mr(chan, mode);
		chan->pm_state = RUNNING;
		spin_unlock_bh(&chan->desc_lock);
	}

	return 0;
}

static const struct dev_pm_ops fsldma_pm_ops = {
	.suspend_late	= fsldma_suspend_late,
	.resume_early	= fsldma_resume_early,
};
#endif

1437
static const struct of_device_id fsldma_of_ids[] = {
1438
	{ .compatible = "fsl,elo3-dma", },
1439 1440
	{ .compatible = "fsl,eloplus-dma", },
	{ .compatible = "fsl,elo-dma", },
1441 1442 1443
	{}
};

1444
static struct platform_driver fsldma_of_driver = {
1445 1446 1447 1448
	.driver = {
		.name = "fsl-elo-dma",
		.owner = THIS_MODULE,
		.of_match_table = fsldma_of_ids,
1449 1450 1451
#ifdef CONFIG_PM
		.pm = &fsldma_pm_ops,
#endif
1452 1453 1454
	},
	.probe = fsldma_of_probe,
	.remove = fsldma_of_remove,
1455 1456
};

1457 1458 1459 1460 1461
/*----------------------------------------------------------------------------*/
/* Module Init / Exit                                                         */
/*----------------------------------------------------------------------------*/

static __init int fsldma_init(void)
1462
{
1463
	pr_info("Freescale Elo series DMA driver\n");
1464
	return platform_driver_register(&fsldma_of_driver);
1465 1466
}

1467
static void __exit fsldma_exit(void)
1468
{
1469
	platform_driver_unregister(&fsldma_of_driver);
1470 1471
}

1472 1473
subsys_initcall(fsldma_init);
module_exit(fsldma_exit);
1474

1475
MODULE_DESCRIPTION("Freescale Elo series DMA driver");
1476
MODULE_LICENSE("GPL");