fsldma.c 36.8 KB
Newer Older
1 2 3
/*
 * Freescale MPC85xx, MPC83xx DMA Engine support
 *
4
 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
5 6 7 8 9 10 11 12
 *
 * Author:
 *   Zhang Wei <wei.zhang@freescale.com>, Jul 2007
 *   Ebony Zhu <ebony.zhu@freescale.com>, May 2007
 *
 * Description:
 *   DMA engine driver for Freescale MPC8540 DMA controller, which is
 *   also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc.
13
 *   The support for MPC8349 DMA controller is also added.
14
 *
15 16 17 18 19
 * This driver instructs the DMA controller to issue the PCI Read Multiple
 * command for PCI read operations, instead of using the default PCI Read Line
 * command. Please be aware that this setting may result in read pre-fetching
 * on some platforms.
 *
20 21 22 23 24 25 26 27 28 29
 * This is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/pci.h>
30
#include <linux/slab.h>
31 32 33 34 35 36 37 38 39
#include <linux/interrupt.h>
#include <linux/dmaengine.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/dmapool.h>
#include <linux/of_platform.h>

#include "fsldma.h"

40 41 42 43
#define chan_dbg(chan, fmt, arg...)					\
	dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
#define chan_err(chan, fmt, arg...)					\
	dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
44

45
static const char msg_ld_oom[] = "No free memory for link descriptor";
46

47 48 49
/*
 * Register Helpers
 */
50

I
Ira Snyder 已提交
51
static void set_sr(struct fsldma_chan *chan, u32 val)
52
{
I
Ira Snyder 已提交
53
	DMA_OUT(chan, &chan->regs->sr, val, 32);
54 55
}

I
Ira Snyder 已提交
56
static u32 get_sr(struct fsldma_chan *chan)
57
{
I
Ira Snyder 已提交
58
	return DMA_IN(chan, &chan->regs->sr, 32);
59 60
}

61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr)
{
	DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64);
}

static dma_addr_t get_cdar(struct fsldma_chan *chan)
{
	return DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN;
}

static u32 get_bcr(struct fsldma_chan *chan)
{
	return DMA_IN(chan, &chan->regs->bcr, 32);
}

/*
 * Descriptor Helpers
 */

I
Ira Snyder 已提交
80
static void set_desc_cnt(struct fsldma_chan *chan,
81 82
				struct fsl_dma_ld_hw *hw, u32 count)
{
I
Ira Snyder 已提交
83
	hw->count = CPU_TO_DMA(chan, count, 32);
84 85
}

86 87 88 89 90
static u32 get_desc_cnt(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
{
	return DMA_TO_CPU(chan, desc->hw.count, 32);
}

I
Ira Snyder 已提交
91
static void set_desc_src(struct fsldma_chan *chan,
92
			 struct fsl_dma_ld_hw *hw, dma_addr_t src)
93 94 95
{
	u64 snoop_bits;

I
Ira Snyder 已提交
96
	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
97
		? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
I
Ira Snyder 已提交
98
	hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64);
99 100
}

101 102 103 104 105 106 107 108 109 110
static dma_addr_t get_desc_src(struct fsldma_chan *chan,
			       struct fsl_desc_sw *desc)
{
	u64 snoop_bits;

	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
		? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
	return DMA_TO_CPU(chan, desc->hw.src_addr, 64) & ~snoop_bits;
}

I
Ira Snyder 已提交
111
static void set_desc_dst(struct fsldma_chan *chan,
112
			 struct fsl_dma_ld_hw *hw, dma_addr_t dst)
113 114 115
{
	u64 snoop_bits;

I
Ira Snyder 已提交
116
	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
117
		? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
I
Ira Snyder 已提交
118
	hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64);
119 120
}

121 122 123 124 125 126 127 128 129 130
static dma_addr_t get_desc_dst(struct fsldma_chan *chan,
			       struct fsl_desc_sw *desc)
{
	u64 snoop_bits;

	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
		? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
	return DMA_TO_CPU(chan, desc->hw.dst_addr, 64) & ~snoop_bits;
}

I
Ira Snyder 已提交
131
static void set_desc_next(struct fsldma_chan *chan,
132
			  struct fsl_dma_ld_hw *hw, dma_addr_t next)
133 134 135
{
	u64 snoop_bits;

I
Ira Snyder 已提交
136
	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
137
		? FSL_DMA_SNEN : 0;
I
Ira Snyder 已提交
138
	hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64);
139 140
}

141
static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
142
{
143
	u64 snoop_bits;
144

145 146
	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
		? FSL_DMA_SNEN : 0;
147

148 149 150
	desc->hw.next_ln_addr = CPU_TO_DMA(chan,
		DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL
			| snoop_bits, 64);
151 152
}

153 154 155 156 157
/*
 * DMA Engine Hardware Control Helpers
 */

static void dma_init(struct fsldma_chan *chan)
158
{
159 160 161 162 163 164 165 166 167 168 169
	/* Reset the channel */
	DMA_OUT(chan, &chan->regs->mr, 0, 32);

	switch (chan->feature & FSL_DMA_IP_MASK) {
	case FSL_DMA_IP_85XX:
		/* Set the channel to below modes:
		 * EIE - Error interrupt enable
		 * EOLNIE - End of links interrupt enable
		 * BWC - Bandwidth sharing among channels
		 */
		DMA_OUT(chan, &chan->regs->mr, FSL_DMA_MR_BWC
I
Ira Snyder 已提交
170
				| FSL_DMA_MR_EIE | FSL_DMA_MR_EOLNIE, 32);
171 172 173 174 175 176 177 178 179 180
		break;
	case FSL_DMA_IP_83XX:
		/* Set the channel to below modes:
		 * EOTIE - End-of-transfer interrupt enable
		 * PRC_RM - PCI read multiple
		 */
		DMA_OUT(chan, &chan->regs->mr, FSL_DMA_MR_EOTIE
				| FSL_DMA_MR_PRC_RM, 32);
		break;
	}
181 182
}

I
Ira Snyder 已提交
183
static int dma_is_idle(struct fsldma_chan *chan)
184
{
I
Ira Snyder 已提交
185
	u32 sr = get_sr(chan);
186 187 188
	return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH);
}

I
Ira Snyder 已提交
189 190 191 192 193 194 195
/*
 * Start the DMA controller
 *
 * Preconditions:
 * - the CDAR register must point to the start descriptor
 * - the MRn[CS] bit must be cleared
 */
I
Ira Snyder 已提交
196
static void dma_start(struct fsldma_chan *chan)
197
{
I
Ira Snyder 已提交
198 199
	u32 mode;

I
Ira Snyder 已提交
200
	mode = DMA_IN(chan, &chan->regs->mr, 32);
I
Ira Snyder 已提交
201

I
Ira Snyder 已提交
202 203 204 205 206
	if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) {
		DMA_OUT(chan, &chan->regs->bcr, 0, 32);
		mode |= FSL_DMA_MR_EMP_EN;
	} else {
		mode &= ~FSL_DMA_MR_EMP_EN;
207
	}
208

I
Ira Snyder 已提交
209
	if (chan->feature & FSL_DMA_CHAN_START_EXT) {
I
Ira Snyder 已提交
210
		mode |= FSL_DMA_MR_EMS_EN;
I
Ira Snyder 已提交
211 212
	} else {
		mode &= ~FSL_DMA_MR_EMS_EN;
I
Ira Snyder 已提交
213
		mode |= FSL_DMA_MR_CS;
I
Ira Snyder 已提交
214
	}
215

I
Ira Snyder 已提交
216
	DMA_OUT(chan, &chan->regs->mr, mode, 32);
217 218
}

I
Ira Snyder 已提交
219
static void dma_halt(struct fsldma_chan *chan)
220
{
I
Ira Snyder 已提交
221
	u32 mode;
222 223
	int i;

224
	/* read the mode register */
I
Ira Snyder 已提交
225
	mode = DMA_IN(chan, &chan->regs->mr, 32);
I
Ira Snyder 已提交
226

227 228 229 230 231 232 233 234 235 236 237 238 239 240
	/*
	 * The 85xx controller supports channel abort, which will stop
	 * the current transfer. On 83xx, this bit is the transfer error
	 * mask bit, which should not be changed.
	 */
	if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
		mode |= FSL_DMA_MR_CA;
		DMA_OUT(chan, &chan->regs->mr, mode, 32);

		mode &= ~FSL_DMA_MR_CA;
	}

	/* stop the DMA controller */
	mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN);
I
Ira Snyder 已提交
241
	DMA_OUT(chan, &chan->regs->mr, mode, 32);
242

243
	/* wait for the DMA controller to become idle */
244
	for (i = 0; i < 100; i++) {
I
Ira Snyder 已提交
245
		if (dma_is_idle(chan))
I
Ira Snyder 已提交
246 247
			return;

248
		udelay(10);
249
	}
I
Ira Snyder 已提交
250

I
Ira Snyder 已提交
251
	if (!dma_is_idle(chan))
252
		chan_err(chan, "DMA halt timeout!\n");
253 254 255 256
}

/**
 * fsl_chan_set_src_loop_size - Set source address hold transfer size
I
Ira Snyder 已提交
257
 * @chan : Freescale DMA channel
258 259 260 261 262 263 264 265
 * @size     : Address loop size, 0 for disable loop
 *
 * The set source address hold transfer size. The source
 * address hold or loop transfer size is when the DMA transfer
 * data from source address (SA), if the loop size is 4, the DMA will
 * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA,
 * SA + 1 ... and so on.
 */
I
Ira Snyder 已提交
266
static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size)
267
{
I
Ira Snyder 已提交
268 269
	u32 mode;

I
Ira Snyder 已提交
270
	mode = DMA_IN(chan, &chan->regs->mr, 32);
I
Ira Snyder 已提交
271

272 273
	switch (size) {
	case 0:
I
Ira Snyder 已提交
274
		mode &= ~FSL_DMA_MR_SAHE;
275 276 277 278 279
		break;
	case 1:
	case 2:
	case 4:
	case 8:
I
Ira Snyder 已提交
280
		mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14);
281 282
		break;
	}
I
Ira Snyder 已提交
283

I
Ira Snyder 已提交
284
	DMA_OUT(chan, &chan->regs->mr, mode, 32);
285 286 287
}

/**
288
 * fsl_chan_set_dst_loop_size - Set destination address hold transfer size
I
Ira Snyder 已提交
289
 * @chan : Freescale DMA channel
290 291 292 293 294 295 296 297
 * @size     : Address loop size, 0 for disable loop
 *
 * The set destination address hold transfer size. The destination
 * address hold or loop transfer size is when the DMA transfer
 * data to destination address (TA), if the loop size is 4, the DMA will
 * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA,
 * TA + 1 ... and so on.
 */
I
Ira Snyder 已提交
298
static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size)
299
{
I
Ira Snyder 已提交
300 301
	u32 mode;

I
Ira Snyder 已提交
302
	mode = DMA_IN(chan, &chan->regs->mr, 32);
I
Ira Snyder 已提交
303

304 305
	switch (size) {
	case 0:
I
Ira Snyder 已提交
306
		mode &= ~FSL_DMA_MR_DAHE;
307 308 309 310 311
		break;
	case 1:
	case 2:
	case 4:
	case 8:
I
Ira Snyder 已提交
312
		mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16);
313 314
		break;
	}
I
Ira Snyder 已提交
315

I
Ira Snyder 已提交
316
	DMA_OUT(chan, &chan->regs->mr, mode, 32);
317 318 319
}

/**
320
 * fsl_chan_set_request_count - Set DMA Request Count for external control
I
Ira Snyder 已提交
321
 * @chan : Freescale DMA channel
322 323 324 325 326 327
 * @size     : Number of bytes to transfer in a single request
 *
 * The Freescale DMA channel can be controlled by the external signal DREQ#.
 * The DMA request count is how many bytes are allowed to transfer before
 * pausing the channel, after which a new assertion of DREQ# resumes channel
 * operation.
328
 *
329
 * A size of 0 disables external pause control. The maximum size is 1024.
330
 */
I
Ira Snyder 已提交
331
static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size)
332
{
I
Ira Snyder 已提交
333 334
	u32 mode;

335
	BUG_ON(size > 1024);
I
Ira Snyder 已提交
336

I
Ira Snyder 已提交
337
	mode = DMA_IN(chan, &chan->regs->mr, 32);
I
Ira Snyder 已提交
338 339
	mode |= (__ilog2(size) << 24) & 0x0f000000;

I
Ira Snyder 已提交
340
	DMA_OUT(chan, &chan->regs->mr, mode, 32);
341
}
342

343 344
/**
 * fsl_chan_toggle_ext_pause - Toggle channel external pause status
I
Ira Snyder 已提交
345
 * @chan : Freescale DMA channel
346 347 348 349 350 351
 * @enable   : 0 is disabled, 1 is enabled.
 *
 * The Freescale DMA channel can be controlled by the external signal DREQ#.
 * The DMA Request Count feature should be used in addition to this feature
 * to set the number of bytes to transfer before pausing the channel.
 */
I
Ira Snyder 已提交
352
static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable)
353 354
{
	if (enable)
I
Ira Snyder 已提交
355
		chan->feature |= FSL_DMA_CHAN_PAUSE_EXT;
356
	else
I
Ira Snyder 已提交
357
		chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT;
358 359 360 361
}

/**
 * fsl_chan_toggle_ext_start - Toggle channel external start status
I
Ira Snyder 已提交
362
 * @chan : Freescale DMA channel
363 364 365 366 367 368 369
 * @enable   : 0 is disabled, 1 is enabled.
 *
 * If enable the external start, the channel can be started by an
 * external DMA start pin. So the dma_start() does not start the
 * transfer immediately. The DMA channel will wait for the
 * control pin asserted.
 */
I
Ira Snyder 已提交
370
static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable)
371 372
{
	if (enable)
I
Ira Snyder 已提交
373
		chan->feature |= FSL_DMA_CHAN_START_EXT;
374
	else
I
Ira Snyder 已提交
375
		chan->feature &= ~FSL_DMA_CHAN_START_EXT;
376 377
}

378
static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
I
Ira Snyder 已提交
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
{
	struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev);

	if (list_empty(&chan->ld_pending))
		goto out_splice;

	/*
	 * Add the hardware descriptor to the chain of hardware descriptors
	 * that already exists in memory.
	 *
	 * This will un-set the EOL bit of the existing transaction, and the
	 * last link in this transaction will become the EOL descriptor.
	 */
	set_desc_next(chan, &tail->hw, desc->async_tx.phys);

	/*
	 * Add the software descriptor and all children to the list
	 * of pending transactions
	 */
out_splice:
	list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
}

402 403
static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx)
{
I
Ira Snyder 已提交
404
	struct fsldma_chan *chan = to_fsl_chan(tx->chan);
405 406
	struct fsl_desc_sw *desc = tx_to_fsl_desc(tx);
	struct fsl_desc_sw *child;
407 408 409
	unsigned long flags;
	dma_cookie_t cookie;

I
Ira Snyder 已提交
410
	spin_lock_irqsave(&chan->desc_lock, flags);
411

I
Ira Snyder 已提交
412 413 414 415
	/*
	 * assign cookies to all of the software descriptors
	 * that make up this transaction
	 */
I
Ira Snyder 已提交
416
	cookie = chan->common.cookie;
417
	list_for_each_entry(child, &desc->tx_list, node) {
418
		cookie++;
419 420
		if (cookie < DMA_MIN_COOKIE)
			cookie = DMA_MIN_COOKIE;
421

S
Steven J. Magnani 已提交
422
		child->async_tx.cookie = cookie;
423 424
	}

I
Ira Snyder 已提交
425
	chan->common.cookie = cookie;
I
Ira Snyder 已提交
426 427

	/* put this transaction onto the tail of the pending queue */
I
Ira Snyder 已提交
428
	append_ld_queue(chan, desc);
429

I
Ira Snyder 已提交
430
	spin_unlock_irqrestore(&chan->desc_lock, flags);
431 432 433 434 435 436

	return cookie;
}

/**
 * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool.
I
Ira Snyder 已提交
437
 * @chan : Freescale DMA channel
438 439 440
 *
 * Return - The descriptor allocated. NULL for failed.
 */
441
static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan)
442
{
I
Ira Snyder 已提交
443
	struct fsl_desc_sw *desc;
444
	dma_addr_t pdesc;
I
Ira Snyder 已提交
445 446 447

	desc = dma_pool_alloc(chan->desc_pool, GFP_ATOMIC, &pdesc);
	if (!desc) {
448
		chan_dbg(chan, "out of memory for link descriptor\n");
I
Ira Snyder 已提交
449
		return NULL;
450 451
	}

I
Ira Snyder 已提交
452 453 454 455 456 457
	memset(desc, 0, sizeof(*desc));
	INIT_LIST_HEAD(&desc->tx_list);
	dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
	desc->async_tx.tx_submit = fsl_dma_tx_submit;
	desc->async_tx.phys = pdesc;

458 459 460 461
#ifdef FSL_DMA_LD_DEBUG
	chan_dbg(chan, "LD %p allocated\n", desc);
#endif

I
Ira Snyder 已提交
462
	return desc;
463 464 465 466
}

/**
 * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel.
I
Ira Snyder 已提交
467
 * @chan : Freescale DMA channel
468 469 470 471 472
 *
 * This function will create a dma pool for descriptor allocation.
 *
 * Return - The number of descriptors allocated.
 */
I
Ira Snyder 已提交
473
static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan)
474
{
I
Ira Snyder 已提交
475
	struct fsldma_chan *chan = to_fsl_chan(dchan);
476 477

	/* Has this channel already been allocated? */
I
Ira Snyder 已提交
478
	if (chan->desc_pool)
479
		return 1;
480

I
Ira Snyder 已提交
481 482
	/*
	 * We need the descriptor to be aligned to 32bytes
483 484
	 * for meeting FSL DMA specification requirement.
	 */
485
	chan->desc_pool = dma_pool_create(chan->name, chan->dev,
I
Ira Snyder 已提交
486 487
					  sizeof(struct fsl_desc_sw),
					  __alignof__(struct fsl_desc_sw), 0);
I
Ira Snyder 已提交
488
	if (!chan->desc_pool) {
489
		chan_err(chan, "unable to allocate descriptor pool\n");
I
Ira Snyder 已提交
490
		return -ENOMEM;
491 492
	}

I
Ira Snyder 已提交
493
	/* there is at least one descriptor free to be allocated */
494 495 496
	return 1;
}

I
Ira Snyder 已提交
497 498 499 500 501 502 503 504 505 506 507 508 509 510
/**
 * fsldma_free_desc_list - Free all descriptors in a queue
 * @chan: Freescae DMA channel
 * @list: the list to free
 *
 * LOCKING: must hold chan->desc_lock
 */
static void fsldma_free_desc_list(struct fsldma_chan *chan,
				  struct list_head *list)
{
	struct fsl_desc_sw *desc, *_desc;

	list_for_each_entry_safe(desc, _desc, list, node) {
		list_del(&desc->node);
511 512 513
#ifdef FSL_DMA_LD_DEBUG
		chan_dbg(chan, "LD %p free\n", desc);
#endif
I
Ira Snyder 已提交
514 515 516 517 518 519 520 521 522 523 524
		dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
	}
}

static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan,
					  struct list_head *list)
{
	struct fsl_desc_sw *desc, *_desc;

	list_for_each_entry_safe_reverse(desc, _desc, list, node) {
		list_del(&desc->node);
525 526 527
#ifdef FSL_DMA_LD_DEBUG
		chan_dbg(chan, "LD %p free\n", desc);
#endif
I
Ira Snyder 已提交
528 529 530 531
		dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
	}
}

532 533
/**
 * fsl_dma_free_chan_resources - Free all resources of the channel.
I
Ira Snyder 已提交
534
 * @chan : Freescale DMA channel
535
 */
I
Ira Snyder 已提交
536
static void fsl_dma_free_chan_resources(struct dma_chan *dchan)
537
{
I
Ira Snyder 已提交
538
	struct fsldma_chan *chan = to_fsl_chan(dchan);
539 540
	unsigned long flags;

541
	chan_dbg(chan, "free all channel resources\n");
I
Ira Snyder 已提交
542
	spin_lock_irqsave(&chan->desc_lock, flags);
I
Ira Snyder 已提交
543 544
	fsldma_free_desc_list(chan, &chan->ld_pending);
	fsldma_free_desc_list(chan, &chan->ld_running);
I
Ira Snyder 已提交
545
	spin_unlock_irqrestore(&chan->desc_lock, flags);
546

I
Ira Snyder 已提交
547
	dma_pool_destroy(chan->desc_pool);
I
Ira Snyder 已提交
548
	chan->desc_pool = NULL;
549 550
}

551
static struct dma_async_tx_descriptor *
I
Ira Snyder 已提交
552
fsl_dma_prep_interrupt(struct dma_chan *dchan, unsigned long flags)
553
{
I
Ira Snyder 已提交
554
	struct fsldma_chan *chan;
555 556
	struct fsl_desc_sw *new;

I
Ira Snyder 已提交
557
	if (!dchan)
558 559
		return NULL;

I
Ira Snyder 已提交
560
	chan = to_fsl_chan(dchan);
561

I
Ira Snyder 已提交
562
	new = fsl_dma_alloc_descriptor(chan);
563
	if (!new) {
564
		chan_err(chan, "%s\n", msg_ld_oom);
565 566 567 568
		return NULL;
	}

	new->async_tx.cookie = -EBUSY;
569
	new->async_tx.flags = flags;
570

571
	/* Insert the link descriptor to the LD ring */
572
	list_add_tail(&new->node, &new->tx_list);
573

574
	/* Set End-of-link to the last link descriptor of new list */
I
Ira Snyder 已提交
575
	set_ld_eol(chan, new);
576 577 578 579

	return &new->async_tx;
}

580 581 582
static struct dma_async_tx_descriptor *
fsl_dma_prep_memcpy(struct dma_chan *dchan,
	dma_addr_t dma_dst, dma_addr_t dma_src,
583 584
	size_t len, unsigned long flags)
{
I
Ira Snyder 已提交
585
	struct fsldma_chan *chan;
586 587 588
	struct fsl_desc_sw *first = NULL, *prev = NULL, *new;
	size_t copy;

I
Ira Snyder 已提交
589
	if (!dchan)
590 591 592 593 594
		return NULL;

	if (!len)
		return NULL;

I
Ira Snyder 已提交
595
	chan = to_fsl_chan(dchan);
596 597 598 599

	do {

		/* Allocate the link descriptor from DMA pool */
I
Ira Snyder 已提交
600
		new = fsl_dma_alloc_descriptor(chan);
601
		if (!new) {
602
			chan_err(chan, "%s\n", msg_ld_oom);
603
			goto fail;
604 605
		}

606
		copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT);
607

I
Ira Snyder 已提交
608 609 610
		set_desc_cnt(chan, &new->hw, copy);
		set_desc_src(chan, &new->hw, dma_src);
		set_desc_dst(chan, &new->hw, dma_dst);
611 612 613 614

		if (!first)
			first = new;
		else
I
Ira Snyder 已提交
615
			set_desc_next(chan, &prev->hw, new->async_tx.phys);
616 617

		new->async_tx.cookie = 0;
618
		async_tx_ack(&new->async_tx);
619 620 621 622

		prev = new;
		len -= copy;
		dma_src += copy;
623
		dma_dst += copy;
624 625

		/* Insert the link descriptor to the LD ring */
626
		list_add_tail(&new->node, &first->tx_list);
627 628
	} while (len);

629
	new->async_tx.flags = flags; /* client is in control of this ack */
630 631
	new->async_tx.cookie = -EBUSY;

632
	/* Set End-of-link to the last link descriptor of new list */
I
Ira Snyder 已提交
633
	set_ld_eol(chan, new);
634

635 636 637 638 639 640
	return &first->async_tx;

fail:
	if (!first)
		return NULL;

I
Ira Snyder 已提交
641
	fsldma_free_desc_list_reverse(chan, &first->tx_list);
642
	return NULL;
643 644
}

645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
static struct dma_async_tx_descriptor *fsl_dma_prep_sg(struct dma_chan *dchan,
	struct scatterlist *dst_sg, unsigned int dst_nents,
	struct scatterlist *src_sg, unsigned int src_nents,
	unsigned long flags)
{
	struct fsl_desc_sw *first = NULL, *prev = NULL, *new = NULL;
	struct fsldma_chan *chan = to_fsl_chan(dchan);
	size_t dst_avail, src_avail;
	dma_addr_t dst, src;
	size_t len;

	/* basic sanity checks */
	if (dst_nents == 0 || src_nents == 0)
		return NULL;

	if (dst_sg == NULL || src_sg == NULL)
		return NULL;

	/*
	 * TODO: should we check that both scatterlists have the same
	 * TODO: number of bytes in total? Is that really an error?
	 */

	/* get prepared for the loop */
	dst_avail = sg_dma_len(dst_sg);
	src_avail = sg_dma_len(src_sg);

	/* run until we are out of scatterlist entries */
	while (true) {

		/* create the largest transaction possible */
		len = min_t(size_t, src_avail, dst_avail);
		len = min_t(size_t, len, FSL_DMA_BCR_MAX_CNT);
		if (len == 0)
			goto fetch;

		dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) - dst_avail;
		src = sg_dma_address(src_sg) + sg_dma_len(src_sg) - src_avail;

		/* allocate and populate the descriptor */
		new = fsl_dma_alloc_descriptor(chan);
		if (!new) {
687
			chan_err(chan, "%s\n", msg_ld_oom);
688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
			goto fail;
		}

		set_desc_cnt(chan, &new->hw, len);
		set_desc_src(chan, &new->hw, src);
		set_desc_dst(chan, &new->hw, dst);

		if (!first)
			first = new;
		else
			set_desc_next(chan, &prev->hw, new->async_tx.phys);

		new->async_tx.cookie = 0;
		async_tx_ack(&new->async_tx);
		prev = new;

		/* Insert the link descriptor to the LD ring */
		list_add_tail(&new->node, &first->tx_list);

		/* update metadata */
		dst_avail -= len;
		src_avail -= len;

fetch:
		/* fetch the next dst scatterlist entry */
		if (dst_avail == 0) {

			/* no more entries: we're done */
			if (dst_nents == 0)
				break;

			/* fetch the next entry: if there are no more: done */
			dst_sg = sg_next(dst_sg);
			if (dst_sg == NULL)
				break;

			dst_nents--;
			dst_avail = sg_dma_len(dst_sg);
		}

		/* fetch the next src scatterlist entry */
		if (src_avail == 0) {

			/* no more entries: we're done */
			if (src_nents == 0)
				break;

			/* fetch the next entry: if there are no more: done */
			src_sg = sg_next(src_sg);
			if (src_sg == NULL)
				break;

			src_nents--;
			src_avail = sg_dma_len(src_sg);
		}
	}

	new->async_tx.flags = flags; /* client is in control of this ack */
	new->async_tx.cookie = -EBUSY;

	/* Set End-of-link to the last link descriptor of new list */
	set_ld_eol(chan, new);

	return &first->async_tx;

fail:
	if (!first)
		return NULL;

	fsldma_free_desc_list_reverse(chan, &first->tx_list);
	return NULL;
}

I
Ira Snyder 已提交
761 762 763 764 765 766 767 768 769 770 771 772 773
/**
 * fsl_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
 * @chan: DMA channel
 * @sgl: scatterlist to transfer to/from
 * @sg_len: number of entries in @scatterlist
 * @direction: DMA direction
 * @flags: DMAEngine flags
 *
 * Prepare a set of descriptors for a DMA_SLAVE transaction. Following the
 * DMA_SLAVE API, this gets the device-specific information from the
 * chan->private variable.
 */
static struct dma_async_tx_descriptor *fsl_dma_prep_slave_sg(
I
Ira Snyder 已提交
774
	struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len,
I
Ira Snyder 已提交
775 776 777
	enum dma_data_direction direction, unsigned long flags)
{
	/*
I
Ira Snyder 已提交
778
	 * This operation is not supported on the Freescale DMA controller
I
Ira Snyder 已提交
779
	 *
I
Ira Snyder 已提交
780 781
	 * However, we need to provide the function pointer to allow the
	 * device_control() method to work.
I
Ira Snyder 已提交
782 783 784 785
	 */
	return NULL;
}

786
static int fsl_dma_device_control(struct dma_chan *dchan,
787
				  enum dma_ctrl_cmd cmd, unsigned long arg)
I
Ira Snyder 已提交
788
{
I
Ira Snyder 已提交
789
	struct dma_slave_config *config;
I
Ira Snyder 已提交
790
	struct fsldma_chan *chan;
I
Ira Snyder 已提交
791
	unsigned long flags;
I
Ira Snyder 已提交
792
	int size;
793

I
Ira Snyder 已提交
794
	if (!dchan)
795
		return -EINVAL;
I
Ira Snyder 已提交
796

I
Ira Snyder 已提交
797
	chan = to_fsl_chan(dchan);
I
Ira Snyder 已提交
798

I
Ira Snyder 已提交
799 800
	switch (cmd) {
	case DMA_TERMINATE_ALL:
I
Ira Snyder 已提交
801 802
		spin_lock_irqsave(&chan->desc_lock, flags);

I
Ira Snyder 已提交
803 804
		/* Halt the DMA engine */
		dma_halt(chan);
I
Ira Snyder 已提交
805

I
Ira Snyder 已提交
806 807 808
		/* Remove and free all of the descriptors in the LD queue */
		fsldma_free_desc_list(chan, &chan->ld_pending);
		fsldma_free_desc_list(chan, &chan->ld_running);
I
Ira Snyder 已提交
809
		chan->idle = true;
I
Ira Snyder 已提交
810

I
Ira Snyder 已提交
811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
		spin_unlock_irqrestore(&chan->desc_lock, flags);
		return 0;

	case DMA_SLAVE_CONFIG:
		config = (struct dma_slave_config *)arg;

		/* make sure the channel supports setting burst size */
		if (!chan->set_request_count)
			return -ENXIO;

		/* we set the controller burst size depending on direction */
		if (config->direction == DMA_TO_DEVICE)
			size = config->dst_addr_width * config->dst_maxburst;
		else
			size = config->src_addr_width * config->src_maxburst;

		chan->set_request_count(chan, size);
		return 0;

	case FSLDMA_EXTERNAL_START:

		/* make sure the channel supports external start */
		if (!chan->toggle_ext_start)
			return -ENXIO;

		chan->toggle_ext_start(chan, arg);
		return 0;

	default:
		return -ENXIO;
	}
842 843

	return 0;
I
Ira Snyder 已提交
844 845
}

846
/**
847
 * fsldma_cleanup_descriptor - cleanup and free a single link descriptor
I
Ira Snyder 已提交
848
 * @chan: Freescale DMA channel
849
 * @desc: descriptor to cleanup and free
850
 *
851 852 853
 * This function is used on a descriptor which has been executed by the DMA
 * controller. It will run any callbacks, submit any dependencies, and then
 * free the descriptor.
854
 */
855 856
static void fsldma_cleanup_descriptor(struct fsldma_chan *chan,
				      struct fsl_desc_sw *desc)
857
{
858 859 860 861 862 863 864 865 866 867 868 869 870
	struct dma_async_tx_descriptor *txd = &desc->async_tx;
	struct device *dev = chan->common.device->dev;
	dma_addr_t src = get_desc_src(chan, desc);
	dma_addr_t dst = get_desc_dst(chan, desc);
	u32 len = get_desc_cnt(chan, desc);

	/* Run the link descriptor callback function */
	if (txd->callback) {
#ifdef FSL_DMA_LD_DEBUG
		chan_dbg(chan, "LD %p callback\n", desc);
#endif
		txd->callback(txd->callback_param);
	}
871

872 873
	/* Run any dependencies */
	dma_run_dependencies(txd);
874

875 876 877 878 879 880 881
	/* Unmap the dst buffer, if requested */
	if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
		if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
			dma_unmap_single(dev, dst, len, DMA_FROM_DEVICE);
		else
			dma_unmap_page(dev, dst, len, DMA_FROM_DEVICE);
	}
I
Ira Snyder 已提交
882

883 884 885 886 887 888
	/* Unmap the src buffer, if requested */
	if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
		if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
			dma_unmap_single(dev, src, len, DMA_TO_DEVICE);
		else
			dma_unmap_page(dev, src, len, DMA_TO_DEVICE);
889
	}
I
Ira Snyder 已提交
890

891 892 893 894
#ifdef FSL_DMA_LD_DEBUG
	chan_dbg(chan, "LD %p free\n", desc);
#endif
	dma_pool_free(chan->desc_pool, desc, txd->phys);
895 896 897
}

/**
I
Ira Snyder 已提交
898
 * fsl_chan_xfer_ld_queue - transfer any pending transactions
I
Ira Snyder 已提交
899
 * @chan : Freescale DMA channel
I
Ira Snyder 已提交
900
 *
I
Ira Snyder 已提交
901
 * HARDWARE STATE: idle
902
 * LOCKING: must hold chan->desc_lock
903
 */
I
Ira Snyder 已提交
904
static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan)
905
{
I
Ira Snyder 已提交
906
	struct fsl_desc_sw *desc;
907

I
Ira Snyder 已提交
908 909 910 911 912
	/*
	 * If the list of pending descriptors is empty, then we
	 * don't need to do any work at all
	 */
	if (list_empty(&chan->ld_pending)) {
913
		chan_dbg(chan, "no pending LDs\n");
914
		return;
I
Ira Snyder 已提交
915
	}
916

I
Ira Snyder 已提交
917
	/*
I
Ira Snyder 已提交
918 919 920
	 * The DMA controller is not idle, which means that the interrupt
	 * handler will start any queued transactions when it runs after
	 * this transaction finishes
I
Ira Snyder 已提交
921
	 */
I
Ira Snyder 已提交
922
	if (!chan->idle) {
923
		chan_dbg(chan, "DMA controller still busy\n");
924
		return;
I
Ira Snyder 已提交
925 926 927 928 929
	}

	/*
	 * If there are some link descriptors which have not been
	 * transferred, we need to start the controller
930 931
	 */

I
Ira Snyder 已提交
932 933 934 935
	/*
	 * Move all elements from the queue of pending transactions
	 * onto the list of running transactions
	 */
I
Ira Snyder 已提交
936
	chan_dbg(chan, "idle, starting controller\n");
I
Ira Snyder 已提交
937 938 939
	desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node);
	list_splice_tail_init(&chan->ld_pending, &chan->ld_running);

I
Ira Snyder 已提交
940 941 942 943 944 945 946 947 948 949 950 951 952
	/*
	 * The 85xx DMA controller doesn't clear the channel start bit
	 * automatically at the end of a transfer. Therefore we must clear
	 * it in software before starting the transfer.
	 */
	if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
		u32 mode;

		mode = DMA_IN(chan, &chan->regs->mr, 32);
		mode &= ~FSL_DMA_MR_CS;
		DMA_OUT(chan, &chan->regs->mr, mode, 32);
	}

I
Ira Snyder 已提交
953 954 955 956 957
	/*
	 * Program the descriptor's address into the DMA controller,
	 * then start the DMA transaction
	 */
	set_cdar(chan, desc->async_tx.phys);
I
Ira Snyder 已提交
958
	get_cdar(chan);
959

I
Ira Snyder 已提交
960
	dma_start(chan);
I
Ira Snyder 已提交
961
	chan->idle = false;
962 963 964 965
}

/**
 * fsl_dma_memcpy_issue_pending - Issue the DMA start command
I
Ira Snyder 已提交
966
 * @chan : Freescale DMA channel
967
 */
I
Ira Snyder 已提交
968
static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan)
969
{
I
Ira Snyder 已提交
970
	struct fsldma_chan *chan = to_fsl_chan(dchan);
971 972 973
	unsigned long flags;

	spin_lock_irqsave(&chan->desc_lock, flags);
I
Ira Snyder 已提交
974
	fsl_chan_xfer_ld_queue(chan);
975
	spin_unlock_irqrestore(&chan->desc_lock, flags);
976 977 978
}

/**
979
 * fsl_tx_status - Determine the DMA status
I
Ira Snyder 已提交
980
 * @chan : Freescale DMA channel
981
 */
982
static enum dma_status fsl_tx_status(struct dma_chan *dchan,
983
					dma_cookie_t cookie,
984
					struct dma_tx_state *txstate)
985
{
I
Ira Snyder 已提交
986
	struct fsldma_chan *chan = to_fsl_chan(dchan);
987
	dma_cookie_t last_complete;
I
Ira Snyder 已提交
988 989
	dma_cookie_t last_used;
	unsigned long flags;
990

I
Ira Snyder 已提交
991
	spin_lock_irqsave(&chan->desc_lock, flags);
992

I
Ira Snyder 已提交
993
	last_complete = chan->completed_cookie;
I
Ira Snyder 已提交
994
	last_used = dchan->cookie;
995

I
Ira Snyder 已提交
996
	spin_unlock_irqrestore(&chan->desc_lock, flags);
997

I
Ira Snyder 已提交
998
	dma_set_tx_state(txstate, last_complete, last_used, 0);
999 1000 1001
	return dma_async_is_complete(cookie, last_complete, last_used);
}

1002 1003 1004 1005
/*----------------------------------------------------------------------------*/
/* Interrupt Handling                                                         */
/*----------------------------------------------------------------------------*/

1006
static irqreturn_t fsldma_chan_irq(int irq, void *data)
1007
{
I
Ira Snyder 已提交
1008 1009
	struct fsldma_chan *chan = data;
	u32 stat;
1010

I
Ira Snyder 已提交
1011
	/* save and clear the status register */
I
Ira Snyder 已提交
1012
	stat = get_sr(chan);
I
Ira Snyder 已提交
1013
	set_sr(chan, stat);
1014
	chan_dbg(chan, "irq: stat = 0x%x\n", stat);
1015

I
Ira Snyder 已提交
1016
	/* check that this was really our device */
1017 1018 1019 1020 1021
	stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH);
	if (!stat)
		return IRQ_NONE;

	if (stat & FSL_DMA_SR_TE)
1022
		chan_err(chan, "Transfer Error!\n");
1023

I
Ira Snyder 已提交
1024 1025
	/*
	 * Programming Error
1026 1027 1028 1029
	 * The DMA_INTERRUPT async_tx is a NULL transfer, which will
	 * triger a PE interrupt.
	 */
	if (stat & FSL_DMA_SR_PE) {
1030
		chan_dbg(chan, "irq: Programming Error INT\n");
1031
		stat &= ~FSL_DMA_SR_PE;
I
Ira Snyder 已提交
1032 1033
		if (get_bcr(chan) != 0)
			chan_err(chan, "Programming Error!\n");
1034 1035
	}

I
Ira Snyder 已提交
1036 1037
	/*
	 * For MPC8349, EOCDI event need to update cookie
1038 1039 1040
	 * and start the next transfer if it exist.
	 */
	if (stat & FSL_DMA_SR_EOCDI) {
1041
		chan_dbg(chan, "irq: End-of-Chain link INT\n");
1042
		stat &= ~FSL_DMA_SR_EOCDI;
1043 1044
	}

I
Ira Snyder 已提交
1045 1046
	/*
	 * If it current transfer is the end-of-transfer,
1047 1048 1049
	 * we should clear the Channel Start bit for
	 * prepare next transfer.
	 */
1050
	if (stat & FSL_DMA_SR_EOLNI) {
1051
		chan_dbg(chan, "irq: End-of-link INT\n");
1052 1053 1054
		stat &= ~FSL_DMA_SR_EOLNI;
	}

I
Ira Snyder 已提交
1055 1056 1057 1058 1059
	/* check that the DMA controller is really idle */
	if (!dma_is_idle(chan))
		chan_err(chan, "irq: controller not idle!\n");

	/* check that we handled all of the bits */
1060
	if (stat)
I
Ira Snyder 已提交
1061
		chan_err(chan, "irq: unhandled sr 0x%08x\n", stat);
1062

I
Ira Snyder 已提交
1063 1064 1065 1066 1067
	/*
	 * Schedule the tasklet to handle all cleanup of the current
	 * transaction. It will start a new transaction if there is
	 * one pending.
	 */
I
Ira Snyder 已提交
1068
	tasklet_schedule(&chan->tasklet);
I
Ira Snyder 已提交
1069
	chan_dbg(chan, "irq: Exit\n");
1070 1071 1072
	return IRQ_HANDLED;
}

1073 1074
static void dma_do_tasklet(unsigned long data)
{
I
Ira Snyder 已提交
1075
	struct fsldma_chan *chan = (struct fsldma_chan *)data;
1076 1077
	struct fsl_desc_sw *desc, *_desc;
	LIST_HEAD(ld_cleanup);
I
Ira Snyder 已提交
1078 1079 1080 1081 1082
	unsigned long flags;

	chan_dbg(chan, "tasklet entry\n");

	spin_lock_irqsave(&chan->desc_lock, flags);
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101

	/* update the cookie if we have some descriptors to cleanup */
	if (!list_empty(&chan->ld_running)) {
		dma_cookie_t cookie;

		desc = to_fsl_desc(chan->ld_running.prev);
		cookie = desc->async_tx.cookie;

		chan->completed_cookie = cookie;
		chan_dbg(chan, "completed_cookie=%d\n", cookie);
	}

	/*
	 * move the descriptors to a temporary list so we can drop the lock
	 * during the entire cleanup operation
	 */
	list_splice_tail_init(&chan->ld_running, &ld_cleanup);

	/* the hardware is now idle and ready for more */
I
Ira Snyder 已提交
1102 1103
	chan->idle = true;

1104 1105 1106 1107 1108 1109
	/*
	 * Start any pending transactions automatically
	 *
	 * In the ideal case, we keep the DMA controller busy while we go
	 * ahead and free the descriptors below.
	 */
I
Ira Snyder 已提交
1110
	fsl_chan_xfer_ld_queue(chan);
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
	spin_unlock_irqrestore(&chan->desc_lock, flags);

	/* Run the callback for each descriptor, in order */
	list_for_each_entry_safe(desc, _desc, &ld_cleanup, node) {

		/* Remove from the list of transactions */
		list_del(&desc->node);

		/* Run all cleanup for this descriptor */
		fsldma_cleanup_descriptor(chan, desc);
	}

I
Ira Snyder 已提交
1123
	chan_dbg(chan, "tasklet exit\n");
1124 1125 1126
}

static irqreturn_t fsldma_ctrl_irq(int irq, void *data)
1127
{
1128
	struct fsldma_device *fdev = data;
1129 1130 1131 1132
	struct fsldma_chan *chan;
	unsigned int handled = 0;
	u32 gsr, mask;
	int i;
1133

1134
	gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs)
1135 1136 1137
						   : in_le32(fdev->regs);
	mask = 0xff000000;
	dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr);
1138

1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
		chan = fdev->chan[i];
		if (!chan)
			continue;

		if (gsr & mask) {
			dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id);
			fsldma_chan_irq(irq, chan);
			handled++;
		}

		gsr &= ~mask;
		mask >>= 8;
	}

	return IRQ_RETVAL(handled);
1155 1156
}

1157
static void fsldma_free_irqs(struct fsldma_device *fdev)
1158
{
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
	struct fsldma_chan *chan;
	int i;

	if (fdev->irq != NO_IRQ) {
		dev_dbg(fdev->dev, "free per-controller IRQ\n");
		free_irq(fdev->irq, fdev);
		return;
	}

	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
		chan = fdev->chan[i];
		if (chan && chan->irq != NO_IRQ) {
1171
			chan_dbg(chan, "free per-channel IRQ\n");
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
			free_irq(chan->irq, chan);
		}
	}
}

static int fsldma_request_irqs(struct fsldma_device *fdev)
{
	struct fsldma_chan *chan;
	int ret;
	int i;

	/* if we have a per-controller IRQ, use that */
	if (fdev->irq != NO_IRQ) {
		dev_dbg(fdev->dev, "request per-controller IRQ\n");
		ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED,
				  "fsldma-controller", fdev);
		return ret;
	}

	/* no per-controller IRQ, use the per-channel IRQs */
	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
		chan = fdev->chan[i];
		if (!chan)
			continue;

		if (chan->irq == NO_IRQ) {
1198
			chan_err(chan, "interrupts property missing in device tree\n");
1199 1200 1201 1202
			ret = -ENODEV;
			goto out_unwind;
		}

1203
		chan_dbg(chan, "request per-channel IRQ\n");
1204 1205 1206
		ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED,
				  "fsldma-chan", chan);
		if (ret) {
1207
			chan_err(chan, "unable to request per-channel IRQ\n");
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
			goto out_unwind;
		}
	}

	return 0;

out_unwind:
	for (/* none */; i >= 0; i--) {
		chan = fdev->chan[i];
		if (!chan)
			continue;

		if (chan->irq == NO_IRQ)
			continue;

		free_irq(chan->irq, chan);
	}

	return ret;
1227 1228
}

1229 1230 1231 1232 1233
/*----------------------------------------------------------------------------*/
/* OpenFirmware Subsystem                                                     */
/*----------------------------------------------------------------------------*/

static int __devinit fsl_dma_chan_probe(struct fsldma_device *fdev,
1234
	struct device_node *node, u32 feature, const char *compatible)
1235
{
I
Ira Snyder 已提交
1236
	struct fsldma_chan *chan;
1237
	struct resource res;
1238 1239 1240
	int err;

	/* alloc channel */
I
Ira Snyder 已提交
1241 1242
	chan = kzalloc(sizeof(*chan), GFP_KERNEL);
	if (!chan) {
1243 1244 1245 1246 1247 1248
		dev_err(fdev->dev, "no free memory for DMA channels!\n");
		err = -ENOMEM;
		goto out_return;
	}

	/* ioremap registers for use */
I
Ira Snyder 已提交
1249 1250
	chan->regs = of_iomap(node, 0);
	if (!chan->regs) {
1251 1252
		dev_err(fdev->dev, "unable to ioremap registers\n");
		err = -ENOMEM;
I
Ira Snyder 已提交
1253
		goto out_free_chan;
1254 1255
	}

1256
	err = of_address_to_resource(node, 0, &res);
1257
	if (err) {
1258 1259
		dev_err(fdev->dev, "unable to find 'reg' property\n");
		goto out_iounmap_regs;
1260 1261
	}

I
Ira Snyder 已提交
1262
	chan->feature = feature;
1263
	if (!fdev->feature)
I
Ira Snyder 已提交
1264
		fdev->feature = chan->feature;
1265

1266 1267 1268
	/*
	 * If the DMA device's feature is different than the feature
	 * of its channels, report the bug
1269
	 */
I
Ira Snyder 已提交
1270
	WARN_ON(fdev->feature != chan->feature);
1271

I
Ira Snyder 已提交
1272 1273 1274
	chan->dev = fdev->dev;
	chan->id = ((res.start - 0x100) & 0xfff) >> 7;
	if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) {
1275
		dev_err(fdev->dev, "too many channels for device\n");
1276
		err = -EINVAL;
1277
		goto out_iounmap_regs;
1278 1279
	}

I
Ira Snyder 已提交
1280 1281
	fdev->chan[chan->id] = chan;
	tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan);
1282
	snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id);
1283 1284

	/* Initialize the channel */
I
Ira Snyder 已提交
1285
	dma_init(chan);
1286 1287

	/* Clear cdar registers */
I
Ira Snyder 已提交
1288
	set_cdar(chan, 0);
1289

I
Ira Snyder 已提交
1290
	switch (chan->feature & FSL_DMA_IP_MASK) {
1291
	case FSL_DMA_IP_85XX:
I
Ira Snyder 已提交
1292
		chan->toggle_ext_pause = fsl_chan_toggle_ext_pause;
1293
	case FSL_DMA_IP_83XX:
I
Ira Snyder 已提交
1294 1295 1296 1297
		chan->toggle_ext_start = fsl_chan_toggle_ext_start;
		chan->set_src_loop_size = fsl_chan_set_src_loop_size;
		chan->set_dst_loop_size = fsl_chan_set_dst_loop_size;
		chan->set_request_count = fsl_chan_set_request_count;
1298 1299
	}

I
Ira Snyder 已提交
1300
	spin_lock_init(&chan->desc_lock);
I
Ira Snyder 已提交
1301 1302
	INIT_LIST_HEAD(&chan->ld_pending);
	INIT_LIST_HEAD(&chan->ld_running);
I
Ira Snyder 已提交
1303
	chan->idle = true;
1304

I
Ira Snyder 已提交
1305
	chan->common.device = &fdev->common;
1306

1307
	/* find the IRQ line, if it exists in the device tree */
I
Ira Snyder 已提交
1308
	chan->irq = irq_of_parse_and_map(node, 0);
1309

1310
	/* Add the channel to DMA device channel list */
I
Ira Snyder 已提交
1311
	list_add_tail(&chan->common.device_node, &fdev->common.channels);
1312 1313
	fdev->common.chancnt++;

I
Ira Snyder 已提交
1314 1315
	dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible,
		 chan->irq != NO_IRQ ? chan->irq : fdev->irq);
1316 1317

	return 0;
1318

1319
out_iounmap_regs:
I
Ira Snyder 已提交
1320 1321 1322
	iounmap(chan->regs);
out_free_chan:
	kfree(chan);
1323
out_return:
1324 1325 1326
	return err;
}

I
Ira Snyder 已提交
1327
static void fsl_dma_chan_remove(struct fsldma_chan *chan)
1328
{
I
Ira Snyder 已提交
1329 1330 1331 1332
	irq_dispose_mapping(chan->irq);
	list_del(&chan->common.device_node);
	iounmap(chan->regs);
	kfree(chan);
1333 1334
}

1335
static int __devinit fsldma_of_probe(struct platform_device *op)
1336
{
1337
	struct fsldma_device *fdev;
1338
	struct device_node *child;
1339
	int err;
1340

1341
	fdev = kzalloc(sizeof(*fdev), GFP_KERNEL);
1342
	if (!fdev) {
1343 1344 1345
		dev_err(&op->dev, "No enough memory for 'priv'\n");
		err = -ENOMEM;
		goto out_return;
1346
	}
1347 1348

	fdev->dev = &op->dev;
1349 1350
	INIT_LIST_HEAD(&fdev->common.channels);

1351
	/* ioremap the registers for use */
1352
	fdev->regs = of_iomap(op->dev.of_node, 0);
1353 1354 1355 1356
	if (!fdev->regs) {
		dev_err(&op->dev, "unable to ioremap registers\n");
		err = -ENOMEM;
		goto out_free_fdev;
1357 1358
	}

1359
	/* map the channel IRQ if it exists, but don't hookup the handler yet */
1360
	fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0);
1361

1362 1363
	dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask);
	dma_cap_set(DMA_INTERRUPT, fdev->common.cap_mask);
1364
	dma_cap_set(DMA_SG, fdev->common.cap_mask);
I
Ira Snyder 已提交
1365
	dma_cap_set(DMA_SLAVE, fdev->common.cap_mask);
1366 1367
	fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources;
	fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources;
1368
	fdev->common.device_prep_dma_interrupt = fsl_dma_prep_interrupt;
1369
	fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy;
1370
	fdev->common.device_prep_dma_sg = fsl_dma_prep_sg;
1371
	fdev->common.device_tx_status = fsl_tx_status;
1372
	fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending;
I
Ira Snyder 已提交
1373
	fdev->common.device_prep_slave_sg = fsl_dma_prep_slave_sg;
1374
	fdev->common.device_control = fsl_dma_device_control;
1375
	fdev->common.dev = &op->dev;
1376

1377 1378
	dma_set_mask(&(op->dev), DMA_BIT_MASK(36));

1379
	dev_set_drvdata(&op->dev, fdev);
1380

1381 1382 1383
	/*
	 * We cannot use of_platform_bus_probe() because there is no
	 * of_platform_bus_remove(). Instead, we manually instantiate every DMA
1384 1385
	 * channel object.
	 */
1386
	for_each_child_of_node(op->dev.of_node, child) {
1387
		if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) {
1388 1389 1390
			fsl_dma_chan_probe(fdev, child,
				FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN,
				"fsl,eloplus-dma-channel");
1391 1392 1393
		}

		if (of_device_is_compatible(child, "fsl,elo-dma-channel")) {
1394 1395 1396
			fsl_dma_chan_probe(fdev, child,
				FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN,
				"fsl,elo-dma-channel");
1397
		}
1398
	}
1399

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
	/*
	 * Hookup the IRQ handler(s)
	 *
	 * If we have a per-controller interrupt, we prefer that to the
	 * per-channel interrupts to reduce the number of shared interrupt
	 * handlers on the same IRQ line
	 */
	err = fsldma_request_irqs(fdev);
	if (err) {
		dev_err(fdev->dev, "unable to request IRQs\n");
		goto out_free_fdev;
	}

1413 1414 1415
	dma_async_device_register(&fdev->common);
	return 0;

1416
out_free_fdev:
1417
	irq_dispose_mapping(fdev->irq);
1418
	kfree(fdev);
1419
out_return:
1420 1421 1422
	return err;
}

1423
static int fsldma_of_remove(struct platform_device *op)
1424
{
1425
	struct fsldma_device *fdev;
1426 1427
	unsigned int i;

1428
	fdev = dev_get_drvdata(&op->dev);
1429 1430
	dma_async_device_unregister(&fdev->common);

1431 1432
	fsldma_free_irqs(fdev);

1433
	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1434 1435
		if (fdev->chan[i])
			fsl_dma_chan_remove(fdev->chan[i]);
1436
	}
1437

1438 1439
	iounmap(fdev->regs);
	dev_set_drvdata(&op->dev, NULL);
1440 1441 1442 1443 1444
	kfree(fdev);

	return 0;
}

1445
static const struct of_device_id fsldma_of_ids[] = {
1446 1447
	{ .compatible = "fsl,eloplus-dma", },
	{ .compatible = "fsl,elo-dma", },
1448 1449 1450
	{}
};

1451
static struct of_platform_driver fsldma_of_driver = {
1452 1453 1454 1455 1456 1457 1458
	.driver = {
		.name = "fsl-elo-dma",
		.owner = THIS_MODULE,
		.of_match_table = fsldma_of_ids,
	},
	.probe = fsldma_of_probe,
	.remove = fsldma_of_remove,
1459 1460
};

1461 1462 1463 1464 1465
/*----------------------------------------------------------------------------*/
/* Module Init / Exit                                                         */
/*----------------------------------------------------------------------------*/

static __init int fsldma_init(void)
1466
{
1467
	pr_info("Freescale Elo / Elo Plus DMA driver\n");
1468
	return platform_driver_register(&fsldma_of_driver);
1469 1470
}

1471
static void __exit fsldma_exit(void)
1472
{
1473
	platform_driver_unregister(&fsldma_of_driver);
1474 1475
}

1476 1477
subsys_initcall(fsldma_init);
module_exit(fsldma_exit);
1478 1479 1480

MODULE_DESCRIPTION("Freescale Elo / Elo Plus DMA driver");
MODULE_LICENSE("GPL");