mlx5_ifc.h 192.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

69 70 71 72 73
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

74 75 76 77 78 79 80 81 82 83
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84 85
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86
	MLX5_CMD_OP_SET_DRIVER_VERSION            = 0x10d,
87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
110
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
111 112 113 114 115 116 117
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
118 119 120 121
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
122 123 124 125 126
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
S
Saeed Mahameed 已提交
127 128 129 130
	MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
	MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
	MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
	MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
131 132 133 134 135 136
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
137
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
138
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
139 140 141 142
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
143 144 145 146
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
S
Saeed Mahameed 已提交
147 148
	MLX5_CMD_OP_SET_RATE_LIMIT                = 0x780,
	MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
149 150 151 152 153 154
	MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT      = 0x782,
	MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT     = 0x783,
	MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT       = 0x784,
	MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT      = 0x785,
	MLX5_CMD_OP_CREATE_QOS_PARA_VPORT         = 0x786,
	MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT        = 0x787,
155 156 157 158 159 160 161
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
162
	MLX5_CMD_OP_DETACH_FROM_MCG               = 0x807,
163 164 165 166 167 168 169
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
170 171 172 173 174 175 176 177 178 179 180 181
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
182 183
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
184 185 186 187 188 189
	MLX5_CMD_OP_CREATE_LAG                    = 0x840,
	MLX5_CMD_OP_MODIFY_LAG                    = 0x841,
	MLX5_CMD_OP_QUERY_LAG                     = 0x842,
	MLX5_CMD_OP_DESTROY_LAG                   = 0x843,
	MLX5_CMD_OP_CREATE_VPORT_LAG              = 0x844,
	MLX5_CMD_OP_DESTROY_VPORT_LAG             = 0x845,
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
206 207 208 209 210 211 212 213
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
214
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
215 216 217 218 219 220 221 222
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
223
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
224 225 226
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
227
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
228 229
	MLX5_CMD_OP_ALLOC_ENCAP_HEADER            = 0x93d,
	MLX5_CMD_OP_DEALLOC_ENCAP_HEADER          = 0x93e,
230 231
	MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT   = 0x940,
	MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941,
232
	MLX5_CMD_OP_MAX
233 234 235 236 237 238
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
239
	u8         outer_ip_version[0x1];
240 241 242
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
243
	u8         reserved_at_7[0x1];
244 245 246
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
247
	u8         reserved_at_b[0x1];
248 249 250 251 252 253 254 255 256 257 258 259 260 261
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
262
	u8         reserved_at_1a[0x5];
263 264 265 266 267
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
268
	u8         inner_ip_version[0x1];
269 270 271
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
272
	u8         reserved_at_27[0x1];
273 274 275
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
276
	u8         reserved_at_2b[0x1];
277 278 279 280 281 282 283 284 285 286 287
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
288
	u8         reserved_at_37[0x9];
289

290
	u8         reserved_at_40[0x40];
291 292 293 294
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
295 296
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
297
	u8	   flow_modify_en[0x1];
298
	u8         modify_root[0x1];
299 300
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
301 302 303
	u8         encap[0x1];
	u8         decap[0x1];
	u8         reserved_at_9[0x17];
304

305
	u8         reserved_at_20[0x2];
306
	u8         log_max_ft_size[0x6];
307 308
	u8         log_max_modify_header_context[0x8];
	u8         max_modify_header_actions[0x8];
309 310
	u8         max_ft_level[0x8];

311
	u8         reserved_at_40[0x20];
312

313
	u8         reserved_at_60[0x18];
314 315
	u8         log_max_ft_num[0x8];

316
	u8         reserved_at_80[0x18];
317 318
	u8         log_max_destination[0x8];

319
	u8         reserved_at_a0[0x18];
320 321
	u8         log_max_flow[0x8];

322
	u8         reserved_at_c0[0x40];
323 324 325 326 327 328 329 330 331 332 333

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
334
	u8         atomic[0x1];
335
	u8         srq_receive[0x1];
336
	u8         reserved_at_6[0x1a];
337 338
};

339
struct mlx5_ifc_ipv4_layout_bits {
340
	u8         reserved_at_0[0x60];
341 342 343 344 345 346 347 348 349 350 351

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
352
	u8         reserved_at_0[0x80];
353 354
};

355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
371 372
	u8         cvlan_tag[0x1];
	u8         svlan_tag[0x1];
373
	u8         frag[0x1];
374
	u8         ip_version[0x4];
375 376 377 378 379
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

380
	u8         reserved_at_c0[0x20];
381 382 383 384

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

385
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
386

387
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
388 389 390
};

struct mlx5_ifc_fte_match_set_misc_bits {
S
Saeed Mahameed 已提交
391 392
	u8         reserved_at_0[0x8];
	u8         source_sqn[0x18];
393

394
	u8         reserved_at_20[0x10];
395 396 397 398 399 400 401 402 403
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

404 405 406 407 408
	u8         outer_second_cvlan_tag[0x1];
	u8         inner_second_cvlan_tag[0x1];
	u8         outer_second_svlan_tag[0x1];
	u8         inner_second_svlan_tag[0x1];
	u8         reserved_at_64[0xc];
409 410 411 412 413 414
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
415
	u8         reserved_at_b8[0x8];
416

417
	u8         reserved_at_c0[0x20];
418

419
	u8         reserved_at_e0[0xc];
420 421
	u8         outer_ipv6_flow_label[0x14];

422
	u8         reserved_at_100[0xc];
423 424
	u8         inner_ipv6_flow_label[0x14];

425
	u8         reserved_at_120[0xe0];
426 427 428 429 430 431
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
432
	u8         reserved_at_34[0xc];
433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
457
	u8         reserved_at_2[0xe];
458 459
	u8         pkey_index[0x10];

460
	u8         reserved_at_20[0x8];
461 462 463 464 465
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
466
	u8         reserved_at_45[0x3];
467
	u8         src_addr_index[0x8];
468
	u8         reserved_at_50[0x4];
469 470 471
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

472
	u8         reserved_at_60[0x4];
473 474 475 476 477
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

478
	u8         reserved_at_100[0x4];
479 480
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
481
	u8         reserved_at_106[0x1];
482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
497
	u8         nic_rx_multi_path_tirs[0x1];
498 499 500
	u8         nic_rx_multi_path_tirs_fts[0x1];
	u8         allow_sniffer_and_nic_rx_shared_tir[0x1];
	u8         reserved_at_3[0x1fd];
501 502 503

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

504
	u8         reserved_at_400[0x200];
505 506 507 508 509

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

510
	u8         reserved_at_a00[0x200];
511 512 513

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

514
	u8         reserved_at_e00[0x7200];
515 516
};

517
struct mlx5_ifc_flow_table_eswitch_cap_bits {
518
	u8     reserved_at_0[0x200];
519 520 521 522 523 524 525

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

526
	u8      reserved_at_800[0x7800];
527 528
};

529 530 531 532 533 534
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
535 536 537
	u8         reserved_at_5[0x19];
	u8         nic_vport_node_guid_modify[0x1];
	u8         nic_vport_port_guid_modify[0x1];
538

539 540 541 542 543 544 545 546 547
	u8         vxlan_encap_decap[0x1];
	u8         nvgre_encap_decap[0x1];
	u8         reserved_at_22[0x9];
	u8         log_max_encap_headers[0x5];
	u8         reserved_2b[0x6];
	u8         max_encap_header_size[0xa];

	u8         reserved_40[0x7c0];

548 549
};

S
Saeed Mahameed 已提交
550 551
struct mlx5_ifc_qos_cap_bits {
	u8         packet_pacing[0x1];
552
	u8         esw_scheduling[0x1];
553 554 555
	u8         esw_bw_share[0x1];
	u8         esw_rate_limit[0x1];
	u8         reserved_at_4[0x1c];
556 557 558

	u8         reserved_at_20[0x20];

S
Saeed Mahameed 已提交
559
	u8         packet_pacing_max_rate[0x20];
560

S
Saeed Mahameed 已提交
561
	u8         packet_pacing_min_rate[0x20];
562 563

	u8         reserved_at_80[0x10];
S
Saeed Mahameed 已提交
564
	u8         packet_pacing_rate_table_size[0x10];
565 566 567 568 569 570 571 572 573 574

	u8         esw_element_type[0x10];
	u8         esw_tsar_type[0x10];

	u8         reserved_at_c0[0x10];
	u8         max_qos_para_vport[0x10];

	u8         max_tsar_bw_share[0x20];

	u8         reserved_at_100[0x700];
S
Saeed Mahameed 已提交
575 576
};

577 578 579 580 581 582
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
S
Saeed Mahameed 已提交
583 584
	u8         reserved_at_5[0x2];
	u8         wqe_vlan_insert[0x1];
585
	u8         self_lb_en_modifiable[0x1];
586
	u8         reserved_at_9[0x2];
587
	u8         max_lso_cap[0x5];
588
	u8         multi_pkt_send_wqe[0x2];
589
	u8	   wqe_inline_mode[0x2];
590
	u8         rss_ind_tbl_cap[0x4];
591 592 593
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
	u8         reserved_at_1a[0x1];
594
	u8         tunnel_lso_const_out_ip_id[0x1];
595
	u8         reserved_at_1c[0x2];
596 597 598
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

599
	u8         reserved_at_20[0x20];
600

601
	u8         reserved_at_40[0x10];
602 603
	u8         lro_min_mss_size[0x10];

604
	u8         reserved_at_60[0x120];
605 606 607

	u8         lro_timer_supported_periods[4][0x20];

608
	u8         reserved_at_200[0x600];
609 610 611 612
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
613
	u8         reserved_at_1[0x1f];
614

615
	u8         reserved_at_20[0x60];
616

617
	u8         reserved_at_80[0xc];
618
	u8         l3_type[0x4];
619
	u8         reserved_at_90[0x8];
620 621
	u8         roce_version[0x8];

622
	u8         reserved_at_a0[0x10];
623 624 625 626 627
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

628
	u8         reserved_at_e0[0x10];
629 630
	u8         roce_address_table_size[0x10];

631
	u8         reserved_at_100[0x700];
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
659
	u8         reserved_at_0[0x40];
660

661
	u8         atomic_req_8B_endianess_mode[0x2];
662
	u8         reserved_at_42[0x4];
663
	u8         supported_atomic_req_8B_endianess_mode_1[0x1];
664

665
	u8         reserved_at_47[0x19];
666

667
	u8         reserved_at_60[0x20];
668

669
	u8         reserved_at_80[0x10];
670
	u8         atomic_operations[0x10];
671

672
	u8         reserved_at_a0[0x10];
673 674
	u8         atomic_size_qp[0x10];

675
	u8         reserved_at_c0[0x10];
676 677
	u8         atomic_size_dc[0x10];

678
	u8         reserved_at_e0[0x720];
679 680 681
};

struct mlx5_ifc_odp_cap_bits {
682
	u8         reserved_at_0[0x40];
683 684

	u8         sig[0x1];
685
	u8         reserved_at_41[0x1f];
686

687
	u8         reserved_at_60[0x20];
688 689 690 691 692 693 694

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

695
	u8         reserved_at_e0[0x720];
696 697
};

698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

725 726 727
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
728
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
767 768
};

769 770 771 772 773 774
enum {
	MLX5_CAP_UMR_FENCE_STRONG	= 0x0,
	MLX5_CAP_UMR_FENCE_SMALL	= 0x1,
	MLX5_CAP_UMR_FENCE_NONE		= 0x2,
};

775
struct mlx5_ifc_cmd_hca_cap_bits {
776
	u8         reserved_at_0[0x80];
777 778 779

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
780
	u8         reserved_at_90[0xb];
781 782
	u8         log_max_qp[0x5];

783
	u8         reserved_at_a0[0xb];
784
	u8         log_max_srq[0x5];
785
	u8         reserved_at_b0[0x10];
786

787
	u8         reserved_at_c0[0x8];
788
	u8         log_max_cq_sz[0x8];
789
	u8         reserved_at_d0[0xb];
790 791 792
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
793
	u8         reserved_at_e8[0x2];
794
	u8         log_max_mkey[0x6];
795
	u8         reserved_at_f0[0xc];
796 797 798
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
799
	u8         fixed_buffer_size[0x1];
800
	u8         log_max_mrw_sz[0x7];
801
	u8         reserved_at_110[0x2];
802
	u8         log_max_bsf_list_size[0x6];
803 804
	u8         umr_extended_translation_offset[0x1];
	u8         null_mkey[0x1];
805 806
	u8         log_max_klm_list_size[0x6];

807
	u8         reserved_at_120[0xa];
808
	u8         log_max_ra_req_dc[0x6];
809
	u8         reserved_at_130[0xa];
810 811
	u8         log_max_ra_res_dc[0x6];

812
	u8         reserved_at_140[0xa];
813
	u8         log_max_ra_req_qp[0x6];
814
	u8         reserved_at_150[0xa];
815 816
	u8         log_max_ra_res_qp[0x6];

817
	u8         end_pad[0x1];
818 819
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
820 821 822
	u8         start_pad[0x1];
	u8         cache_line_128byte[0x1];
	u8         reserved_at_163[0xb];
823
	u8         gid_table_size[0x10];
824

825 826
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
S
Saeed Mahameed 已提交
827
	u8         retransmission_q_counters[0x1];
828 829 830
	u8         reserved_at_183[0x1];
	u8         modify_rq_counter_set_id[0x1];
	u8         reserved_at_185[0x1];
831 832 833
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

834 835 836 837
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
838
	u8         reserved_at_1a4[0x1];
839 840
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
841
	u8         eswitch_flow_table[0x1];
842
	u8	   early_vf_enable[0x1];
843 844
	u8         mcam_reg[0x1];
	u8         pcam_reg[0x1];
845
	u8         local_ca_ack_delay[0x5];
846
	u8         port_module_event[0x1];
847
	u8         reserved_at_1b1[0x1];
848
	u8         ports_check[0x1];
849
	u8         reserved_at_1b3[0x1];
850 851
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
852
	u8         port_type[0x2];
853 854
	u8         num_ports[0x8];

855 856 857
	u8         reserved_at_1c0[0x1];
	u8         pps[0x1];
	u8         pps_modify[0x1];
858
	u8         log_max_msg[0x5];
859
	u8         reserved_at_1c8[0x4];
860
	u8         max_tc[0x4];
S
Saeed Mahameed 已提交
861 862 863
	u8         reserved_at_1d0[0x1];
	u8         dcbx[0x1];
	u8         reserved_at_1d2[0x4];
T
Tariq Toukan 已提交
864 865
	u8         rol_s[0x1];
	u8         rol_g[0x1];
866
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
867 868 869 870 871 872 873
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
874 875

	u8         stat_rate_support[0x10];
876
	u8         reserved_at_1f0[0xc];
877
	u8         cqe_version[0x4];
878

879
	u8         compact_address_vector[0x1];
880
	u8         striding_rq[0x1];
881 882
	u8         reserved_at_202[0x1];
	u8         ipoib_enhanced_offloads[0x1];
883
	u8         ipoib_basic_offloads[0x1];
884 885 886
	u8         reserved_at_205[0x5];
	u8         umr_fence[0x2];
	u8         reserved_at_20c[0x3];
887
	u8         drain_sigerr[0x1];
888 889
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
890
	u8         reserved_at_213[0x1];
891 892
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
893
	u8         reserved_at_216[0x1];
894 895 896
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
897
	u8         dct[0x1];
S
Saeed Mahameed 已提交
898
	u8         qos[0x1];
899
	u8         eth_net_offloads[0x1];
900 901
	u8         roce[0x1];
	u8         atomic[0x1];
902
	u8         reserved_at_21f[0x1];
903 904 905 906

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
907
	u8         reserved_at_223[0x3];
908
	u8         cq_eq_remap[0x1];
909 910
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
911
	u8         reserved_at_229[0x1];
912
	u8         scqe_break_moderation[0x1];
913
	u8         cq_period_start_from_cqe[0x1];
914
	u8         cd[0x1];
915
	u8         reserved_at_22d[0x1];
916
	u8         apm[0x1];
917
	u8         vector_calc[0x1];
918
	u8         umr_ptr_rlky[0x1];
919
	u8	   imaicl[0x1];
920
	u8         reserved_at_232[0x4];
921 922
	u8         qkv[0x1];
	u8         pkv[0x1];
923 924
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
925 926 927 928 929
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

930 931
	u8         uar_4k[0x1];
	u8         reserved_at_241[0x9];
932
	u8         uar_sz[0x6];
933
	u8         reserved_at_250[0x8];
934 935 936
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
937
	u8         driver_version[0x1];
938
	u8         pad_tx_eth_packet[0x1];
939
	u8         reserved_at_263[0x8];
940
	u8         log_bf_reg_size[0x5];
941 942 943 944

	u8         reserved_at_270[0xb];
	u8         lag_master[0x1];
	u8         num_lag_ports[0x4];
945

946
	u8         reserved_at_280[0x10];
947 948
	u8         max_wqe_sz_sq[0x10];

949
	u8         reserved_at_2a0[0x10];
950 951
	u8         max_wqe_sz_rq[0x10];

952
	u8         reserved_at_2c0[0x10];
953 954
	u8         max_wqe_sz_sq_dc[0x10];

955
	u8         reserved_at_2e0[0x7];
956 957
	u8         max_qp_mcg[0x19];

958
	u8         reserved_at_300[0x18];
959 960
	u8         log_max_mcg[0x8];

961
	u8         reserved_at_320[0x3];
962
	u8         log_max_transport_domain[0x5];
963
	u8         reserved_at_328[0x3];
964
	u8         log_max_pd[0x5];
965
	u8         reserved_at_330[0xb];
966 967
	u8         log_max_xrcd[0x5];

968 969 970 971
	u8         reserved_at_340[0x8];
	u8         log_max_flow_counter_bulk[0x8];
	u8         max_flow_counter[0x10];

972

973
	u8         reserved_at_360[0x3];
974
	u8         log_max_rq[0x5];
975
	u8         reserved_at_368[0x3];
976
	u8         log_max_sq[0x5];
977
	u8         reserved_at_370[0x3];
978
	u8         log_max_tir[0x5];
979
	u8         reserved_at_378[0x3];
980 981
	u8         log_max_tis[0x5];

982
	u8         basic_cyclic_rcv_wqe[0x1];
983
	u8         reserved_at_381[0x2];
984
	u8         log_max_rmp[0x5];
985
	u8         reserved_at_388[0x3];
986
	u8         log_max_rqt[0x5];
987
	u8         reserved_at_390[0x3];
988
	u8         log_max_rqt_size[0x5];
989
	u8         reserved_at_398[0x3];
990 991
	u8         log_max_tis_per_sq[0x5];

992
	u8         reserved_at_3a0[0x3];
993
	u8         log_max_stride_sz_rq[0x5];
994
	u8         reserved_at_3a8[0x3];
995
	u8         log_min_stride_sz_rq[0x5];
996
	u8         reserved_at_3b0[0x3];
997
	u8         log_max_stride_sz_sq[0x5];
998
	u8         reserved_at_3b8[0x3];
999 1000
	u8         log_min_stride_sz_sq[0x5];

1001
	u8         reserved_at_3c0[0x1b];
1002 1003
	u8         log_max_wq_sz[0x5];

1004
	u8         nic_vport_change_event[0x1];
1005
	u8         reserved_at_3e1[0xa];
1006
	u8         log_max_vlan_list[0x5];
1007
	u8         reserved_at_3f0[0x3];
1008
	u8         log_max_current_mc_list[0x5];
1009
	u8         reserved_at_3f8[0x3];
1010 1011
	u8         log_max_current_uc_list[0x5];

1012
	u8         reserved_at_400[0x80];
1013

1014
	u8         reserved_at_480[0x3];
1015
	u8         log_max_l2_table[0x5];
1016
	u8         reserved_at_488[0x8];
1017 1018
	u8         log_uar_page_sz[0x10];

1019
	u8         reserved_at_4a0[0x20];
1020
	u8         device_frequency_mhz[0x20];
1021
	u8         device_frequency_khz[0x20];
1022

1023 1024 1025
	u8         reserved_at_500[0x20];
	u8	   num_of_uars_per_page[0x20];
	u8         reserved_at_540[0x40];
1026 1027

	u8         reserved_at_580[0x3f];
1028
	u8         cqe_compression[0x1];
1029

1030 1031
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
1032

S
Saeed Mahameed 已提交
1033 1034 1035 1036 1037
	u8         reserved_at_5e0[0x10];
	u8         tag_matching[0x1];
	u8         rndv_offload_rc[0x1];
	u8         rndv_offload_dc[0x1];
	u8         log_tag_matching_list_sz[0x5];
1038
	u8         reserved_at_5f8[0x3];
S
Saeed Mahameed 已提交
1039 1040
	u8         log_max_xrq[0x5];

1041
	u8         reserved_at_600[0x200];
1042 1043
};

1044 1045 1046 1047
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
1048 1049

	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
1050
};
1051

1052 1053 1054
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
1055

1056
	u8         reserved_at_20[0x20];
1057 1058
};

1059
struct mlx5_ifc_flow_counter_list_bits {
1060 1061
	u8         clear[0x1];
	u8         num_of_counters[0xf];
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
	u8         flow_counter_id[0x10];

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

1073 1074 1075 1076 1077 1078
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1079

1080
	u8         reserved_at_600[0xa00];
1081 1082
};

1083 1084 1085 1086 1087 1088 1089
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
1090

1091 1092 1093 1094 1095
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
1096

1097 1098 1099
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
1100 1101
};

1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1112
	u8         reserved_at_8[0x18];
1113

1114 1115
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1116
	u8         reserved_at_24[0x7];
1117 1118
	u8         page_offset[0x5];
	u8         lwm[0x10];
1119

1120
	u8         reserved_at_40[0x8];
1121 1122
	u8         pd[0x18];

1123
	u8         reserved_at_60[0x8];
1124 1125 1126 1127 1128 1129 1130 1131
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1132
	u8         reserved_at_100[0xc];
1133
	u8         log_wq_stride[0x4];
1134
	u8         reserved_at_110[0x3];
1135
	u8         log_wq_pg_sz[0x5];
1136
	u8         reserved_at_118[0x3];
1137 1138
	u8         log_wq_sz[0x5];

1139 1140 1141 1142 1143 1144 1145
	u8         reserved_at_120[0x15];
	u8         log_wqe_num_of_strides[0x3];
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1146

1147
	struct mlx5_ifc_cmd_pas_bits pas[0];
1148 1149
};

1150
struct mlx5_ifc_rq_num_bits {
1151
	u8         reserved_at_0[0x8];
1152 1153
	u8         rq_num[0x18];
};
1154

1155
struct mlx5_ifc_mac_address_layout_bits {
1156
	u8         reserved_at_0[0x10];
1157
	u8         mac_addr_47_32[0x10];
1158

1159 1160 1161
	u8         mac_addr_31_0[0x20];
};

1162
struct mlx5_ifc_vlan_layout_bits {
1163
	u8         reserved_at_0[0x14];
1164 1165
	u8         vlan[0x0c];

1166
	u8         reserved_at_20[0x20];
1167 1168
};

1169
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1170
	u8         reserved_at_0[0xa0];
1171 1172 1173

	u8         min_time_between_cnps[0x20];

1174
	u8         reserved_at_c0[0x12];
1175
	u8         cnp_dscp[0x6];
1176
	u8         reserved_at_d8[0x5];
1177 1178
	u8         cnp_802p_prio[0x3];

1179
	u8         reserved_at_e0[0x720];
1180 1181 1182
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1183
	u8         reserved_at_0[0x60];
1184

1185
	u8         reserved_at_60[0x4];
1186
	u8         clamp_tgt_rate[0x1];
1187
	u8         reserved_at_65[0x3];
1188
	u8         clamp_tgt_rate_after_time_inc[0x1];
1189
	u8         reserved_at_69[0x17];
1190

1191
	u8         reserved_at_80[0x20];
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1211
	u8         reserved_at_1c0[0xe0];
1212 1213 1214 1215 1216 1217 1218 1219 1220

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1221
	u8         reserved_at_320[0x20];
1222 1223 1224

	u8         initial_alpha_value[0x20];

1225
	u8         reserved_at_360[0x4a0];
1226 1227 1228
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1229
	u8         reserved_at_0[0x80];
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1251
	u8         reserved_at_1c0[0x640];
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1401
	u8         reserved_at_640[0x180];
1402 1403
};

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         phy_received_bits_high[0x20];

	u8         phy_received_bits_low[0x20];

	u8         phy_symbol_errors_high[0x20];

	u8         phy_symbol_errors_low[0x20];

	u8         phy_corrected_bits_high[0x20];

	u8         phy_corrected_bits_low[0x20];

	u8         phy_corrected_bits_lane0_high[0x20];

	u8         phy_corrected_bits_lane0_low[0x20];

	u8         phy_corrected_bits_lane1_high[0x20];

	u8         phy_corrected_bits_lane1_low[0x20];

	u8         phy_corrected_bits_lane2_high[0x20];

	u8         phy_corrected_bits_lane2_low[0x20];

	u8         phy_corrected_bits_lane3_high[0x20];

	u8         phy_corrected_bits_lane3_low[0x20];

	u8         reserved_at_200[0x5c0];
};

1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

1467 1468 1469
	u8	   reserved_at_a0[0x80];

	u8         port_xmit_wait[0x20];
1470 1471
};

1472 1473 1474 1475 1476
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1477
	u8         reserved_at_40[0x780];
1478 1479 1480 1481 1482 1483 1484
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1485
	u8         reserved_at_40[0xc0];
1486 1487 1488 1489 1490 1491 1492 1493 1494

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1495
	u8         reserved_at_180[0xc0];
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1521
	u8         reserved_at_3c0[0x400];
1522 1523 1524 1525 1526 1527 1528
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1529
	u8         reserved_at_40[0x780];
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1597
	u8         reserved_at_400[0x3c0];
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1685
	u8         reserved_at_540[0x280];
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1741
	u8         reserved_at_340[0x480];
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1821
	u8         reserved_at_4c0[0x300];
1822 1823
};

1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
	u8         life_time_counter_high[0x20];

	u8         life_time_counter_low[0x20];

	u8         rx_errors[0x20];

	u8         tx_errors[0x20];

	u8         l0_to_recovery_eieos[0x20];

	u8         l0_to_recovery_ts[0x20];

	u8         l0_to_recovery_framing[0x20];

	u8         l0_to_recovery_retrain[0x20];

	u8         crc_error_dllp[0x20];

	u8         crc_error_tlp[0x20];

	u8         reserved_at_140[0x680];
};

1848 1849 1850
struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1851
	u8         reserved_at_20[0xc0];
1852 1853 1854
};

struct mlx5_ifc_stall_vl_event_bits {
1855
	u8         reserved_at_0[0x18];
1856
	u8         port_num[0x1];
1857
	u8         reserved_at_19[0x3];
1858 1859
	u8         vl[0x4];

1860
	u8         reserved_at_20[0xa0];
1861 1862 1863 1864
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1865
	u8         reserved_at_8[0x8];
1866
	u8         congestion_level[0x8];
1867
	u8         reserved_at_18[0x8];
1868

1869
	u8         reserved_at_20[0xa0];
1870 1871 1872
};

struct mlx5_ifc_gpio_event_bits {
1873
	u8         reserved_at_0[0x60];
1874 1875 1876 1877 1878

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1879
	u8         reserved_at_a0[0x40];
1880 1881 1882
};

struct mlx5_ifc_port_state_change_event_bits {
1883
	u8         reserved_at_0[0x40];
1884 1885

	u8         port_num[0x4];
1886
	u8         reserved_at_44[0x1c];
1887

1888
	u8         reserved_at_60[0x80];
1889 1890 1891
};

struct mlx5_ifc_dropped_packet_logged_bits {
1892
	u8         reserved_at_0[0xe0];
1893 1894 1895 1896 1897 1898 1899 1900
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1901
	u8         reserved_at_0[0x8];
1902 1903
	u8         cqn[0x18];

1904
	u8         reserved_at_20[0x20];
1905

1906
	u8         reserved_at_40[0x18];
1907 1908
	u8         syndrome[0x8];

1909
	u8         reserved_at_60[0x80];
1910 1911 1912 1913 1914 1915 1916
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1917
	u8         reserved_at_40[0x10];
1918 1919 1920 1921 1922 1923
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1924
	u8         reserved_at_c0[0x5];
1925 1926 1927 1928 1929 1930 1931 1932 1933
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1934
	u8         reserved_at_20[0x10];
1935 1936
	u8         wqe_index[0x10];

1937
	u8         reserved_at_40[0x10];
1938 1939
	u8         len[0x10];

1940
	u8         reserved_at_60[0x60];
1941

1942
	u8         reserved_at_c0[0x5];
1943 1944 1945 1946 1947 1948 1949
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1950
	u8         reserved_at_0[0xa0];
1951 1952

	u8         type[0x8];
1953
	u8         reserved_at_a8[0x18];
1954

1955
	u8         reserved_at_c0[0x8];
1956 1957 1958 1959
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1960
	u8         reserved_at_0[0xc0];
1961

1962
	u8         reserved_at_c0[0x8];
1963 1964 1965 1966
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1967
	u8         reserved_at_0[0xc0];
1968

1969
	u8         reserved_at_c0[0x8];
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
2042
	u8         lag_tx_port_affinity[0x4];
2043
	u8         st[0x8];
2044
	u8         reserved_at_10[0x3];
2045
	u8         pm_state[0x2];
2046
	u8         reserved_at_15[0x7];
2047
	u8         end_padding_mode[0x2];
2048
	u8         reserved_at_1e[0x2];
2049 2050 2051 2052 2053

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
2054
	u8         reserved_at_24[0x1];
2055
	u8         drain_sigerr[0x1];
2056
	u8         reserved_at_26[0x2];
2057 2058 2059 2060
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
2061
	u8         reserved_at_48[0x1];
2062 2063 2064 2065
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
2066
	u8         reserved_at_55[0x6];
2067
	u8         rlky[0x1];
2068
	u8         ulp_stateless_offload_mode[0x4];
2069 2070 2071 2072

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

2073
	u8         reserved_at_80[0x8];
2074 2075
	u8         user_index[0x18];

2076
	u8         reserved_at_a0[0x3];
2077 2078 2079 2080 2081 2082 2083 2084
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
2085
	u8         reserved_at_384[0x4];
2086
	u8         log_sra_max[0x3];
2087
	u8         reserved_at_38b[0x2];
2088 2089
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
2090
	u8         reserved_at_393[0x1];
2091 2092 2093
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
2094
	u8         reserved_at_39b[0x5];
2095

2096
	u8         reserved_at_3a0[0x20];
2097

2098
	u8         reserved_at_3c0[0x8];
2099 2100
	u8         next_send_psn[0x18];

2101
	u8         reserved_at_3e0[0x8];
2102 2103
	u8         cqn_snd[0x18];

2104 2105 2106 2107
	u8         reserved_at_400[0x8];
	u8         deth_sqpn[0x18];

	u8         reserved_at_420[0x20];
2108

2109
	u8         reserved_at_440[0x8];
2110 2111
	u8         last_acked_psn[0x18];

2112
	u8         reserved_at_460[0x8];
2113 2114
	u8         ssn[0x18];

2115
	u8         reserved_at_480[0x8];
2116
	u8         log_rra_max[0x3];
2117
	u8         reserved_at_48b[0x1];
2118 2119 2120 2121
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
2122
	u8         reserved_at_493[0x1];
2123
	u8         page_offset[0x6];
2124
	u8         reserved_at_49a[0x3];
2125 2126 2127 2128
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

2129
	u8         reserved_at_4a0[0x3];
2130 2131 2132
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

2133
	u8         reserved_at_4c0[0x8];
2134 2135
	u8         xrcd[0x18];

2136
	u8         reserved_at_4e0[0x8];
2137 2138 2139 2140 2141 2142
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

2143
	u8         reserved_at_560[0x5];
2144
	u8         rq_type[0x3];
S
Saeed Mahameed 已提交
2145
	u8         srqn_rmpn_xrqn[0x18];
2146

2147
	u8         reserved_at_580[0x8];
2148 2149 2150 2151 2152 2153 2154 2155 2156
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

2157
	u8         reserved_at_600[0x20];
2158

2159
	u8         reserved_at_620[0xf];
2160 2161 2162 2163 2164 2165
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

2166
	u8         reserved_at_680[0xc0];
2167 2168 2169 2170 2171
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

2172
	u8         reserved_at_80[0x3];
2173 2174 2175 2176 2177 2178
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2179
	u8         reserved_at_c0[0x14];
2180 2181 2182
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2183
	u8         reserved_at_e0[0x20];
2184 2185 2186 2187 2188 2189 2190 2191 2192
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2193
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2194
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2195
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
S
Saeed Mahameed 已提交
2196
	struct mlx5_ifc_qos_cap_bits qos_cap;
2197
	u8         reserved_at_0[0x8000];
2198 2199 2200 2201 2202 2203
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2204
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2205 2206
	MLX5_FLOW_CONTEXT_ACTION_ENCAP     = 0x10,
	MLX5_FLOW_CONTEXT_ACTION_DECAP     = 0x20,
2207
	MLX5_FLOW_CONTEXT_ACTION_MOD_HDR   = 0x40,
2208 2209 2210
};

struct mlx5_ifc_flow_context_bits {
2211
	u8         reserved_at_0[0x20];
2212 2213 2214

	u8         group_id[0x20];

2215
	u8         reserved_at_40[0x8];
2216 2217
	u8         flow_tag[0x18];

2218
	u8         reserved_at_60[0x10];
2219 2220
	u8         action[0x10];

2221
	u8         reserved_at_80[0x8];
2222 2223
	u8         destination_list_size[0x18];

2224 2225 2226
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

2227 2228
	u8         encap_id[0x20];

2229 2230 2231
	u8         modify_header_id[0x20];

	u8         reserved_at_100[0x100];
2232 2233 2234

	struct mlx5_ifc_fte_match_param_bits match_value;

2235
	u8         reserved_at_1200[0x600];
2236

2237
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2248
	u8         reserved_at_8[0x18];
2249 2250 2251

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2252
	u8         reserved_at_22[0x1];
2253 2254 2255 2256 2257 2258
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2259
	u8         reserved_at_46[0x2];
2260 2261
	u8         cqn[0x18];

2262
	u8         reserved_at_60[0x20];
2263 2264

	u8         user_index_equal_xrc_srqn[0x1];
2265
	u8         reserved_at_81[0x1];
2266 2267 2268
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2269
	u8         reserved_at_a0[0x20];
2270

2271
	u8         reserved_at_c0[0x8];
2272 2273 2274 2275 2276
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2277
	u8         reserved_at_100[0x40];
2278 2279 2280 2281

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2282
	u8         reserved_at_17e[0x2];
2283

2284
	u8         reserved_at_180[0x80];
2285 2286 2287 2288 2289 2290 2291 2292 2293
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2294 2295 2296 2297 2298
	u8         strict_lag_tx_port_affinity[0x1];
	u8         reserved_at_1[0x3];
	u8         lag_tx_port_affinity[0x04];

	u8         reserved_at_8[0x4];
2299
	u8         prio[0x4];
2300
	u8         reserved_at_10[0x10];
2301

2302
	u8         reserved_at_20[0x100];
2303

2304
	u8         reserved_at_120[0x8];
2305 2306
	u8         transport_domain[0x18];

2307 2308 2309
	u8         reserved_at_140[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_160[0x3a0];
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2323 2324 2325
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2326 2327 2328 2329 2330 2331 2332 2333
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2334
	u8         reserved_at_0[0x20];
2335 2336

	u8         disp_type[0x4];
2337
	u8         reserved_at_24[0x1c];
2338

2339
	u8         reserved_at_40[0x40];
2340

2341
	u8         reserved_at_80[0x4];
2342 2343 2344 2345
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2346
	u8         reserved_at_a0[0x40];
2347

2348
	u8         reserved_at_e0[0x8];
2349 2350 2351
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2352
	u8         reserved_at_101[0x1];
2353
	u8         tunneled_offload_en[0x1];
2354
	u8         reserved_at_103[0x5];
2355 2356 2357
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2358
	u8         reserved_at_124[0x2];
2359 2360 2361 2362 2363 2364 2365 2366 2367
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2368
	u8         reserved_at_2c0[0x4c0];
2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2379
	u8         reserved_at_8[0x18];
2380 2381 2382

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2383
	u8         reserved_at_22[0x1];
2384
	u8         rlky[0x1];
2385
	u8         reserved_at_24[0x1];
2386 2387 2388 2389
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2390
	u8         reserved_at_46[0x2];
2391 2392
	u8         cqn[0x18];

2393
	u8         reserved_at_60[0x20];
2394

2395
	u8         reserved_at_80[0x2];
2396
	u8         log_page_size[0x6];
2397
	u8         reserved_at_88[0x18];
2398

2399
	u8         reserved_at_a0[0x20];
2400

2401
	u8         reserved_at_c0[0x8];
2402 2403 2404 2405 2406
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2407
	u8         reserved_at_100[0x40];
2408

2409
	u8         dbr_addr[0x40];
2410

2411
	u8         reserved_at_180[0x80];
2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2425 2426
	u8         reserved_at_4[0x1];
	u8	   min_wqe_inline_mode[0x3];
2427
	u8         state[0x4];
2428 2429
	u8         reg_umr[0x1];
	u8         reserved_at_d[0x13];
2430

2431
	u8         reserved_at_20[0x8];
2432 2433
	u8         user_index[0x18];

2434
	u8         reserved_at_40[0x8];
2435 2436
	u8         cqn[0x18];

S
Saeed Mahameed 已提交
2437
	u8         reserved_at_60[0x90];
2438

S
Saeed Mahameed 已提交
2439
	u8         packet_pacing_rate_limit_index[0x10];
2440
	u8         tis_lst_sz[0x10];
2441
	u8         reserved_at_110[0x10];
2442

2443
	u8         reserved_at_120[0x40];
2444

2445
	u8         reserved_at_160[0x8];
2446 2447 2448 2449 2450
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
enum {
	SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
};

struct mlx5_ifc_scheduling_context_bits {
	u8         element_type[0x8];
	u8         reserved_at_8[0x18];

	u8         element_attributes[0x20];

	u8         parent_element_id[0x20];

	u8         reserved_at_60[0x40];

	u8         bw_share[0x20];

	u8         max_average_bw[0x20];

	u8         reserved_at_e0[0x120];
};

2475
struct mlx5_ifc_rqtc_bits {
2476
	u8         reserved_at_0[0xa0];
2477

2478
	u8         reserved_at_a0[0x10];
2479 2480
	u8         rqt_max_size[0x10];

2481
	u8         reserved_at_c0[0x10];
2482 2483
	u8         rqt_actual_size[0x10];

2484
	u8         reserved_at_e0[0x6a0];
2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2502 2503
	u8         reserved_at_1[0x1];
	u8         scatter_fcs[0x1];
2504 2505 2506
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2507
	u8         reserved_at_c[0x1];
2508
	u8         flush_in_error_en[0x1];
2509
	u8         reserved_at_e[0x12];
2510

2511
	u8         reserved_at_20[0x8];
2512 2513
	u8         user_index[0x18];

2514
	u8         reserved_at_40[0x8];
2515 2516 2517
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2518
	u8         reserved_at_68[0x18];
2519

2520
	u8         reserved_at_80[0x8];
2521 2522
	u8         rmpn[0x18];

2523
	u8         reserved_at_a0[0xe0];
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2534
	u8         reserved_at_0[0x8];
2535
	u8         state[0x4];
2536
	u8         reserved_at_c[0x14];
2537 2538

	u8         basic_cyclic_rcv_wqe[0x1];
2539
	u8         reserved_at_21[0x1f];
2540

2541
	u8         reserved_at_40[0x140];
2542 2543 2544 2545 2546

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2547 2548 2549
	u8         reserved_at_0[0x5];
	u8         min_wqe_inline_mode[0x3];
	u8         reserved_at_8[0x17];
2550 2551
	u8         roce_en[0x1];

2552
	u8         arm_change_event[0x1];
2553
	u8         reserved_at_21[0x1a];
2554 2555 2556 2557 2558
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2559

2560
	u8         reserved_at_40[0xf0];
2561 2562 2563

	u8         mtu[0x10];

2564 2565 2566 2567
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2568
	u8         reserved_at_200[0x140];
2569
	u8         qkey_violation_counter[0x10];
2570
	u8         reserved_at_350[0x430];
2571 2572 2573 2574

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2575
	u8         reserved_at_783[0x2];
2576
	u8         allowed_list_type[0x3];
2577
	u8         reserved_at_788[0xc];
2578 2579 2580 2581
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2582
	u8         reserved_at_7e0[0x20];
2583 2584 2585 2586 2587 2588 2589 2590

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
2591
	MLX5_MKC_ACCESS_MODE_KSM   = 0x3,
2592 2593 2594
};

struct mlx5_ifc_mkc_bits {
2595
	u8         reserved_at_0[0x1];
2596
	u8         free[0x1];
2597
	u8         reserved_at_2[0xd];
2598 2599 2600 2601 2602 2603 2604 2605
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2606
	u8         reserved_at_18[0x8];
2607 2608 2609 2610

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2611
	u8         reserved_at_40[0x20];
2612 2613 2614 2615

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2616
	u8         reserved_at_63[0x2];
2617
	u8         expected_sigerr_count[0x1];
2618
	u8         reserved_at_66[0x1];
2619 2620 2621 2622 2623 2624 2625 2626 2627
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2628
	u8         reserved_at_120[0x80];
2629 2630 2631

	u8         translations_octword_size[0x20];

2632
	u8         reserved_at_1c0[0x1b];
2633 2634
	u8         log_page_size[0x5];

2635
	u8         reserved_at_1e0[0x20];
2636 2637 2638
};

struct mlx5_ifc_pkey_bits {
2639
	u8         reserved_at_0[0x10];
2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2650
	u8         reserved_at_20[0xe0];
2651 2652 2653 2654 2655

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2656
	u8         reserved_at_104[0xc];
2657 2658 2659
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2660 2661
	u8         vport_state[0x4];

2662
	u8         reserved_at_120[0x20];
2663 2664

	u8         system_image_guid[0x40];
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2678
	u8         reserved_at_280[0x80];
2679 2680

	u8         lid[0x10];
2681
	u8         reserved_at_310[0x4];
2682 2683 2684 2685 2686 2687
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2688
	u8         reserved_at_334[0xc];
2689 2690 2691 2692

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2693
	u8         reserved_at_360[0xca0];
2694 2695
};

2696
struct mlx5_ifc_esw_vport_context_bits {
2697
	u8         reserved_at_0[0x3];
2698 2699 2700 2701
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2702
	u8         reserved_at_8[0x18];
2703

2704
	u8         reserved_at_20[0x20];
2705 2706 2707 2708 2709 2710 2711 2712

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2713
	u8         reserved_at_60[0x7a0];
2714 2715
};

2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2728
	u8         reserved_at_4[0x9];
2729 2730
	u8         ec[0x1];
	u8         oi[0x1];
2731
	u8         reserved_at_f[0x5];
2732
	u8         st[0x4];
2733
	u8         reserved_at_18[0x8];
2734

2735
	u8         reserved_at_20[0x20];
2736

2737
	u8         reserved_at_40[0x14];
2738
	u8         page_offset[0x6];
2739
	u8         reserved_at_5a[0x6];
2740

2741
	u8         reserved_at_60[0x3];
2742 2743 2744
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2745
	u8         reserved_at_80[0x20];
2746

2747
	u8         reserved_at_a0[0x18];
2748 2749
	u8         intr[0x8];

2750
	u8         reserved_at_c0[0x3];
2751
	u8         log_page_size[0x5];
2752
	u8         reserved_at_c8[0x18];
2753

2754
	u8         reserved_at_e0[0x60];
2755

2756
	u8         reserved_at_140[0x8];
2757 2758
	u8         consumer_counter[0x18];

2759
	u8         reserved_at_160[0x8];
2760 2761
	u8         producer_counter[0x18];

2762
	u8         reserved_at_180[0x80];
2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2786
	u8         reserved_at_0[0x4];
2787
	u8         state[0x4];
2788
	u8         reserved_at_8[0x18];
2789

2790
	u8         reserved_at_20[0x8];
2791 2792
	u8         user_index[0x18];

2793
	u8         reserved_at_40[0x8];
2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2805
	u8         reserved_at_73[0xd];
2806

2807
	u8         reserved_at_80[0x8];
2808
	u8         cs_res[0x8];
2809
	u8         reserved_at_90[0x3];
2810
	u8         min_rnr_nak[0x5];
2811
	u8         reserved_at_98[0x8];
2812

2813
	u8         reserved_at_a0[0x8];
S
Saeed Mahameed 已提交
2814
	u8         srqn_xrqn[0x18];
2815

2816
	u8         reserved_at_c0[0x8];
2817 2818 2819
	u8         pd[0x18];

	u8         tclass[0x8];
2820
	u8         reserved_at_e8[0x4];
2821 2822 2823 2824
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2825
	u8         reserved_at_140[0x5];
2826 2827 2828 2829
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2830
	u8         reserved_at_160[0x8];
2831
	u8         my_addr_index[0x8];
2832
	u8         reserved_at_170[0x8];
2833 2834 2835 2836
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2837
	u8         reserved_at_1a0[0x14];
2838 2839 2840 2841 2842
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2843
	u8         reserved_at_1c0[0x40];
2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

2863 2864 2865
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
S
Saeed Mahameed 已提交
2866
	MLX5_CQ_PERIOD_NUM_MODES
2867 2868
};

2869 2870
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2871
	u8         reserved_at_4[0x4];
2872 2873
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2874
	u8         reserved_at_c[0x1];
2875 2876
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2877 2878
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
2879 2880
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2881
	u8         reserved_at_18[0x8];
2882

2883
	u8         reserved_at_20[0x20];
2884

2885
	u8         reserved_at_40[0x14];
2886
	u8         page_offset[0x6];
2887
	u8         reserved_at_5a[0x6];
2888

2889
	u8         reserved_at_60[0x3];
2890 2891 2892
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2893
	u8         reserved_at_80[0x4];
2894 2895 2896
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2897
	u8         reserved_at_a0[0x18];
2898 2899
	u8         c_eqn[0x8];

2900
	u8         reserved_at_c0[0x3];
2901
	u8         log_page_size[0x5];
2902
	u8         reserved_at_c8[0x18];
2903

2904
	u8         reserved_at_e0[0x20];
2905

2906
	u8         reserved_at_100[0x8];
2907 2908
	u8         last_notified_index[0x18];

2909
	u8         reserved_at_120[0x8];
2910 2911
	u8         last_solicit_index[0x18];

2912
	u8         reserved_at_140[0x8];
2913 2914
	u8         consumer_counter[0x18];

2915
	u8         reserved_at_160[0x8];
2916 2917
	u8         producer_counter[0x18];

2918
	u8         reserved_at_180[0x40];
2919 2920 2921 2922 2923 2924 2925 2926

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2927
	u8         reserved_at_0[0x800];
2928 2929 2930
};

struct mlx5_ifc_query_adapter_param_block_bits {
2931
	u8         reserved_at_0[0xc0];
2932

2933
	u8         reserved_at_c0[0x8];
2934 2935
	u8         ieee_vendor_id[0x18];

2936
	u8         reserved_at_e0[0x10];
2937 2938 2939 2940 2941 2942 2943
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

S
Saeed Mahameed 已提交
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986
enum {
	MLX5_XRQC_STATE_GOOD   = 0x0,
	MLX5_XRQC_STATE_ERROR  = 0x1,
};

enum {
	MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
	MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
};

enum {
	MLX5_XRQC_OFFLOAD_RNDV = 0x1,
};

struct mlx5_ifc_tag_matching_topology_context_bits {
	u8         log_matching_list_sz[0x4];
	u8         reserved_at_4[0xc];
	u8         append_next_index[0x10];

	u8         sw_phase_cnt[0x10];
	u8         hw_phase_cnt[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_xrqc_bits {
	u8         state[0x4];
	u8         rlkey[0x1];
	u8         reserved_at_5[0xf];
	u8         topology[0x4];
	u8         reserved_at_18[0x4];
	u8         offload[0x4];

	u8         reserved_at_20[0x8];
	u8         user_index[0x18];

	u8         reserved_at_40[0x8];
	u8         cqn[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;

2987
	u8         reserved_at_180[0x880];
S
Saeed Mahameed 已提交
2988 2989 2990 2991

	struct mlx5_ifc_wq_bits wq;
};

2992 2993 2994
union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
2995
	u8         reserved_at_0[0x20];
2996 2997 2998 2999 3000 3001
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
3002
	u8         reserved_at_0[0x20];
3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
3013
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
3014
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
3015
	struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
3016
	u8         reserved_at_0[0x7c0];
3017 3018
};

3019 3020 3021 3022 3023
union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
	u8         reserved_at_0[0x7c0];
};

3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
3037
	u8         reserved_at_0[0xe0];
3038 3039 3040
};

struct mlx5_ifc_health_buffer_bits {
3041
	u8         reserved_at_0[0x100];
3042 3043 3044 3045 3046

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

3047
	u8         reserved_at_140[0x40];
3048 3049 3050 3051 3052

	u8         fw_version[0x20];

	u8         hw_id[0x20];

3053
	u8         reserved_at_1c0[0x20];
3054 3055 3056 3057 3058 3059 3060 3061

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
3062
	u8         reserved_at_1[0x7];
3063
	u8         port[0x8];
3064
	u8         reserved_at_10[0x10];
3065

3066
	u8         reserved_at_20[0x60];
3067 3068
};

3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091
struct mlx5_ifc_vport_tc_element_bits {
	u8         traffic_class[0x4];
	u8         reserved_at_4[0xc];
	u8         vport_number[0x10];
};

struct mlx5_ifc_vport_element_bits {
	u8         reserved_at_0[0x10];
	u8         vport_number[0x10];
};

enum {
	TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
	TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
	TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
};

struct mlx5_ifc_tsar_element_bits {
	u8         reserved_at_0[0x8];
	u8         tsar_type[0x8];
	u8         reserved_at_10[0x10];
};

3092 3093
struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
3094
	u8         reserved_at_8[0x18];
3095 3096 3097

	u8         syndrome[0x20];

3098
	u8         reserved_at_40[0x40];
3099 3100 3101 3102 3103 3104 3105 3106 3107
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
	MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
3108
	u8         reserved_at_10[0x10];
3109

3110
	u8         reserved_at_20[0x10];
3111 3112
	u8         op_mod[0x10];

3113
	u8         reserved_at_40[0x10];
3114 3115
	u8         profile[0x10];

3116
	u8         reserved_at_60[0x20];
3117 3118 3119 3120
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
3121
	u8         reserved_at_8[0x18];
3122 3123 3124

	u8         syndrome[0x20];

3125
	u8         reserved_at_40[0x40];
3126 3127 3128 3129
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
3130
	u8         reserved_at_10[0x10];
3131

3132
	u8         reserved_at_20[0x10];
3133 3134
	u8         op_mod[0x10];

3135
	u8         reserved_at_40[0x8];
3136 3137
	u8         qpn[0x18];

3138
	u8         reserved_at_60[0x20];
3139 3140 3141

	u8         opt_param_mask[0x20];

3142
	u8         reserved_at_a0[0x20];
3143 3144 3145

	struct mlx5_ifc_qpc_bits qpc;

3146
	u8         reserved_at_800[0x80];
3147 3148 3149 3150
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
3151
	u8         reserved_at_8[0x18];
3152 3153 3154

	u8         syndrome[0x20];

3155
	u8         reserved_at_40[0x40];
3156 3157 3158 3159
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
3160
	u8         reserved_at_10[0x10];
3161

3162
	u8         reserved_at_20[0x10];
3163 3164
	u8         op_mod[0x10];

3165
	u8         reserved_at_40[0x8];
3166 3167
	u8         qpn[0x18];

3168
	u8         reserved_at_60[0x20];
3169 3170 3171

	u8         opt_param_mask[0x20];

3172
	u8         reserved_at_a0[0x20];
3173 3174 3175

	struct mlx5_ifc_qpc_bits qpc;

3176
	u8         reserved_at_800[0x80];
3177 3178 3179 3180
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
3181
	u8         reserved_at_8[0x18];
3182 3183 3184

	u8         syndrome[0x20];

3185
	u8         reserved_at_40[0x40];
3186 3187 3188 3189
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
3190
	u8         reserved_at_10[0x10];
3191

3192
	u8         reserved_at_20[0x10];
3193 3194 3195
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3196
	u8         reserved_at_50[0x10];
3197

3198
	u8         reserved_at_60[0x20];
3199 3200 3201 3202 3203 3204

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
3205
	u8         reserved_at_8[0x18];
3206 3207 3208

	u8         syndrome[0x20];

3209
	u8         reserved_at_40[0x40];
3210 3211 3212 3213 3214 3215 3216 3217 3218
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
3219
	u8         reserved_at_10[0x10];
3220

3221
	u8         reserved_at_20[0x10];
3222 3223
	u8         op_mod[0x10];

3224
	u8         reserved_at_40[0x20];
3225

3226
	u8         reserved_at_60[0x6];
3227
	u8         demux_mode[0x2];
3228
	u8         reserved_at_68[0x18];
3229 3230 3231 3232
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
3233
	u8         reserved_at_8[0x18];
3234 3235 3236

	u8         syndrome[0x20];

3237
	u8         reserved_at_40[0x40];
3238 3239 3240 3241
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
3242
	u8         reserved_at_10[0x10];
3243

3244
	u8         reserved_at_20[0x10];
3245 3246
	u8         op_mod[0x10];

3247
	u8         reserved_at_40[0x60];
3248

3249
	u8         reserved_at_a0[0x8];
3250 3251
	u8         table_index[0x18];

3252
	u8         reserved_at_c0[0x20];
3253

3254
	u8         reserved_at_e0[0x13];
3255 3256 3257 3258 3259
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3260
	u8         reserved_at_140[0xc0];
3261 3262 3263 3264
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
3265
	u8         reserved_at_8[0x18];
3266 3267 3268

	u8         syndrome[0x20];

3269
	u8         reserved_at_40[0x40];
3270 3271 3272 3273
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
3274
	u8         reserved_at_10[0x10];
3275

3276
	u8         reserved_at_20[0x10];
3277 3278
	u8         op_mod[0x10];

3279
	u8         reserved_at_40[0x10];
3280 3281
	u8         current_issi[0x10];

3282
	u8         reserved_at_60[0x20];
3283 3284 3285 3286
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
3287
	u8         reserved_at_8[0x18];
3288 3289 3290

	u8         syndrome[0x20];

3291
	u8         reserved_at_40[0x40];
3292 3293 3294 3295
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
3296
	u8         reserved_at_10[0x10];
3297

3298
	u8         reserved_at_20[0x10];
3299 3300
	u8         op_mod[0x10];

3301
	u8         reserved_at_40[0x40];
3302 3303 3304 3305

	union mlx5_ifc_hca_cap_union_bits capability;
};

3306 3307 3308 3309 3310 3311 3312
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3313 3314
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3315
	u8         reserved_at_8[0x18];
3316 3317 3318

	u8         syndrome[0x20];

3319
	u8         reserved_at_40[0x40];
3320 3321 3322 3323
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3324
	u8         reserved_at_10[0x10];
3325

3326
	u8         reserved_at_20[0x10];
3327 3328
	u8         op_mod[0x10];

3329 3330 3331 3332 3333
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3334 3335

	u8         table_type[0x8];
3336
	u8         reserved_at_88[0x18];
3337

3338
	u8         reserved_at_a0[0x8];
3339 3340
	u8         table_id[0x18];

3341
	u8         reserved_at_c0[0x18];
3342 3343
	u8         modify_enable_mask[0x8];

3344
	u8         reserved_at_e0[0x20];
3345 3346 3347

	u8         flow_index[0x20];

3348
	u8         reserved_at_120[0xe0];
3349 3350 3351 3352 3353 3354

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3355
	u8         reserved_at_8[0x18];
3356 3357 3358

	u8         syndrome[0x20];

3359
	u8         reserved_at_40[0x40];
3360 3361 3362 3363
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3364
	u8         reserved_at_10[0x10];
3365

3366
	u8         reserved_at_20[0x10];
3367 3368
	u8         op_mod[0x10];

3369
	u8         reserved_at_40[0x8];
3370 3371
	u8         qpn[0x18];

3372
	u8         reserved_at_60[0x20];
3373 3374 3375

	u8         opt_param_mask[0x20];

3376
	u8         reserved_at_a0[0x20];
3377 3378 3379

	struct mlx5_ifc_qpc_bits qpc;

3380
	u8         reserved_at_800[0x80];
3381 3382 3383 3384
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3385
	u8         reserved_at_8[0x18];
3386 3387 3388

	u8         syndrome[0x20];

3389
	u8         reserved_at_40[0x40];
3390 3391 3392 3393
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3394
	u8         reserved_at_10[0x10];
3395

3396
	u8         reserved_at_20[0x10];
3397 3398
	u8         op_mod[0x10];

3399
	u8         reserved_at_40[0x8];
3400 3401
	u8         qpn[0x18];

3402
	u8         reserved_at_60[0x20];
3403 3404 3405

	u8         opt_param_mask[0x20];

3406
	u8         reserved_at_a0[0x20];
3407 3408 3409

	struct mlx5_ifc_qpc_bits qpc;

3410
	u8         reserved_at_800[0x80];
3411 3412 3413 3414
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3415
	u8         reserved_at_8[0x18];
3416 3417 3418

	u8         syndrome[0x20];

3419
	u8         reserved_at_40[0x40];
3420 3421 3422 3423
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3424
	u8         reserved_at_10[0x10];
3425

3426
	u8         reserved_at_20[0x10];
3427 3428
	u8         op_mod[0x10];

3429
	u8         reserved_at_40[0x8];
3430 3431
	u8         qpn[0x18];

3432
	u8         reserved_at_60[0x20];
3433 3434 3435

	u8         opt_param_mask[0x20];

3436
	u8         reserved_at_a0[0x20];
3437 3438 3439

	struct mlx5_ifc_qpc_bits qpc;

3440
	u8         reserved_at_800[0x80];
3441 3442
};

S
Saeed Mahameed 已提交
3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466
struct mlx5_ifc_query_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

struct mlx5_ifc_query_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

3467 3468
struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3469
	u8         reserved_at_8[0x18];
3470 3471 3472

	u8         syndrome[0x20];

3473
	u8         reserved_at_40[0x40];
3474 3475 3476

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3477
	u8         reserved_at_280[0x600];
3478 3479 3480 3481 3482 3483

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3484
	u8         reserved_at_10[0x10];
3485

3486
	u8         reserved_at_20[0x10];
3487 3488
	u8         op_mod[0x10];

3489
	u8         reserved_at_40[0x8];
3490 3491
	u8         xrc_srqn[0x18];

3492
	u8         reserved_at_60[0x20];
3493 3494 3495 3496 3497 3498 3499 3500 3501
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3502
	u8         reserved_at_8[0x18];
3503 3504 3505

	u8         syndrome[0x20];

3506
	u8         reserved_at_40[0x20];
3507

3508
	u8         reserved_at_60[0x18];
3509 3510 3511 3512 3513 3514
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3515
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3516 3517 3518 3519
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3520
	u8         reserved_at_10[0x10];
3521

3522
	u8         reserved_at_20[0x10];
3523 3524 3525
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3526
	u8         reserved_at_41[0xf];
3527 3528
	u8         vport_number[0x10];

3529
	u8         reserved_at_60[0x20];
3530 3531 3532 3533
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3534
	u8         reserved_at_8[0x18];
3535 3536 3537

	u8         syndrome[0x20];

3538
	u8         reserved_at_40[0x40];
3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3564
	u8         reserved_at_680[0xa00];
3565 3566 3567 3568 3569 3570 3571 3572
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3573
	u8         reserved_at_10[0x10];
3574

3575
	u8         reserved_at_20[0x10];
3576 3577 3578
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3579 3580
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3581 3582
	u8         vport_number[0x10];

3583
	u8         reserved_at_60[0x60];
3584 3585

	u8         clear[0x1];
3586
	u8         reserved_at_c1[0x1f];
3587

3588
	u8         reserved_at_e0[0x20];
3589 3590 3591 3592
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3593
	u8         reserved_at_8[0x18];
3594 3595 3596

	u8         syndrome[0x20];

3597
	u8         reserved_at_40[0x40];
3598 3599 3600 3601 3602 3603

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3604
	u8         reserved_at_10[0x10];
3605

3606
	u8         reserved_at_20[0x10];
3607 3608
	u8         op_mod[0x10];

3609
	u8         reserved_at_40[0x8];
3610 3611
	u8         tisn[0x18];

3612
	u8         reserved_at_60[0x20];
3613 3614 3615 3616
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3617
	u8         reserved_at_8[0x18];
3618 3619 3620

	u8         syndrome[0x20];

3621
	u8         reserved_at_40[0xc0];
3622 3623 3624 3625 3626 3627

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3628
	u8         reserved_at_10[0x10];
3629

3630
	u8         reserved_at_20[0x10];
3631 3632
	u8         op_mod[0x10];

3633
	u8         reserved_at_40[0x8];
3634 3635
	u8         tirn[0x18];

3636
	u8         reserved_at_60[0x20];
3637 3638 3639 3640
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3641
	u8         reserved_at_8[0x18];
3642 3643 3644

	u8         syndrome[0x20];

3645
	u8         reserved_at_40[0x40];
3646 3647 3648

	struct mlx5_ifc_srqc_bits srq_context_entry;

3649
	u8         reserved_at_280[0x600];
3650 3651 3652 3653 3654 3655

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3656
	u8         reserved_at_10[0x10];
3657

3658
	u8         reserved_at_20[0x10];
3659 3660
	u8         op_mod[0x10];

3661
	u8         reserved_at_40[0x8];
3662 3663
	u8         srqn[0x18];

3664
	u8         reserved_at_60[0x20];
3665 3666 3667 3668
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3669
	u8         reserved_at_8[0x18];
3670 3671 3672

	u8         syndrome[0x20];

3673
	u8         reserved_at_40[0xc0];
3674 3675 3676 3677 3678 3679

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3680
	u8         reserved_at_10[0x10];
3681

3682
	u8         reserved_at_20[0x10];
3683 3684
	u8         op_mod[0x10];

3685
	u8         reserved_at_40[0x8];
3686 3687
	u8         sqn[0x18];

3688
	u8         reserved_at_60[0x20];
3689 3690 3691 3692
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3693
	u8         reserved_at_8[0x18];
3694 3695 3696

	u8         syndrome[0x20];

3697
	u8         dump_fill_mkey[0x20];
3698 3699

	u8         resd_lkey[0x20];
3700 3701 3702 3703

	u8         null_mkey[0x20];

	u8         reserved_at_a0[0x60];
3704 3705 3706 3707
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3708
	u8         reserved_at_10[0x10];
3709

3710
	u8         reserved_at_20[0x10];
3711 3712
	u8         op_mod[0x10];

3713
	u8         reserved_at_40[0x40];
3714 3715
};

3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
struct mlx5_ifc_query_scheduling_element_out_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xc0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

enum {
	SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
};

struct mlx5_ifc_query_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

3749 3750
struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3751
	u8         reserved_at_8[0x18];
3752 3753 3754

	u8         syndrome[0x20];

3755
	u8         reserved_at_40[0xc0];
3756 3757 3758 3759 3760 3761

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3762
	u8         reserved_at_10[0x10];
3763

3764
	u8         reserved_at_20[0x10];
3765 3766
	u8         op_mod[0x10];

3767
	u8         reserved_at_40[0x8];
3768 3769
	u8         rqtn[0x18];

3770
	u8         reserved_at_60[0x20];
3771 3772 3773 3774
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3775
	u8         reserved_at_8[0x18];
3776 3777 3778

	u8         syndrome[0x20];

3779
	u8         reserved_at_40[0xc0];
3780 3781 3782 3783 3784 3785

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3786
	u8         reserved_at_10[0x10];
3787

3788
	u8         reserved_at_20[0x10];
3789 3790
	u8         op_mod[0x10];

3791
	u8         reserved_at_40[0x8];
3792 3793
	u8         rqn[0x18];

3794
	u8         reserved_at_60[0x20];
3795 3796 3797 3798
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3799
	u8         reserved_at_8[0x18];
3800 3801 3802

	u8         syndrome[0x20];

3803
	u8         reserved_at_40[0x40];
3804 3805 3806 3807 3808 3809

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3810
	u8         reserved_at_10[0x10];
3811

3812
	u8         reserved_at_20[0x10];
3813 3814 3815
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3816
	u8         reserved_at_50[0x10];
3817

3818
	u8         reserved_at_60[0x20];
3819 3820 3821 3822
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3823
	u8         reserved_at_8[0x18];
3824 3825 3826

	u8         syndrome[0x20];

3827
	u8         reserved_at_40[0xc0];
3828 3829 3830 3831 3832 3833

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3834
	u8         reserved_at_10[0x10];
3835

3836
	u8         reserved_at_20[0x10];
3837 3838
	u8         op_mod[0x10];

3839
	u8         reserved_at_40[0x8];
3840 3841
	u8         rmpn[0x18];

3842
	u8         reserved_at_60[0x20];
3843 3844 3845 3846
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3847
	u8         reserved_at_8[0x18];
3848 3849 3850

	u8         syndrome[0x20];

3851
	u8         reserved_at_40[0x40];
3852 3853 3854

	u8         opt_param_mask[0x20];

3855
	u8         reserved_at_a0[0x20];
3856 3857 3858

	struct mlx5_ifc_qpc_bits qpc;

3859
	u8         reserved_at_800[0x80];
3860 3861 3862 3863 3864 3865

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3866
	u8         reserved_at_10[0x10];
3867

3868
	u8         reserved_at_20[0x10];
3869 3870
	u8         op_mod[0x10];

3871
	u8         reserved_at_40[0x8];
3872 3873
	u8         qpn[0x18];

3874
	u8         reserved_at_60[0x20];
3875 3876 3877 3878
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3879
	u8         reserved_at_8[0x18];
3880 3881 3882

	u8         syndrome[0x20];

3883
	u8         reserved_at_40[0x40];
3884 3885 3886

	u8         rx_write_requests[0x20];

3887
	u8         reserved_at_a0[0x20];
3888 3889 3890

	u8         rx_read_requests[0x20];

3891
	u8         reserved_at_e0[0x20];
3892 3893 3894

	u8         rx_atomic_requests[0x20];

3895
	u8         reserved_at_120[0x20];
3896 3897 3898

	u8         rx_dct_connect[0x20];

3899
	u8         reserved_at_160[0x20];
3900 3901 3902

	u8         out_of_buffer[0x20];

3903
	u8         reserved_at_1a0[0x20];
3904 3905 3906

	u8         out_of_sequence[0x20];

S
Saeed Mahameed 已提交
3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927
	u8         reserved_at_1e0[0x20];

	u8         duplicate_request[0x20];

	u8         reserved_at_220[0x20];

	u8         rnr_nak_retry_err[0x20];

	u8         reserved_at_260[0x20];

	u8         packet_seq_err[0x20];

	u8         reserved_at_2a0[0x20];

	u8         implied_nak_seq_err[0x20];

	u8         reserved_at_2e0[0x20];

	u8         local_ack_timeout_err[0x20];

	u8         reserved_at_320[0x4e0];
3928 3929 3930 3931
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3932
	u8         reserved_at_10[0x10];
3933

3934
	u8         reserved_at_20[0x10];
3935 3936
	u8         op_mod[0x10];

3937
	u8         reserved_at_40[0x80];
3938 3939

	u8         clear[0x1];
3940
	u8         reserved_at_c1[0x1f];
3941

3942
	u8         reserved_at_e0[0x18];
3943 3944 3945 3946 3947
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3948
	u8         reserved_at_8[0x18];
3949 3950 3951

	u8         syndrome[0x20];

3952
	u8         reserved_at_40[0x10];
3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3966
	u8         reserved_at_10[0x10];
3967

3968
	u8         reserved_at_20[0x10];
3969 3970
	u8         op_mod[0x10];

3971
	u8         reserved_at_40[0x10];
3972 3973
	u8         function_id[0x10];

3974
	u8         reserved_at_60[0x20];
3975 3976 3977 3978
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
3979
	u8         reserved_at_8[0x18];
3980 3981 3982

	u8         syndrome[0x20];

3983
	u8         reserved_at_40[0x40];
3984 3985 3986 3987 3988 3989

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
3990
	u8         reserved_at_10[0x10];
3991

3992
	u8         reserved_at_20[0x10];
3993 3994 3995
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3996
	u8         reserved_at_41[0xf];
3997 3998
	u8         vport_number[0x10];

3999
	u8         reserved_at_60[0x5];
4000
	u8         allowed_list_type[0x3];
4001
	u8         reserved_at_68[0x18];
4002 4003 4004 4005
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
4006
	u8         reserved_at_8[0x18];
4007 4008 4009

	u8         syndrome[0x20];

4010
	u8         reserved_at_40[0x40];
4011 4012 4013

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

4014
	u8         reserved_at_280[0x600];
4015 4016 4017 4018 4019 4020 4021 4022

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
4023
	u8         reserved_at_10[0x10];
4024

4025
	u8         reserved_at_20[0x10];
4026 4027
	u8         op_mod[0x10];

4028
	u8         reserved_at_40[0x8];
4029 4030 4031
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
4032
	u8         reserved_at_61[0x1f];
4033 4034 4035 4036
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
4037
	u8         reserved_at_8[0x18];
4038 4039 4040

	u8         syndrome[0x20];

4041
	u8         reserved_at_40[0x40];
4042 4043 4044 4045 4046 4047

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
4048
	u8         reserved_at_10[0x10];
4049

4050
	u8         reserved_at_20[0x10];
4051 4052
	u8         op_mod[0x10];

4053
	u8         reserved_at_40[0x40];
4054 4055 4056 4057
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
4058
	u8         reserved_at_8[0x18];
4059 4060 4061

	u8         syndrome[0x20];

4062
	u8         reserved_at_40[0xa0];
4063

4064
	u8         reserved_at_e0[0x13];
4065 4066 4067 4068 4069
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

4070
	u8         reserved_at_140[0xc0];
4071 4072 4073 4074
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
4075
	u8         reserved_at_10[0x10];
4076

4077
	u8         reserved_at_20[0x10];
4078 4079
	u8         op_mod[0x10];

4080
	u8         reserved_at_40[0x60];
4081

4082
	u8         reserved_at_a0[0x8];
4083 4084
	u8         table_index[0x18];

4085
	u8         reserved_at_c0[0x140];
4086 4087 4088 4089
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
4090
	u8         reserved_at_8[0x18];
4091 4092 4093

	u8         syndrome[0x20];

4094
	u8         reserved_at_40[0x10];
4095 4096
	u8         current_issi[0x10];

4097
	u8         reserved_at_60[0xa0];
4098

4099
	u8         reserved_at_100[76][0x8];
4100 4101 4102 4103 4104
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
4105
	u8         reserved_at_10[0x10];
4106

4107
	u8         reserved_at_20[0x10];
4108 4109
	u8         op_mod[0x10];

4110
	u8         reserved_at_40[0x40];
4111 4112
};

4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131
struct mlx5_ifc_set_driver_version_out_bits {
	u8         status[0x8];
	u8         reserved_0[0x18];

	u8         syndrome[0x20];
	u8         reserved_1[0x40];
};

struct mlx5_ifc_set_driver_version_in_bits {
	u8         opcode[0x10];
	u8         reserved_0[0x10];

	u8         reserved_1[0x10];
	u8         op_mod[0x10];

	u8         reserved_2[0x40];
	u8         driver_version[64][0x8];
};

4132 4133
struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
4134
	u8         reserved_at_8[0x18];
4135 4136 4137

	u8         syndrome[0x20];

4138
	u8         reserved_at_40[0x40];
4139 4140 4141 4142 4143 4144

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
4145
	u8         reserved_at_10[0x10];
4146

4147
	u8         reserved_at_20[0x10];
4148 4149 4150
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4151
	u8         reserved_at_41[0xb];
4152
	u8         port_num[0x4];
4153 4154
	u8         vport_number[0x10];

4155
	u8         reserved_at_60[0x10];
4156 4157 4158
	u8         pkey_index[0x10];
};

4159 4160 4161 4162 4163 4164
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

4165 4166
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
4167
	u8         reserved_at_8[0x18];
4168 4169 4170

	u8         syndrome[0x20];

4171
	u8         reserved_at_40[0x20];
4172 4173

	u8         gids_num[0x10];
4174
	u8         reserved_at_70[0x10];
4175 4176 4177 4178 4179 4180

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
4181
	u8         reserved_at_10[0x10];
4182

4183
	u8         reserved_at_20[0x10];
4184 4185 4186
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4187
	u8         reserved_at_41[0xb];
4188
	u8         port_num[0x4];
4189 4190
	u8         vport_number[0x10];

4191
	u8         reserved_at_60[0x10];
4192 4193 4194 4195 4196
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
4197
	u8         reserved_at_8[0x18];
4198 4199 4200

	u8         syndrome[0x20];

4201
	u8         reserved_at_40[0x40];
4202 4203 4204 4205 4206 4207

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
4208
	u8         reserved_at_10[0x10];
4209

4210
	u8         reserved_at_20[0x10];
4211 4212 4213
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4214
	u8         reserved_at_41[0xb];
4215
	u8         port_num[0x4];
4216 4217
	u8         vport_number[0x10];

4218
	u8         reserved_at_60[0x20];
4219 4220 4221 4222
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
4223
	u8         reserved_at_8[0x18];
4224 4225 4226

	u8         syndrome[0x20];

4227
	u8         reserved_at_40[0x40];
4228 4229 4230 4231 4232 4233

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
4234
	u8         reserved_at_10[0x10];
4235

4236
	u8         reserved_at_20[0x10];
4237 4238
	u8         op_mod[0x10];

4239
	u8         reserved_at_40[0x40];
4240 4241 4242 4243
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
4244
	u8         reserved_at_8[0x18];
4245 4246 4247

	u8         syndrome[0x20];

4248
	u8         reserved_at_40[0x80];
4249

4250
	u8         reserved_at_c0[0x8];
4251
	u8         level[0x8];
4252
	u8         reserved_at_d0[0x8];
4253 4254
	u8         log_size[0x8];

4255
	u8         reserved_at_e0[0x120];
4256 4257 4258 4259
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
4260
	u8         reserved_at_10[0x10];
4261

4262
	u8         reserved_at_20[0x10];
4263 4264
	u8         op_mod[0x10];

4265
	u8         reserved_at_40[0x40];
4266 4267

	u8         table_type[0x8];
4268
	u8         reserved_at_88[0x18];
4269

4270
	u8         reserved_at_a0[0x8];
4271 4272
	u8         table_id[0x18];

4273
	u8         reserved_at_c0[0x140];
4274 4275 4276 4277
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
4278
	u8         reserved_at_8[0x18];
4279 4280 4281

	u8         syndrome[0x20];

4282
	u8         reserved_at_40[0x1c0];
4283 4284 4285 4286 4287 4288

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
4289
	u8         reserved_at_10[0x10];
4290

4291
	u8         reserved_at_20[0x10];
4292 4293
	u8         op_mod[0x10];

4294
	u8         reserved_at_40[0x40];
4295 4296

	u8         table_type[0x8];
4297
	u8         reserved_at_88[0x18];
4298

4299
	u8         reserved_at_a0[0x8];
4300 4301
	u8         table_id[0x18];

4302
	u8         reserved_at_c0[0x40];
4303 4304 4305

	u8         flow_index[0x20];

4306
	u8         reserved_at_120[0xe0];
4307 4308 4309 4310 4311 4312 4313 4314 4315 4316
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
4317
	u8         reserved_at_8[0x18];
4318 4319 4320

	u8         syndrome[0x20];

4321
	u8         reserved_at_40[0xa0];
4322 4323 4324

	u8         start_flow_index[0x20];

4325
	u8         reserved_at_100[0x20];
4326 4327 4328

	u8         end_flow_index[0x20];

4329
	u8         reserved_at_140[0xa0];
4330

4331
	u8         reserved_at_1e0[0x18];
4332 4333 4334 4335
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

4336
	u8         reserved_at_1200[0xe00];
4337 4338 4339 4340
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
4341
	u8         reserved_at_10[0x10];
4342

4343
	u8         reserved_at_20[0x10];
4344 4345
	u8         op_mod[0x10];

4346
	u8         reserved_at_40[0x40];
4347 4348

	u8         table_type[0x8];
4349
	u8         reserved_at_88[0x18];
4350

4351
	u8         reserved_at_a0[0x8];
4352 4353 4354 4355
	u8         table_id[0x18];

	u8         group_id[0x20];

4356
	u8         reserved_at_e0[0x120];
4357 4358
};

4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

	u8         reserved_at_e0[0x10];
	u8         flow_counter_id[0x10];
};

4387 4388
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
4389
	u8         reserved_at_8[0x18];
4390 4391 4392

	u8         syndrome[0x20];

4393
	u8         reserved_at_40[0x40];
4394 4395 4396 4397 4398 4399

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4400
	u8         reserved_at_10[0x10];
4401

4402
	u8         reserved_at_20[0x10];
4403 4404 4405
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4406
	u8         reserved_at_41[0xf];
4407 4408
	u8         vport_number[0x10];

4409
	u8         reserved_at_60[0x20];
4410 4411 4412 4413
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4414
	u8         reserved_at_8[0x18];
4415 4416 4417

	u8         syndrome[0x20];

4418
	u8         reserved_at_40[0x40];
4419 4420 4421
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4422
	u8         reserved_at_0[0x1c];
4423 4424 4425 4426 4427 4428 4429 4430
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4431
	u8         reserved_at_10[0x10];
4432

4433
	u8         reserved_at_20[0x10];
4434 4435 4436
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4437
	u8         reserved_at_41[0xf];
4438 4439 4440 4441 4442 4443 4444
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4445 4446
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4447
	u8         reserved_at_8[0x18];
4448 4449 4450

	u8         syndrome[0x20];

4451
	u8         reserved_at_40[0x40];
4452 4453 4454

	struct mlx5_ifc_eqc_bits eq_context_entry;

4455
	u8         reserved_at_280[0x40];
4456 4457 4458

	u8         event_bitmask[0x40];

4459
	u8         reserved_at_300[0x580];
4460 4461 4462 4463 4464 4465

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4466
	u8         reserved_at_10[0x10];
4467

4468
	u8         reserved_at_20[0x10];
4469 4470
	u8         op_mod[0x10];

4471
	u8         reserved_at_40[0x18];
4472 4473
	u8         eq_number[0x8];

4474
	u8         reserved_at_60[0x20];
4475 4476
};

4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555
struct mlx5_ifc_encap_header_in_bits {
	u8         reserved_at_0[0x5];
	u8         header_type[0x3];
	u8         reserved_at_8[0xe];
	u8         encap_header_size[0xa];

	u8         reserved_at_20[0x10];
	u8         encap_header[2][0x8];

	u8         more_encap_header[0][0x8];
};

struct mlx5_ifc_query_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header[0];
};

struct mlx5_ifc_query_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_at_60[0xa0];
};

struct mlx5_ifc_alloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         encap_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header;
};

struct mlx5_ifc_dealloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_60[0x20];
};

4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658
struct mlx5_ifc_set_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x3];
	u8         offset[0x5];
	u8         reserved_at_18[0x3];
	u8         length[0x5];

	u8         data[0x20];
};

struct mlx5_ifc_add_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x10];

	u8         data[0x20];
};

union mlx5_ifc_set_action_in_add_action_in_auto_bits {
	struct mlx5_ifc_set_action_in_bits set_action_in;
	struct mlx5_ifc_add_action_in_bits add_action_in;
	u8         reserved_at_0[0x40];
};

enum {
	MLX5_ACTION_TYPE_SET   = 0x1,
	MLX5_ACTION_TYPE_ADD   = 0x2,
};

enum {
	MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16    = 0x1,
	MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0     = 0x2,
	MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE     = 0x3,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16    = 0x4,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0     = 0x5,
	MLX5_ACTION_IN_FIELD_OUT_IP_DSCP       = 0x6,
	MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS     = 0x7,
	MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT     = 0x8,
	MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT     = 0x9,
	MLX5_ACTION_IN_FIELD_OUT_IP_TTL        = 0xa,
	MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT     = 0xb,
	MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT     = 0xc,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96  = 0xd,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64   = 0xe,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32   = 0xf,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0    = 0x10,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96  = 0x11,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64   = 0x12,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32   = 0x13,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0    = 0x14,
	MLX5_ACTION_IN_FIELD_OUT_SIPV4         = 0x15,
	MLX5_ACTION_IN_FIELD_OUT_DIPV4         = 0x16,
};

struct mlx5_ifc_alloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];

	u8         table_type[0x8];
	u8         reserved_at_68[0x10];
	u8         num_of_actions[0x8];

	union mlx5_ifc_set_action_in_add_action_in_auto_bits actions[0];
};

struct mlx5_ifc_dealloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

4659 4660
struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4661
	u8         reserved_at_8[0x18];
4662 4663 4664

	u8         syndrome[0x20];

4665
	u8         reserved_at_40[0x40];
4666 4667 4668

	struct mlx5_ifc_dctc_bits dct_context_entry;

4669
	u8         reserved_at_280[0x180];
4670 4671 4672 4673
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4674
	u8         reserved_at_10[0x10];
4675

4676
	u8         reserved_at_20[0x10];
4677 4678
	u8         op_mod[0x10];

4679
	u8         reserved_at_40[0x8];
4680 4681
	u8         dctn[0x18];

4682
	u8         reserved_at_60[0x20];
4683 4684 4685 4686
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4687
	u8         reserved_at_8[0x18];
4688 4689 4690

	u8         syndrome[0x20];

4691
	u8         reserved_at_40[0x40];
4692 4693 4694

	struct mlx5_ifc_cqc_bits cq_context;

4695
	u8         reserved_at_280[0x600];
4696 4697 4698 4699 4700 4701

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4702
	u8         reserved_at_10[0x10];
4703

4704
	u8         reserved_at_20[0x10];
4705 4706
	u8         op_mod[0x10];

4707
	u8         reserved_at_40[0x8];
4708 4709
	u8         cqn[0x18];

4710
	u8         reserved_at_60[0x20];
4711 4712 4713 4714
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4715
	u8         reserved_at_8[0x18];
4716 4717 4718

	u8         syndrome[0x20];

4719
	u8         reserved_at_40[0x20];
4720 4721 4722

	u8         enable[0x1];
	u8         tag_enable[0x1];
4723
	u8         reserved_at_62[0x1e];
4724 4725 4726 4727
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4728
	u8         reserved_at_10[0x10];
4729

4730
	u8         reserved_at_20[0x10];
4731 4732
	u8         op_mod[0x10];

4733
	u8         reserved_at_40[0x18];
4734 4735 4736
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4737
	u8         reserved_at_60[0x20];
4738 4739 4740 4741
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4742
	u8         reserved_at_8[0x18];
4743 4744 4745

	u8         syndrome[0x20];

4746
	u8         reserved_at_40[0x40];
4747

4748
	u8         rp_cur_flows[0x20];
4749 4750 4751

	u8         sum_flows[0x20];

4752
	u8         rp_cnp_ignored_high[0x20];
4753

4754
	u8         rp_cnp_ignored_low[0x20];
4755

4756
	u8         rp_cnp_handled_high[0x20];
4757

4758
	u8         rp_cnp_handled_low[0x20];
4759

4760
	u8         reserved_at_140[0x100];
4761 4762 4763 4764 4765 4766 4767

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

4768
	u8         np_ecn_marked_roce_packets_high[0x20];
4769

4770
	u8         np_ecn_marked_roce_packets_low[0x20];
4771

4772
	u8         np_cnp_sent_high[0x20];
4773

4774
	u8         np_cnp_sent_low[0x20];
4775

4776
	u8         reserved_at_320[0x560];
4777 4778 4779 4780
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4781
	u8         reserved_at_10[0x10];
4782

4783
	u8         reserved_at_20[0x10];
4784 4785 4786
	u8         op_mod[0x10];

	u8         clear[0x1];
4787
	u8         reserved_at_41[0x1f];
4788

4789
	u8         reserved_at_60[0x20];
4790 4791 4792 4793
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4794
	u8         reserved_at_8[0x18];
4795 4796 4797

	u8         syndrome[0x20];

4798
	u8         reserved_at_40[0x40];
4799 4800 4801 4802 4803 4804

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4805
	u8         reserved_at_10[0x10];
4806

4807
	u8         reserved_at_20[0x10];
4808 4809
	u8         op_mod[0x10];

4810
	u8         reserved_at_40[0x1c];
4811 4812
	u8         cong_protocol[0x4];

4813
	u8         reserved_at_60[0x20];
4814 4815 4816 4817
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4818
	u8         reserved_at_8[0x18];
4819 4820 4821

	u8         syndrome[0x20];

4822
	u8         reserved_at_40[0x40];
4823 4824 4825 4826 4827 4828

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4829
	u8         reserved_at_10[0x10];
4830

4831
	u8         reserved_at_20[0x10];
4832 4833
	u8         op_mod[0x10];

4834
	u8         reserved_at_40[0x40];
4835 4836 4837 4838
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4839
	u8         reserved_at_8[0x18];
4840 4841 4842

	u8         syndrome[0x20];

4843
	u8         reserved_at_40[0x40];
4844 4845 4846 4847
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4848
	u8         reserved_at_10[0x10];
4849

4850
	u8         reserved_at_20[0x10];
4851 4852
	u8         op_mod[0x10];

4853
	u8         reserved_at_40[0x8];
4854 4855
	u8         qpn[0x18];

4856
	u8         reserved_at_60[0x20];
4857 4858 4859 4860
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4861
	u8         reserved_at_8[0x18];
4862 4863 4864

	u8         syndrome[0x20];

4865
	u8         reserved_at_40[0x40];
4866 4867 4868 4869
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4870
	u8         reserved_at_10[0x10];
4871

4872
	u8         reserved_at_20[0x10];
4873 4874
	u8         op_mod[0x10];

4875
	u8         reserved_at_40[0x8];
4876 4877
	u8         qpn[0x18];

4878
	u8         reserved_at_60[0x20];
4879 4880 4881 4882
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4883
	u8         reserved_at_8[0x18];
4884 4885 4886

	u8         syndrome[0x20];

4887
	u8         reserved_at_40[0x40];
4888 4889 4890 4891
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4892
	u8         reserved_at_10[0x10];
4893

4894
	u8         reserved_at_20[0x10];
4895 4896 4897
	u8         op_mod[0x10];

	u8         error[0x1];
4898
	u8         reserved_at_41[0x4];
4899 4900
	u8         page_fault_type[0x3];
	u8         wq_number[0x18];
4901

4902 4903
	u8         reserved_at_60[0x8];
	u8         token[0x18];
4904 4905 4906 4907
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4908
	u8         reserved_at_8[0x18];
4909 4910 4911

	u8         syndrome[0x20];

4912
	u8         reserved_at_40[0x40];
4913 4914 4915 4916
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4917
	u8         reserved_at_10[0x10];
4918

4919
	u8         reserved_at_20[0x10];
4920 4921
	u8         op_mod[0x10];

4922
	u8         reserved_at_40[0x40];
4923 4924 4925 4926
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4927
	u8         reserved_at_8[0x18];
4928 4929 4930

	u8         syndrome[0x20];

4931
	u8         reserved_at_40[0x40];
4932 4933 4934 4935
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4936
	u8         reserved_at_10[0x10];
4937

4938
	u8         reserved_at_20[0x10];
4939 4940 4941
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4942
	u8         reserved_at_41[0xf];
4943 4944
	u8         vport_number[0x10];

4945
	u8         reserved_at_60[0x18];
4946
	u8         admin_state[0x4];
4947
	u8         reserved_at_7c[0x4];
4948 4949 4950 4951
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4952
	u8         reserved_at_8[0x18];
4953 4954 4955

	u8         syndrome[0x20];

4956
	u8         reserved_at_40[0x40];
4957 4958
};

4959
struct mlx5_ifc_modify_tis_bitmask_bits {
4960
	u8         reserved_at_0[0x20];
4961

4962 4963 4964
	u8         reserved_at_20[0x1d];
	u8         lag_tx_port_affinity[0x1];
	u8         strict_lag_tx_port_affinity[0x1];
4965 4966 4967
	u8         prio[0x1];
};

4968 4969
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4970
	u8         reserved_at_10[0x10];
4971

4972
	u8         reserved_at_20[0x10];
4973 4974
	u8         op_mod[0x10];

4975
	u8         reserved_at_40[0x8];
4976 4977
	u8         tisn[0x18];

4978
	u8         reserved_at_60[0x20];
4979

4980
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
4981

4982
	u8         reserved_at_c0[0x40];
4983 4984 4985 4986

	struct mlx5_ifc_tisc_bits ctx;
};

4987
struct mlx5_ifc_modify_tir_bitmask_bits {
4988
	u8	   reserved_at_0[0x20];
4989

4990
	u8         reserved_at_20[0x1b];
4991
	u8         self_lb_en[0x1];
4992 4993 4994
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
4995 4996 4997
	u8         lro[0x1];
};

4998 4999
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
5000
	u8         reserved_at_8[0x18];
5001 5002 5003

	u8         syndrome[0x20];

5004
	u8         reserved_at_40[0x40];
5005 5006 5007 5008
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
5009
	u8         reserved_at_10[0x10];
5010

5011
	u8         reserved_at_20[0x10];
5012 5013
	u8         op_mod[0x10];

5014
	u8         reserved_at_40[0x8];
5015 5016
	u8         tirn[0x18];

5017
	u8         reserved_at_60[0x20];
5018

5019
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
5020

5021
	u8         reserved_at_c0[0x40];
5022 5023 5024 5025 5026 5027

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
5028
	u8         reserved_at_8[0x18];
5029 5030 5031

	u8         syndrome[0x20];

5032
	u8         reserved_at_40[0x40];
5033 5034 5035 5036
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
5037
	u8         reserved_at_10[0x10];
5038

5039
	u8         reserved_at_20[0x10];
5040 5041 5042
	u8         op_mod[0x10];

	u8         sq_state[0x4];
5043
	u8         reserved_at_44[0x4];
5044 5045
	u8         sqn[0x18];

5046
	u8         reserved_at_60[0x20];
5047 5048 5049

	u8         modify_bitmask[0x40];

5050
	u8         reserved_at_c0[0x40];
5051 5052 5053 5054

	struct mlx5_ifc_sqc_bits ctx;
};

5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091
struct mlx5_ifc_modify_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

enum {
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
};

struct mlx5_ifc_modify_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x20];

	u8         modify_bitmask[0x20];

	u8         reserved_at_c0[0x40];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

5092 5093
struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
5094
	u8         reserved_at_8[0x18];
5095 5096 5097

	u8         syndrome[0x20];

5098
	u8         reserved_at_40[0x40];
5099 5100
};

5101
struct mlx5_ifc_rqt_bitmask_bits {
5102
	u8	   reserved_at_0[0x20];
5103

5104
	u8         reserved_at_20[0x1f];
5105 5106 5107
	u8         rqn_list[0x1];
};

5108 5109
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
5110
	u8         reserved_at_10[0x10];
5111

5112
	u8         reserved_at_20[0x10];
5113 5114
	u8         op_mod[0x10];

5115
	u8         reserved_at_40[0x8];
5116 5117
	u8         rqtn[0x18];

5118
	u8         reserved_at_60[0x20];
5119

5120
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
5121

5122
	u8         reserved_at_c0[0x40];
5123 5124 5125 5126 5127 5128

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
5129
	u8         reserved_at_8[0x18];
5130 5131 5132

	u8         syndrome[0x20];

5133
	u8         reserved_at_40[0x40];
5134 5135
};

5136 5137
enum {
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
5138
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
5139
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
5140 5141
};

5142 5143
struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
5144
	u8         reserved_at_10[0x10];
5145

5146
	u8         reserved_at_20[0x10];
5147 5148 5149
	u8         op_mod[0x10];

	u8         rq_state[0x4];
5150
	u8         reserved_at_44[0x4];
5151 5152
	u8         rqn[0x18];

5153
	u8         reserved_at_60[0x20];
5154 5155 5156

	u8         modify_bitmask[0x40];

5157
	u8         reserved_at_c0[0x40];
5158 5159 5160 5161 5162 5163

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
5164
	u8         reserved_at_8[0x18];
5165 5166 5167

	u8         syndrome[0x20];

5168
	u8         reserved_at_40[0x40];
5169 5170
};

5171
struct mlx5_ifc_rmp_bitmask_bits {
5172
	u8	   reserved_at_0[0x20];
5173

5174
	u8         reserved_at_20[0x1f];
5175 5176 5177
	u8         lwm[0x1];
};

5178 5179
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
5180
	u8         reserved_at_10[0x10];
5181

5182
	u8         reserved_at_20[0x10];
5183 5184 5185
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
5186
	u8         reserved_at_44[0x4];
5187 5188
	u8         rmpn[0x18];

5189
	u8         reserved_at_60[0x20];
5190

5191
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
5192

5193
	u8         reserved_at_c0[0x40];
5194 5195 5196 5197 5198 5199

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
5200
	u8         reserved_at_8[0x18];
5201 5202 5203

	u8         syndrome[0x20];

5204
	u8         reserved_at_40[0x40];
5205 5206 5207
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
5208 5209 5210
	u8         reserved_at_0[0x16];
	u8         node_guid[0x1];
	u8         port_guid[0x1];
5211
	u8         min_inline[0x1];
5212 5213 5214
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
5215 5216 5217
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
5218
	u8         reserved_at_1f[0x1];
5219 5220 5221 5222
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
5223
	u8         reserved_at_10[0x10];
5224

5225
	u8         reserved_at_20[0x10];
5226 5227 5228
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5229
	u8         reserved_at_41[0xf];
5230 5231 5232 5233
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

5234
	u8         reserved_at_80[0x780];
5235 5236 5237 5238 5239 5240

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
5241
	u8         reserved_at_8[0x18];
5242 5243 5244

	u8         syndrome[0x20];

5245
	u8         reserved_at_40[0x40];
5246 5247 5248 5249
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
5250
	u8         reserved_at_10[0x10];
5251

5252
	u8         reserved_at_20[0x10];
5253 5254 5255
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5256
	u8         reserved_at_41[0xb];
5257
	u8         port_num[0x4];
5258 5259
	u8         vport_number[0x10];

5260
	u8         reserved_at_60[0x20];
5261 5262 5263 5264 5265 5266

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
5267
	u8         reserved_at_8[0x18];
5268 5269 5270

	u8         syndrome[0x20];

5271
	u8         reserved_at_40[0x40];
5272 5273 5274 5275 5276 5277 5278 5279 5280
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
5281
	u8         reserved_at_10[0x10];
5282

5283
	u8         reserved_at_20[0x10];
5284 5285
	u8         op_mod[0x10];

5286
	u8         reserved_at_40[0x8];
5287 5288 5289 5290 5291 5292
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

5293
	u8         reserved_at_280[0x600];
5294 5295 5296 5297 5298 5299

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
5300
	u8         reserved_at_8[0x18];
5301 5302 5303

	u8         syndrome[0x20];

5304
	u8         reserved_at_40[0x40];
5305 5306 5307 5308
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
5309
	u8         reserved_at_10[0x10];
5310

5311
	u8         reserved_at_20[0x10];
5312 5313
	u8         op_mod[0x10];

5314
	u8         reserved_at_40[0x18];
5315 5316 5317 5318 5319
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
5320
	u8         reserved_at_62[0x1e];
5321 5322 5323 5324
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
5325
	u8         reserved_at_8[0x18];
5326 5327 5328

	u8         syndrome[0x20];

5329
	u8         reserved_at_40[0x40];
5330 5331 5332 5333
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
5334
	u8         reserved_at_10[0x10];
5335

5336
	u8         reserved_at_20[0x10];
5337 5338
	u8         op_mod[0x10];

5339
	u8         reserved_at_40[0x1c];
5340 5341 5342 5343
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

5344
	u8         reserved_at_80[0x80];
5345 5346 5347 5348 5349 5350

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
5351
	u8         reserved_at_8[0x18];
5352 5353 5354 5355 5356

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

5357
	u8         reserved_at_60[0x20];
5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
5370
	u8         reserved_at_10[0x10];
5371

5372
	u8         reserved_at_20[0x10];
5373 5374
	u8         op_mod[0x10];

5375
	u8         reserved_at_40[0x10];
5376 5377 5378 5379 5380 5381 5382 5383 5384
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
5385
	u8         reserved_at_8[0x18];
5386 5387 5388

	u8         syndrome[0x20];

5389
	u8         reserved_at_40[0x40];
5390 5391 5392 5393 5394 5395

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
5396
	u8         reserved_at_10[0x10];
5397

5398
	u8         reserved_at_20[0x10];
5399 5400 5401
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
5402
	u8         reserved_at_50[0x8];
5403 5404
	u8         port[0x8];

5405
	u8         reserved_at_60[0x20];
5406 5407 5408 5409 5410 5411

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
5412
	u8         reserved_at_8[0x18];
5413 5414 5415

	u8         syndrome[0x20];

5416
	u8         reserved_at_40[0x40];
5417 5418 5419 5420
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
5421
	u8         reserved_at_10[0x10];
5422

5423
	u8         reserved_at_20[0x10];
5424 5425
	u8         op_mod[0x10];

5426
	u8         reserved_at_40[0x40];
5427 5428 5429 5430
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
5431
	u8         reserved_at_8[0x18];
5432 5433 5434

	u8         syndrome[0x20];

5435
	u8         reserved_at_40[0x40];
5436 5437 5438 5439
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
5440
	u8         reserved_at_10[0x10];
5441

5442
	u8         reserved_at_20[0x10];
5443 5444
	u8         op_mod[0x10];

5445
	u8         reserved_at_40[0x8];
5446 5447
	u8         qpn[0x18];

5448
	u8         reserved_at_60[0x20];
5449 5450 5451

	u8         opt_param_mask[0x20];

5452
	u8         reserved_at_a0[0x20];
5453 5454 5455

	struct mlx5_ifc_qpc_bits qpc;

5456
	u8         reserved_at_800[0x80];
5457 5458 5459 5460
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
5461
	u8         reserved_at_8[0x18];
5462 5463 5464

	u8         syndrome[0x20];

5465
	u8         reserved_at_40[0x40];
5466 5467 5468 5469
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
5470
	u8         reserved_at_10[0x10];
5471

5472
	u8         reserved_at_20[0x10];
5473 5474
	u8         op_mod[0x10];

5475
	u8         reserved_at_40[0x8];
5476 5477
	u8         qpn[0x18];

5478
	u8         reserved_at_60[0x20];
5479 5480 5481

	u8         opt_param_mask[0x20];

5482
	u8         reserved_at_a0[0x20];
5483 5484 5485

	struct mlx5_ifc_qpc_bits qpc;

5486
	u8         reserved_at_800[0x80];
5487 5488 5489 5490
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
5491
	u8         reserved_at_8[0x18];
5492 5493 5494

	u8         syndrome[0x20];

5495
	u8         reserved_at_40[0x40];
5496 5497 5498 5499 5500 5501 5502 5503

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
5504
	u8         reserved_at_10[0x10];
5505

5506
	u8         reserved_at_20[0x10];
5507 5508
	u8         op_mod[0x10];

5509
	u8         reserved_at_40[0x40];
5510 5511 5512 5513
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
5514
	u8         reserved_at_10[0x10];
5515

5516
	u8         reserved_at_20[0x10];
5517 5518
	u8         op_mod[0x10];

5519
	u8         reserved_at_40[0x18];
5520 5521
	u8         eq_number[0x8];

5522
	u8         reserved_at_60[0x20];
5523 5524 5525 5526 5527 5528

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
5529
	u8         reserved_at_8[0x18];
5530 5531 5532

	u8         syndrome[0x20];

5533
	u8         reserved_at_40[0x40];
5534 5535 5536 5537
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
5538
	u8         reserved_at_8[0x18];
5539 5540 5541

	u8         syndrome[0x20];

5542
	u8         reserved_at_40[0x20];
5543 5544 5545 5546
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
5547
	u8         reserved_at_10[0x10];
5548

5549
	u8         reserved_at_20[0x10];
5550 5551
	u8         op_mod[0x10];

5552
	u8         reserved_at_40[0x10];
5553 5554
	u8         function_id[0x10];

5555
	u8         reserved_at_60[0x20];
5556 5557 5558 5559
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
5560
	u8         reserved_at_8[0x18];
5561 5562 5563

	u8         syndrome[0x20];

5564
	u8         reserved_at_40[0x40];
5565 5566 5567 5568
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
5569
	u8         reserved_at_10[0x10];
5570

5571
	u8         reserved_at_20[0x10];
5572 5573
	u8         op_mod[0x10];

5574
	u8         reserved_at_40[0x8];
5575 5576
	u8         dctn[0x18];

5577
	u8         reserved_at_60[0x20];
5578 5579 5580 5581
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
5582
	u8         reserved_at_8[0x18];
5583 5584 5585

	u8         syndrome[0x20];

5586
	u8         reserved_at_40[0x20];
5587 5588 5589 5590
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
5591
	u8         reserved_at_10[0x10];
5592

5593
	u8         reserved_at_20[0x10];
5594 5595
	u8         op_mod[0x10];

5596
	u8         reserved_at_40[0x10];
5597 5598
	u8         function_id[0x10];

5599
	u8         reserved_at_60[0x20];
5600 5601 5602 5603
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
5604
	u8         reserved_at_8[0x18];
5605 5606 5607

	u8         syndrome[0x20];

5608
	u8         reserved_at_40[0x40];
5609 5610 5611 5612
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
5613
	u8         reserved_at_10[0x10];
5614

5615
	u8         reserved_at_20[0x10];
5616 5617
	u8         op_mod[0x10];

5618
	u8         reserved_at_40[0x8];
5619 5620
	u8         qpn[0x18];

5621
	u8         reserved_at_60[0x20];
5622 5623 5624 5625

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647
struct mlx5_ifc_destroy_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

5648 5649
struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5650
	u8         reserved_at_8[0x18];
5651 5652 5653

	u8         syndrome[0x20];

5654
	u8         reserved_at_40[0x40];
5655 5656 5657 5658
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5659
	u8         reserved_at_10[0x10];
5660

5661
	u8         reserved_at_20[0x10];
5662 5663
	u8         op_mod[0x10];

5664
	u8         reserved_at_40[0x8];
5665 5666
	u8         xrc_srqn[0x18];

5667
	u8         reserved_at_60[0x20];
5668 5669 5670 5671
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5672
	u8         reserved_at_8[0x18];
5673 5674 5675

	u8         syndrome[0x20];

5676
	u8         reserved_at_40[0x40];
5677 5678 5679 5680
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5681
	u8         reserved_at_10[0x10];
5682

5683
	u8         reserved_at_20[0x10];
5684 5685
	u8         op_mod[0x10];

5686
	u8         reserved_at_40[0x8];
5687 5688
	u8         tisn[0x18];

5689
	u8         reserved_at_60[0x20];
5690 5691 5692 5693
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
5694
	u8         reserved_at_8[0x18];
5695 5696 5697

	u8         syndrome[0x20];

5698
	u8         reserved_at_40[0x40];
5699 5700 5701 5702
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5703
	u8         reserved_at_10[0x10];
5704

5705
	u8         reserved_at_20[0x10];
5706 5707
	u8         op_mod[0x10];

5708
	u8         reserved_at_40[0x8];
5709 5710
	u8         tirn[0x18];

5711
	u8         reserved_at_60[0x20];
5712 5713 5714 5715
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5716
	u8         reserved_at_8[0x18];
5717 5718 5719

	u8         syndrome[0x20];

5720
	u8         reserved_at_40[0x40];
5721 5722 5723 5724
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5725
	u8         reserved_at_10[0x10];
5726

5727
	u8         reserved_at_20[0x10];
5728 5729
	u8         op_mod[0x10];

5730
	u8         reserved_at_40[0x8];
5731 5732
	u8         srqn[0x18];

5733
	u8         reserved_at_60[0x20];
5734 5735 5736 5737
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5738
	u8         reserved_at_8[0x18];
5739 5740 5741

	u8         syndrome[0x20];

5742
	u8         reserved_at_40[0x40];
5743 5744 5745 5746
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5747
	u8         reserved_at_10[0x10];
5748

5749
	u8         reserved_at_20[0x10];
5750 5751
	u8         op_mod[0x10];

5752
	u8         reserved_at_40[0x8];
5753 5754
	u8         sqn[0x18];

5755
	u8         reserved_at_60[0x20];
5756 5757
};

5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781
struct mlx5_ifc_destroy_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

struct mlx5_ifc_destroy_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

5782 5783
struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5784
	u8         reserved_at_8[0x18];
5785 5786 5787

	u8         syndrome[0x20];

5788
	u8         reserved_at_40[0x40];
5789 5790 5791 5792
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5793
	u8         reserved_at_10[0x10];
5794

5795
	u8         reserved_at_20[0x10];
5796 5797
	u8         op_mod[0x10];

5798
	u8         reserved_at_40[0x8];
5799 5800
	u8         rqtn[0x18];

5801
	u8         reserved_at_60[0x20];
5802 5803 5804 5805
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5806
	u8         reserved_at_8[0x18];
5807 5808 5809

	u8         syndrome[0x20];

5810
	u8         reserved_at_40[0x40];
5811 5812 5813 5814
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5815
	u8         reserved_at_10[0x10];
5816

5817
	u8         reserved_at_20[0x10];
5818 5819
	u8         op_mod[0x10];

5820
	u8         reserved_at_40[0x8];
5821 5822
	u8         rqn[0x18];

5823
	u8         reserved_at_60[0x20];
5824 5825 5826 5827
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5828
	u8         reserved_at_8[0x18];
5829 5830 5831

	u8         syndrome[0x20];

5832
	u8         reserved_at_40[0x40];
5833 5834 5835 5836
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5837
	u8         reserved_at_10[0x10];
5838

5839
	u8         reserved_at_20[0x10];
5840 5841
	u8         op_mod[0x10];

5842
	u8         reserved_at_40[0x8];
5843 5844
	u8         rmpn[0x18];

5845
	u8         reserved_at_60[0x20];
5846 5847 5848 5849
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5850
	u8         reserved_at_8[0x18];
5851 5852 5853

	u8         syndrome[0x20];

5854
	u8         reserved_at_40[0x40];
5855 5856 5857 5858
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5859
	u8         reserved_at_10[0x10];
5860

5861
	u8         reserved_at_20[0x10];
5862 5863
	u8         op_mod[0x10];

5864
	u8         reserved_at_40[0x8];
5865 5866
	u8         qpn[0x18];

5867
	u8         reserved_at_60[0x20];
5868 5869 5870 5871
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5872
	u8         reserved_at_8[0x18];
5873 5874 5875

	u8         syndrome[0x20];

5876
	u8         reserved_at_40[0x40];
5877 5878 5879 5880
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5881
	u8         reserved_at_10[0x10];
5882

5883
	u8         reserved_at_20[0x10];
5884 5885
	u8         op_mod[0x10];

5886
	u8         reserved_at_40[0x8];
5887 5888
	u8         psvn[0x18];

5889
	u8         reserved_at_60[0x20];
5890 5891 5892 5893
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5894
	u8         reserved_at_8[0x18];
5895 5896 5897

	u8         syndrome[0x20];

5898
	u8         reserved_at_40[0x40];
5899 5900 5901 5902
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5903
	u8         reserved_at_10[0x10];
5904

5905
	u8         reserved_at_20[0x10];
5906 5907
	u8         op_mod[0x10];

5908
	u8         reserved_at_40[0x8];
5909 5910
	u8         mkey_index[0x18];

5911
	u8         reserved_at_60[0x20];
5912 5913 5914 5915
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5916
	u8         reserved_at_8[0x18];
5917 5918 5919

	u8         syndrome[0x20];

5920
	u8         reserved_at_40[0x40];
5921 5922 5923 5924
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5925
	u8         reserved_at_10[0x10];
5926

5927
	u8         reserved_at_20[0x10];
5928 5929
	u8         op_mod[0x10];

5930 5931 5932 5933 5934
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5935 5936

	u8         table_type[0x8];
5937
	u8         reserved_at_88[0x18];
5938

5939
	u8         reserved_at_a0[0x8];
5940 5941
	u8         table_id[0x18];

5942
	u8         reserved_at_c0[0x140];
5943 5944 5945 5946
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5947
	u8         reserved_at_8[0x18];
5948 5949 5950

	u8         syndrome[0x20];

5951
	u8         reserved_at_40[0x40];
5952 5953 5954 5955
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5956
	u8         reserved_at_10[0x10];
5957

5958
	u8         reserved_at_20[0x10];
5959 5960
	u8         op_mod[0x10];

5961 5962 5963 5964 5965
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5966 5967

	u8         table_type[0x8];
5968
	u8         reserved_at_88[0x18];
5969

5970
	u8         reserved_at_a0[0x8];
5971 5972 5973 5974
	u8         table_id[0x18];

	u8         group_id[0x20];

5975
	u8         reserved_at_e0[0x120];
5976 5977 5978 5979
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
5980
	u8         reserved_at_8[0x18];
5981 5982 5983

	u8         syndrome[0x20];

5984
	u8         reserved_at_40[0x40];
5985 5986 5987 5988
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
5989
	u8         reserved_at_10[0x10];
5990

5991
	u8         reserved_at_20[0x10];
5992 5993
	u8         op_mod[0x10];

5994
	u8         reserved_at_40[0x18];
5995 5996
	u8         eq_number[0x8];

5997
	u8         reserved_at_60[0x20];
5998 5999 6000 6001
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
6002
	u8         reserved_at_8[0x18];
6003 6004 6005

	u8         syndrome[0x20];

6006
	u8         reserved_at_40[0x40];
6007 6008 6009 6010
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
6011
	u8         reserved_at_10[0x10];
6012

6013
	u8         reserved_at_20[0x10];
6014 6015
	u8         op_mod[0x10];

6016
	u8         reserved_at_40[0x8];
6017 6018
	u8         dctn[0x18];

6019
	u8         reserved_at_60[0x20];
6020 6021 6022 6023
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
6024
	u8         reserved_at_8[0x18];
6025 6026 6027

	u8         syndrome[0x20];

6028
	u8         reserved_at_40[0x40];
6029 6030 6031 6032
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
6033
	u8         reserved_at_10[0x10];
6034

6035
	u8         reserved_at_20[0x10];
6036 6037
	u8         op_mod[0x10];

6038
	u8         reserved_at_40[0x8];
6039 6040
	u8         cqn[0x18];

6041
	u8         reserved_at_60[0x20];
6042 6043 6044 6045
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6046
	u8         reserved_at_8[0x18];
6047 6048 6049

	u8         syndrome[0x20];

6050
	u8         reserved_at_40[0x40];
6051 6052 6053 6054
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6055
	u8         reserved_at_10[0x10];
6056

6057
	u8         reserved_at_20[0x10];
6058 6059
	u8         op_mod[0x10];

6060
	u8         reserved_at_40[0x20];
6061

6062
	u8         reserved_at_60[0x10];
6063 6064 6065 6066 6067
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
6068
	u8         reserved_at_8[0x18];
6069 6070 6071

	u8         syndrome[0x20];

6072
	u8         reserved_at_40[0x40];
6073 6074 6075 6076
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
6077
	u8         reserved_at_10[0x10];
6078

6079
	u8         reserved_at_20[0x10];
6080 6081
	u8         op_mod[0x10];

6082
	u8         reserved_at_40[0x60];
6083

6084
	u8         reserved_at_a0[0x8];
6085 6086
	u8         table_index[0x18];

6087
	u8         reserved_at_c0[0x140];
6088 6089 6090 6091
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
6092
	u8         reserved_at_8[0x18];
6093 6094 6095

	u8         syndrome[0x20];

6096
	u8         reserved_at_40[0x40];
6097 6098 6099 6100
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
6101
	u8         reserved_at_10[0x10];
6102

6103
	u8         reserved_at_20[0x10];
6104 6105
	u8         op_mod[0x10];

6106 6107 6108 6109 6110
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6111 6112

	u8         table_type[0x8];
6113
	u8         reserved_at_88[0x18];
6114

6115
	u8         reserved_at_a0[0x8];
6116 6117
	u8         table_id[0x18];

6118
	u8         reserved_at_c0[0x40];
6119 6120 6121

	u8         flow_index[0x20];

6122
	u8         reserved_at_120[0xe0];
6123 6124 6125 6126
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
6127
	u8         reserved_at_8[0x18];
6128 6129 6130

	u8         syndrome[0x20];

6131
	u8         reserved_at_40[0x40];
6132 6133 6134 6135
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
6136
	u8         reserved_at_10[0x10];
6137

6138
	u8         reserved_at_20[0x10];
6139 6140
	u8         op_mod[0x10];

6141
	u8         reserved_at_40[0x8];
6142 6143
	u8         xrcd[0x18];

6144
	u8         reserved_at_60[0x20];
6145 6146 6147 6148
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
6149
	u8         reserved_at_8[0x18];
6150 6151 6152

	u8         syndrome[0x20];

6153
	u8         reserved_at_40[0x40];
6154 6155 6156 6157
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
6158
	u8         reserved_at_10[0x10];
6159

6160
	u8         reserved_at_20[0x10];
6161 6162
	u8         op_mod[0x10];

6163
	u8         reserved_at_40[0x8];
6164 6165
	u8         uar[0x18];

6166
	u8         reserved_at_60[0x20];
6167 6168 6169 6170
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
6171
	u8         reserved_at_8[0x18];
6172 6173 6174

	u8         syndrome[0x20];

6175
	u8         reserved_at_40[0x40];
6176 6177 6178 6179
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
6180
	u8         reserved_at_10[0x10];
6181

6182
	u8         reserved_at_20[0x10];
6183 6184
	u8         op_mod[0x10];

6185
	u8         reserved_at_40[0x8];
6186 6187
	u8         transport_domain[0x18];

6188
	u8         reserved_at_60[0x20];
6189 6190 6191 6192
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
6193
	u8         reserved_at_8[0x18];
6194 6195 6196

	u8         syndrome[0x20];

6197
	u8         reserved_at_40[0x40];
6198 6199 6200 6201
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
6202
	u8         reserved_at_10[0x10];
6203

6204
	u8         reserved_at_20[0x10];
6205 6206
	u8         op_mod[0x10];

6207
	u8         reserved_at_40[0x18];
6208 6209
	u8         counter_set_id[0x8];

6210
	u8         reserved_at_60[0x20];
6211 6212 6213 6214
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
6215
	u8         reserved_at_8[0x18];
6216 6217 6218

	u8         syndrome[0x20];

6219
	u8         reserved_at_40[0x40];
6220 6221 6222 6223
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
6224
	u8         reserved_at_10[0x10];
6225

6226
	u8         reserved_at_20[0x10];
6227 6228
	u8         op_mod[0x10];

6229
	u8         reserved_at_40[0x8];
6230 6231
	u8         pd[0x18];

6232
	u8         reserved_at_60[0x20];
6233 6234
};

6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

S
Saeed Mahameed 已提交
6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280
struct mlx5_ifc_create_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_create_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

6281 6282
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
6283
	u8         reserved_at_8[0x18];
6284 6285 6286

	u8         syndrome[0x20];

6287
	u8         reserved_at_40[0x8];
6288 6289
	u8         xrc_srqn[0x18];

6290
	u8         reserved_at_60[0x20];
6291 6292 6293 6294
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
6295
	u8         reserved_at_10[0x10];
6296

6297
	u8         reserved_at_20[0x10];
6298 6299
	u8         op_mod[0x10];

6300
	u8         reserved_at_40[0x40];
6301 6302 6303

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

6304
	u8         reserved_at_280[0x600];
6305 6306 6307 6308 6309 6310

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
6311
	u8         reserved_at_8[0x18];
6312 6313 6314

	u8         syndrome[0x20];

6315
	u8         reserved_at_40[0x8];
6316 6317
	u8         tisn[0x18];

6318
	u8         reserved_at_60[0x20];
6319 6320 6321 6322
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
6323
	u8         reserved_at_10[0x10];
6324

6325
	u8         reserved_at_20[0x10];
6326 6327
	u8         op_mod[0x10];

6328
	u8         reserved_at_40[0xc0];
6329 6330 6331 6332 6333 6334

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
6335
	u8         reserved_at_8[0x18];
6336 6337 6338

	u8         syndrome[0x20];

6339
	u8         reserved_at_40[0x8];
6340 6341
	u8         tirn[0x18];

6342
	u8         reserved_at_60[0x20];
6343 6344 6345 6346
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
6347
	u8         reserved_at_10[0x10];
6348

6349
	u8         reserved_at_20[0x10];
6350 6351
	u8         op_mod[0x10];

6352
	u8         reserved_at_40[0xc0];
6353 6354 6355 6356 6357 6358

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
6359
	u8         reserved_at_8[0x18];
6360 6361 6362

	u8         syndrome[0x20];

6363
	u8         reserved_at_40[0x8];
6364 6365
	u8         srqn[0x18];

6366
	u8         reserved_at_60[0x20];
6367 6368 6369 6370
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
6371
	u8         reserved_at_10[0x10];
6372

6373
	u8         reserved_at_20[0x10];
6374 6375
	u8         op_mod[0x10];

6376
	u8         reserved_at_40[0x40];
6377 6378 6379

	struct mlx5_ifc_srqc_bits srq_context_entry;

6380
	u8         reserved_at_280[0x600];
6381 6382 6383 6384 6385 6386

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
6387
	u8         reserved_at_8[0x18];
6388 6389 6390

	u8         syndrome[0x20];

6391
	u8         reserved_at_40[0x8];
6392 6393
	u8         sqn[0x18];

6394
	u8         reserved_at_60[0x20];
6395 6396 6397 6398
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
6399
	u8         reserved_at_10[0x10];
6400

6401
	u8         reserved_at_20[0x10];
6402 6403
	u8         op_mod[0x10];

6404
	u8         reserved_at_40[0xc0];
6405 6406 6407 6408

	struct mlx5_ifc_sqc_bits ctx;
};

6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438
struct mlx5_ifc_create_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_a0[0x160];
};

struct mlx5_ifc_create_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

6439 6440
struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
6441
	u8         reserved_at_8[0x18];
6442 6443 6444

	u8         syndrome[0x20];

6445
	u8         reserved_at_40[0x8];
6446 6447
	u8         rqtn[0x18];

6448
	u8         reserved_at_60[0x20];
6449 6450 6451 6452
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
6453
	u8         reserved_at_10[0x10];
6454

6455
	u8         reserved_at_20[0x10];
6456 6457
	u8         op_mod[0x10];

6458
	u8         reserved_at_40[0xc0];
6459 6460 6461 6462 6463 6464

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
6465
	u8         reserved_at_8[0x18];
6466 6467 6468

	u8         syndrome[0x20];

6469
	u8         reserved_at_40[0x8];
6470 6471
	u8         rqn[0x18];

6472
	u8         reserved_at_60[0x20];
6473 6474 6475 6476
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
6477
	u8         reserved_at_10[0x10];
6478

6479
	u8         reserved_at_20[0x10];
6480 6481
	u8         op_mod[0x10];

6482
	u8         reserved_at_40[0xc0];
6483 6484 6485 6486 6487 6488

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
6489
	u8         reserved_at_8[0x18];
6490 6491 6492

	u8         syndrome[0x20];

6493
	u8         reserved_at_40[0x8];
6494 6495
	u8         rmpn[0x18];

6496
	u8         reserved_at_60[0x20];
6497 6498 6499 6500
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
6501
	u8         reserved_at_10[0x10];
6502

6503
	u8         reserved_at_20[0x10];
6504 6505
	u8         op_mod[0x10];

6506
	u8         reserved_at_40[0xc0];
6507 6508 6509 6510 6511 6512

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
6513
	u8         reserved_at_8[0x18];
6514 6515 6516

	u8         syndrome[0x20];

6517
	u8         reserved_at_40[0x8];
6518 6519
	u8         qpn[0x18];

6520
	u8         reserved_at_60[0x20];
6521 6522 6523 6524
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
6525
	u8         reserved_at_10[0x10];
6526

6527
	u8         reserved_at_20[0x10];
6528 6529
	u8         op_mod[0x10];

6530
	u8         reserved_at_40[0x40];
6531 6532 6533

	u8         opt_param_mask[0x20];

6534
	u8         reserved_at_a0[0x20];
6535 6536 6537

	struct mlx5_ifc_qpc_bits qpc;

6538
	u8         reserved_at_800[0x80];
6539 6540 6541 6542 6543 6544

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
6545
	u8         reserved_at_8[0x18];
6546 6547 6548

	u8         syndrome[0x20];

6549
	u8         reserved_at_40[0x40];
6550

6551
	u8         reserved_at_80[0x8];
6552 6553
	u8         psv0_index[0x18];

6554
	u8         reserved_at_a0[0x8];
6555 6556
	u8         psv1_index[0x18];

6557
	u8         reserved_at_c0[0x8];
6558 6559
	u8         psv2_index[0x18];

6560
	u8         reserved_at_e0[0x8];
6561 6562 6563 6564 6565
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
6566
	u8         reserved_at_10[0x10];
6567

6568
	u8         reserved_at_20[0x10];
6569 6570 6571
	u8         op_mod[0x10];

	u8         num_psv[0x4];
6572
	u8         reserved_at_44[0x4];
6573 6574
	u8         pd[0x18];

6575
	u8         reserved_at_60[0x20];
6576 6577 6578 6579
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
6580
	u8         reserved_at_8[0x18];
6581 6582 6583

	u8         syndrome[0x20];

6584
	u8         reserved_at_40[0x8];
6585 6586
	u8         mkey_index[0x18];

6587
	u8         reserved_at_60[0x20];
6588 6589 6590 6591
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
6592
	u8         reserved_at_10[0x10];
6593

6594
	u8         reserved_at_20[0x10];
6595 6596
	u8         op_mod[0x10];

6597
	u8         reserved_at_40[0x20];
6598 6599

	u8         pg_access[0x1];
6600
	u8         reserved_at_61[0x1f];
6601 6602 6603

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

6604
	u8         reserved_at_280[0x80];
6605 6606 6607

	u8         translations_octword_actual_size[0x20];

6608
	u8         reserved_at_320[0x560];
6609 6610 6611 6612 6613 6614

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
6615
	u8         reserved_at_8[0x18];
6616 6617 6618

	u8         syndrome[0x20];

6619
	u8         reserved_at_40[0x8];
6620 6621
	u8         table_id[0x18];

6622
	u8         reserved_at_60[0x20];
6623 6624 6625 6626
};

struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
6627
	u8         reserved_at_10[0x10];
6628

6629
	u8         reserved_at_20[0x10];
6630 6631
	u8         op_mod[0x10];

6632 6633 6634 6635 6636
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6637 6638

	u8         table_type[0x8];
6639
	u8         reserved_at_88[0x18];
6640

6641
	u8         reserved_at_a0[0x20];
6642

6643 6644 6645
	u8         encap_en[0x1];
	u8         decap_en[0x1];
	u8         reserved_at_c2[0x2];
6646
	u8         table_miss_mode[0x4];
6647
	u8         level[0x8];
6648
	u8         reserved_at_d0[0x8];
6649 6650
	u8         log_size[0x8];

6651
	u8         reserved_at_e0[0x8];
6652 6653
	u8         table_miss_id[0x18];

6654 6655 6656 6657
	u8         reserved_at_100[0x8];
	u8         lag_master_next_table_id[0x18];

	u8         reserved_at_120[0x80];
6658 6659 6660 6661
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
6662
	u8         reserved_at_8[0x18];
6663 6664 6665

	u8         syndrome[0x20];

6666
	u8         reserved_at_40[0x8];
6667 6668
	u8         group_id[0x18];

6669
	u8         reserved_at_60[0x20];
6670 6671 6672 6673 6674 6675 6676 6677 6678 6679
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
6680
	u8         reserved_at_10[0x10];
6681

6682
	u8         reserved_at_20[0x10];
6683 6684
	u8         op_mod[0x10];

6685 6686 6687 6688 6689
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6690 6691

	u8         table_type[0x8];
6692
	u8         reserved_at_88[0x18];
6693

6694
	u8         reserved_at_a0[0x8];
6695 6696
	u8         table_id[0x18];

6697
	u8         reserved_at_c0[0x20];
6698 6699 6700

	u8         start_flow_index[0x20];

6701
	u8         reserved_at_100[0x20];
6702 6703 6704

	u8         end_flow_index[0x20];

6705
	u8         reserved_at_140[0xa0];
6706

6707
	u8         reserved_at_1e0[0x18];
6708 6709 6710 6711
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

6712
	u8         reserved_at_1200[0xe00];
6713 6714 6715 6716
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
6717
	u8         reserved_at_8[0x18];
6718 6719 6720

	u8         syndrome[0x20];

6721
	u8         reserved_at_40[0x18];
6722 6723
	u8         eq_number[0x8];

6724
	u8         reserved_at_60[0x20];
6725 6726 6727 6728
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
6729
	u8         reserved_at_10[0x10];
6730

6731
	u8         reserved_at_20[0x10];
6732 6733
	u8         op_mod[0x10];

6734
	u8         reserved_at_40[0x40];
6735 6736 6737

	struct mlx5_ifc_eqc_bits eq_context_entry;

6738
	u8         reserved_at_280[0x40];
6739 6740 6741

	u8         event_bitmask[0x40];

6742
	u8         reserved_at_300[0x580];
6743 6744 6745 6746 6747 6748

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
6749
	u8         reserved_at_8[0x18];
6750 6751 6752

	u8         syndrome[0x20];

6753
	u8         reserved_at_40[0x8];
6754 6755
	u8         dctn[0x18];

6756
	u8         reserved_at_60[0x20];
6757 6758 6759 6760
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
6761
	u8         reserved_at_10[0x10];
6762

6763
	u8         reserved_at_20[0x10];
6764 6765
	u8         op_mod[0x10];

6766
	u8         reserved_at_40[0x40];
6767 6768 6769

	struct mlx5_ifc_dctc_bits dct_context_entry;

6770
	u8         reserved_at_280[0x180];
6771 6772 6773 6774
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
6775
	u8         reserved_at_8[0x18];
6776 6777 6778

	u8         syndrome[0x20];

6779
	u8         reserved_at_40[0x8];
6780 6781
	u8         cqn[0x18];

6782
	u8         reserved_at_60[0x20];
6783 6784 6785 6786
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
6787
	u8         reserved_at_10[0x10];
6788

6789
	u8         reserved_at_20[0x10];
6790 6791
	u8         op_mod[0x10];

6792
	u8         reserved_at_40[0x40];
6793 6794 6795

	struct mlx5_ifc_cqc_bits cq_context;

6796
	u8         reserved_at_280[0x600];
6797 6798 6799 6800 6801 6802

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
6803
	u8         reserved_at_8[0x18];
6804 6805 6806

	u8         syndrome[0x20];

6807
	u8         reserved_at_40[0x4];
6808 6809 6810
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6811
	u8         reserved_at_60[0x20];
6812 6813 6814 6815 6816 6817 6818 6819 6820
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
6821
	u8         reserved_at_10[0x10];
6822

6823
	u8         reserved_at_20[0x10];
6824 6825
	u8         op_mod[0x10];

6826
	u8         reserved_at_40[0x4];
6827 6828 6829
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6830
	u8         reserved_at_60[0x20];
6831 6832 6833 6834
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
6835
	u8         reserved_at_8[0x18];
6836 6837 6838

	u8         syndrome[0x20];

6839
	u8         reserved_at_40[0x40];
6840 6841 6842 6843
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
6844
	u8         reserved_at_10[0x10];
6845

6846
	u8         reserved_at_20[0x10];
6847 6848
	u8         op_mod[0x10];

6849
	u8         reserved_at_40[0x8];
6850 6851
	u8         qpn[0x18];

6852
	u8         reserved_at_60[0x20];
6853 6854 6855 6856

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878 6879
struct mlx5_ifc_arm_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_arm_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x10];
	u8         lwm[0x10];
};

6880 6881
struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
6882
	u8         reserved_at_8[0x18];
6883 6884 6885

	u8         syndrome[0x20];

6886
	u8         reserved_at_40[0x40];
6887 6888 6889 6890 6891 6892 6893 6894
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
6895
	u8         reserved_at_10[0x10];
6896

6897
	u8         reserved_at_20[0x10];
6898 6899
	u8         op_mod[0x10];

6900
	u8         reserved_at_40[0x8];
6901 6902
	u8         xrc_srqn[0x18];

6903
	u8         reserved_at_60[0x10];
6904 6905 6906 6907 6908
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
6909
	u8         reserved_at_8[0x18];
6910 6911 6912

	u8         syndrome[0x20];

6913
	u8         reserved_at_40[0x40];
6914 6915 6916
};

enum {
S
Saeed Mahameed 已提交
6917 6918
	MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
	MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
6919 6920 6921 6922
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
6923
	u8         reserved_at_10[0x10];
6924

6925
	u8         reserved_at_20[0x10];
6926 6927
	u8         op_mod[0x10];

6928
	u8         reserved_at_40[0x8];
6929 6930
	u8         srq_number[0x18];

6931
	u8         reserved_at_60[0x10];
6932 6933 6934 6935 6936
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
6937
	u8         reserved_at_8[0x18];
6938 6939 6940

	u8         syndrome[0x20];

6941
	u8         reserved_at_40[0x40];
6942 6943 6944 6945
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
6946
	u8         reserved_at_10[0x10];
6947

6948
	u8         reserved_at_20[0x10];
6949 6950
	u8         op_mod[0x10];

6951
	u8         reserved_at_40[0x8];
6952 6953
	u8         dct_number[0x18];

6954
	u8         reserved_at_60[0x20];
6955 6956 6957 6958
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
6959
	u8         reserved_at_8[0x18];
6960 6961 6962

	u8         syndrome[0x20];

6963
	u8         reserved_at_40[0x8];
6964 6965
	u8         xrcd[0x18];

6966
	u8         reserved_at_60[0x20];
6967 6968 6969 6970
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6971
	u8         reserved_at_10[0x10];
6972

6973
	u8         reserved_at_20[0x10];
6974 6975
	u8         op_mod[0x10];

6976
	u8         reserved_at_40[0x40];
6977 6978 6979 6980
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
6981
	u8         reserved_at_8[0x18];
6982 6983 6984

	u8         syndrome[0x20];

6985
	u8         reserved_at_40[0x8];
6986 6987
	u8         uar[0x18];

6988
	u8         reserved_at_60[0x20];
6989 6990 6991 6992
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
6993
	u8         reserved_at_10[0x10];
6994

6995
	u8         reserved_at_20[0x10];
6996 6997
	u8         op_mod[0x10];

6998
	u8         reserved_at_40[0x40];
6999 7000 7001 7002
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
7003
	u8         reserved_at_8[0x18];
7004 7005 7006

	u8         syndrome[0x20];

7007
	u8         reserved_at_40[0x8];
7008 7009
	u8         transport_domain[0x18];

7010
	u8         reserved_at_60[0x20];
7011 7012 7013 7014
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
7015
	u8         reserved_at_10[0x10];
7016

7017
	u8         reserved_at_20[0x10];
7018 7019
	u8         op_mod[0x10];

7020
	u8         reserved_at_40[0x40];
7021 7022 7023 7024
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
7025
	u8         reserved_at_8[0x18];
7026 7027 7028

	u8         syndrome[0x20];

7029
	u8         reserved_at_40[0x18];
7030 7031
	u8         counter_set_id[0x8];

7032
	u8         reserved_at_60[0x20];
7033 7034 7035 7036
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
7037
	u8         reserved_at_10[0x10];
7038

7039
	u8         reserved_at_20[0x10];
7040 7041
	u8         op_mod[0x10];

7042
	u8         reserved_at_40[0x40];
7043 7044 7045 7046
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
7047
	u8         reserved_at_8[0x18];
7048 7049 7050

	u8         syndrome[0x20];

7051
	u8         reserved_at_40[0x8];
7052 7053
	u8         pd[0x18];

7054
	u8         reserved_at_60[0x20];
7055 7056 7057
};

struct mlx5_ifc_alloc_pd_in_bits {
7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
7080
	u8         opcode[0x10];
7081
	u8         reserved_at_10[0x10];
7082

7083
	u8         reserved_at_20[0x10];
7084 7085
	u8         op_mod[0x10];

7086
	u8         reserved_at_40[0x40];
7087 7088 7089 7090
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
7091
	u8         reserved_at_8[0x18];
7092 7093 7094

	u8         syndrome[0x20];

7095
	u8         reserved_at_40[0x40];
7096 7097 7098 7099
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
7100
	u8         reserved_at_10[0x10];
7101

7102
	u8         reserved_at_20[0x10];
7103 7104
	u8         op_mod[0x10];

7105
	u8         reserved_at_40[0x20];
7106

7107
	u8         reserved_at_60[0x10];
7108 7109 7110
	u8         vxlan_udp_port[0x10];
};

S
Saeed Mahameed 已提交
7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134
struct mlx5_ifc_set_rate_limit_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_rate_limit_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         rate_limit_index[0x10];

	u8         reserved_at_60[0x20];

	u8         rate_limit[0x20];
};

7135 7136
struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
7137
	u8         reserved_at_8[0x18];
7138 7139 7140

	u8         syndrome[0x20];

7141
	u8         reserved_at_40[0x40];
7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
7153
	u8         reserved_at_10[0x10];
7154

7155
	u8         reserved_at_20[0x10];
7156 7157
	u8         op_mod[0x10];

7158
	u8         reserved_at_40[0x10];
7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7171
	u8         reserved_at_12[0x2];
7172
	u8         lane[0x4];
7173
	u8         reserved_at_18[0x8];
7174

7175
	u8         reserved_at_20[0x20];
7176

7177
	u8         reserved_at_40[0x7];
7178 7179 7180 7181 7182
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

7183
	u8         reserved_at_60[0xc];
7184 7185 7186 7187
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

7188
	u8         reserved_at_80[0x20];
7189 7190 7191 7192 7193 7194 7195
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7196
	u8         reserved_at_12[0x2];
7197
	u8         lane[0x4];
7198
	u8         reserved_at_18[0x8];
7199 7200

	u8         time_to_link_up[0x10];
7201
	u8         reserved_at_30[0xc];
7202 7203 7204 7205 7206
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

7207
	u8         reserved_at_60[0x4];
7208 7209 7210 7211 7212 7213
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

7214
	u8         reserved_at_a0[0x10];
7215 7216
	u8         height_sigma[0x10];

7217
	u8         reserved_at_c0[0x20];
7218

7219
	u8         reserved_at_e0[0x4];
7220 7221 7222
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

7223
	u8         reserved_at_100[0x8];
7224
	u8         phase_eo_pos[0x8];
7225
	u8         reserved_at_110[0x8];
7226 7227 7228 7229 7230 7231 7232
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
7233
	u8         reserved_at_0[0x8];
7234
	u8         local_port[0x8];
7235
	u8         reserved_at_10[0x10];
7236

7237
	u8         reserved_at_20[0x1c];
7238 7239
	u8         vl_hw_cap[0x4];

7240
	u8         reserved_at_40[0x1c];
7241 7242
	u8         vl_admin[0x4];

7243
	u8         reserved_at_60[0x1c];
7244 7245 7246 7247 7248 7249
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7250
	u8         reserved_at_10[0x4];
7251
	u8         admin_status[0x4];
7252
	u8         reserved_at_18[0x4];
7253 7254
	u8         oper_status[0x4];

7255
	u8         reserved_at_20[0x60];
7256 7257 7258
};

struct mlx5_ifc_ptys_reg_bits {
7259
	u8         reserved_at_0[0x1];
S
Saeed Mahameed 已提交
7260
	u8         an_disable_admin[0x1];
7261 7262
	u8         an_disable_cap[0x1];
	u8         reserved_at_3[0x5];
7263
	u8         local_port[0x8];
7264
	u8         reserved_at_10[0xd];
7265 7266
	u8         proto_mask[0x3];

S
Saeed Mahameed 已提交
7267 7268
	u8         an_status[0x4];
	u8         reserved_at_24[0x3c];
7269 7270 7271 7272 7273 7274

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

7275
	u8         reserved_at_a0[0x20];
7276 7277 7278 7279 7280 7281

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

7282
	u8         reserved_at_100[0x20];
7283 7284 7285 7286 7287 7288

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

7289
	u8         reserved_at_160[0x20];
7290 7291 7292

	u8         eth_proto_lp_advertise[0x20];

7293
	u8         reserved_at_1a0[0x60];
7294 7295
};

7296 7297 7298 7299 7300 7301 7302 7303 7304 7305 7306
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

7307
struct mlx5_ifc_ptas_reg_bits {
7308
	u8         reserved_at_0[0x20];
7309 7310

	u8         algorithm_options[0x10];
7311
	u8         reserved_at_30[0x4];
7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330 7331 7332 7333 7334 7335 7336
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
7337
	u8         reserved_at_110[0x8];
7338 7339 7340 7341 7342
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

7343
	u8         reserved_at_140[0x15];
7344 7345 7346 7347 7348 7349 7350
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
7351
	u8         reserved_at_18[0x8];
7352

7353
	u8         reserved_at_20[0x20];
7354 7355 7356
};

struct mlx5_ifc_pqdr_reg_bits {
7357
	u8         reserved_at_0[0x8];
7358
	u8         local_port[0x8];
7359
	u8         reserved_at_10[0x5];
7360
	u8         prio[0x3];
7361
	u8         reserved_at_18[0x6];
7362 7363
	u8         mode[0x2];

7364
	u8         reserved_at_20[0x20];
7365

7366
	u8         reserved_at_40[0x10];
7367 7368
	u8         min_threshold[0x10];

7369
	u8         reserved_at_60[0x10];
7370 7371
	u8         max_threshold[0x10];

7372
	u8         reserved_at_80[0x10];
7373 7374
	u8         mark_probability_denominator[0x10];

7375
	u8         reserved_at_a0[0x60];
7376 7377 7378
};

struct mlx5_ifc_ppsc_reg_bits {
7379
	u8         reserved_at_0[0x8];
7380
	u8         local_port[0x8];
7381
	u8         reserved_at_10[0x10];
7382

7383
	u8         reserved_at_20[0x60];
7384

7385
	u8         reserved_at_80[0x1c];
7386 7387
	u8         wrps_admin[0x4];

7388
	u8         reserved_at_a0[0x1c];
7389 7390
	u8         wrps_status[0x4];

7391
	u8         reserved_at_c0[0x8];
7392
	u8         up_threshold[0x8];
7393
	u8         reserved_at_d0[0x8];
7394 7395
	u8         down_threshold[0x8];

7396
	u8         reserved_at_e0[0x20];
7397

7398
	u8         reserved_at_100[0x1c];
7399 7400
	u8         srps_admin[0x4];

7401
	u8         reserved_at_120[0x1c];
7402 7403
	u8         srps_status[0x4];

7404
	u8         reserved_at_140[0x40];
7405 7406 7407
};

struct mlx5_ifc_pplr_reg_bits {
7408
	u8         reserved_at_0[0x8];
7409
	u8         local_port[0x8];
7410
	u8         reserved_at_10[0x10];
7411

7412
	u8         reserved_at_20[0x8];
7413
	u8         lb_cap[0x8];
7414
	u8         reserved_at_30[0x8];
7415 7416 7417 7418
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
7419
	u8         reserved_at_0[0x8];
7420
	u8         local_port[0x8];
7421
	u8         reserved_at_10[0x10];
7422

7423
	u8         reserved_at_20[0x20];
7424 7425 7426 7427

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
7428
	u8         reserved_at_58[0x8];
7429 7430 7431 7432

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

7433
	u8         reserved_at_80[0x20];
7434 7435 7436 7437 7438 7439
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
7440
	u8         reserved_at_12[0x8];
7441 7442 7443
	u8         grp[0x6];

	u8         clr[0x1];
7444
	u8         reserved_at_21[0x1c];
7445 7446 7447 7448 7449
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

7450 7451 7452 7453 7454 7455 7456 7457 7458 7459 7460 7461
struct mlx5_ifc_mpcnt_reg_bits {
	u8         reserved_at_0[0x8];
	u8         pcie_index[0x8];
	u8         reserved_at_10[0xa];
	u8         grp[0x6];

	u8         clr[0x1];
	u8         reserved_at_21[0x1f];

	union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
};

7462
struct mlx5_ifc_ppad_reg_bits {
7463
	u8         reserved_at_0[0x3];
7464
	u8         single_mac[0x1];
7465
	u8         reserved_at_4[0x4];
7466 7467 7468 7469 7470
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

7471
	u8         reserved_at_40[0x40];
7472 7473 7474
};

struct mlx5_ifc_pmtu_reg_bits {
7475
	u8         reserved_at_0[0x8];
7476
	u8         local_port[0x8];
7477
	u8         reserved_at_10[0x10];
7478 7479

	u8         max_mtu[0x10];
7480
	u8         reserved_at_30[0x10];
7481 7482

	u8         admin_mtu[0x10];
7483
	u8         reserved_at_50[0x10];
7484 7485

	u8         oper_mtu[0x10];
7486
	u8         reserved_at_70[0x10];
7487 7488 7489
};

struct mlx5_ifc_pmpr_reg_bits {
7490
	u8         reserved_at_0[0x8];
7491
	u8         module[0x8];
7492
	u8         reserved_at_10[0x10];
7493

7494
	u8         reserved_at_20[0x18];
7495 7496
	u8         attenuation_5g[0x8];

7497
	u8         reserved_at_40[0x18];
7498 7499
	u8         attenuation_7g[0x8];

7500
	u8         reserved_at_60[0x18];
7501 7502 7503 7504
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
7505
	u8         reserved_at_0[0x8];
7506
	u8         module[0x8];
7507
	u8         reserved_at_10[0xc];
7508 7509
	u8         module_status[0x4];

7510
	u8         reserved_at_20[0x60];
7511 7512 7513 7514 7515 7516 7517
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
7518
	u8         reserved_at_0[0x4];
7519 7520
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
7521
	u8         reserved_at_10[0x10];
7522 7523

	u8         e[0x1];
7524
	u8         reserved_at_21[0x1f];
7525 7526 7527 7528
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
7529
	u8         reserved_at_1[0x7];
7530
	u8         local_port[0x8];
7531
	u8         reserved_at_10[0x8];
7532 7533 7534 7535 7536 7537 7538 7539 7540 7541
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

7542
	u8         reserved_at_a0[0x160];
7543 7544 7545
};

struct mlx5_ifc_pmaos_reg_bits {
7546
	u8         reserved_at_0[0x8];
7547
	u8         module[0x8];
7548
	u8         reserved_at_10[0x4];
7549
	u8         admin_status[0x4];
7550
	u8         reserved_at_18[0x4];
7551 7552 7553 7554
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7555
	u8         reserved_at_22[0x1c];
7556 7557
	u8         e[0x2];

7558
	u8         reserved_at_40[0x40];
7559 7560 7561
};

struct mlx5_ifc_plpc_reg_bits {
7562
	u8         reserved_at_0[0x4];
7563
	u8         profile_id[0xc];
7564
	u8         reserved_at_10[0x4];
7565
	u8         proto_mask[0x4];
7566
	u8         reserved_at_18[0x8];
7567

7568
	u8         reserved_at_20[0x10];
7569 7570
	u8         lane_speed[0x10];

7571
	u8         reserved_at_40[0x17];
7572 7573 7574 7575 7576 7577 7578 7579 7580 7581 7582 7583
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

7584
	u8         reserved_at_c0[0x80];
7585 7586 7587
};

struct mlx5_ifc_plib_reg_bits {
7588
	u8         reserved_at_0[0x8];
7589
	u8         local_port[0x8];
7590
	u8         reserved_at_10[0x8];
7591 7592
	u8         ib_port[0x8];

7593
	u8         reserved_at_20[0x60];
7594 7595 7596
};

struct mlx5_ifc_plbf_reg_bits {
7597
	u8         reserved_at_0[0x8];
7598
	u8         local_port[0x8];
7599
	u8         reserved_at_10[0xd];
7600 7601
	u8         lbf_mode[0x3];

7602
	u8         reserved_at_20[0x20];
7603 7604 7605
};

struct mlx5_ifc_pipg_reg_bits {
7606
	u8         reserved_at_0[0x8];
7607
	u8         local_port[0x8];
7608
	u8         reserved_at_10[0x10];
7609 7610

	u8         dic[0x1];
7611
	u8         reserved_at_21[0x19];
7612
	u8         ipg[0x4];
7613
	u8         reserved_at_3e[0x2];
7614 7615 7616
};

struct mlx5_ifc_pifr_reg_bits {
7617
	u8         reserved_at_0[0x8];
7618
	u8         local_port[0x8];
7619
	u8         reserved_at_10[0x10];
7620

7621
	u8         reserved_at_20[0xe0];
7622 7623 7624 7625 7626 7627 7628

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
7629
	u8         reserved_at_0[0x8];
7630
	u8         local_port[0x8];
7631
	u8         reserved_at_10[0x10];
7632 7633

	u8         ppan[0x4];
7634
	u8         reserved_at_24[0x4];
7635
	u8         prio_mask_tx[0x8];
7636
	u8         reserved_at_30[0x8];
7637 7638 7639 7640
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
7641
	u8         reserved_at_42[0x6];
7642
	u8         pfctx[0x8];
7643
	u8         reserved_at_50[0x10];
7644 7645 7646

	u8         pprx[0x1];
	u8         aprx[0x1];
7647
	u8         reserved_at_62[0x6];
7648
	u8         pfcrx[0x8];
7649
	u8         reserved_at_70[0x10];
7650

7651
	u8         reserved_at_80[0x80];
7652 7653 7654 7655
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
7656
	u8         reserved_at_4[0x4];
7657
	u8         local_port[0x8];
7658
	u8         reserved_at_10[0x10];
7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

7673
	u8         reserved_at_140[0x80];
7674 7675 7676
};

struct mlx5_ifc_peir_reg_bits {
7677
	u8         reserved_at_0[0x8];
7678
	u8         local_port[0x8];
7679
	u8         reserved_at_10[0x10];
7680

7681
	u8         reserved_at_20[0xc];
7682
	u8         error_count[0x4];
7683
	u8         reserved_at_30[0x10];
7684

7685
	u8         reserved_at_40[0xc];
7686
	u8         lane[0x4];
7687
	u8         reserved_at_50[0x8];
7688 7689 7690
	u8         error_type[0x8];
};

7691 7692 7693 7694 7695 7696 7697 7698 7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747
struct mlx5_ifc_pcam_enhanced_features_bits {
	u8         reserved_at_0[0x7e];

	u8         ppcnt_discard_group[0x1];
	u8         ppcnt_statistical_group[0x1];
};

struct mlx5_ifc_pcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
		u8         reserved_at_0[0x80];
	} port_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} feature_cap_mask;

	u8         reserved_at_1c0[0xc0];
};

struct mlx5_ifc_mcam_enhanced_features_bits {
	u8         reserved_at_0[0x7f];

	u8         pcie_performance_group[0x1];
};

struct mlx5_ifc_mcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
		u8         reserved_at_0[0x80];
	} mng_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} mng_feature_cap_mask;

	u8         reserved_at_1c0[0x80];
};

7748
struct mlx5_ifc_pcap_reg_bits {
7749
	u8         reserved_at_0[0x8];
7750
	u8         local_port[0x8];
7751
	u8         reserved_at_10[0x10];
7752 7753 7754 7755 7756 7757 7758

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7759
	u8         reserved_at_10[0x4];
7760
	u8         admin_status[0x4];
7761
	u8         reserved_at_18[0x4];
7762 7763 7764 7765
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7766
	u8         reserved_at_22[0x1c];
7767 7768
	u8         e[0x2];

7769
	u8         reserved_at_40[0x40];
7770 7771 7772
};

struct mlx5_ifc_pamp_reg_bits {
7773
	u8         reserved_at_0[0x8];
7774
	u8         opamp_group[0x8];
7775
	u8         reserved_at_10[0xc];
7776 7777 7778
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
7779
	u8         reserved_at_30[0x4];
7780 7781 7782 7783 7784
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

7785 7786 7787 7788 7789 7790 7791 7792 7793 7794
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

7795
struct mlx5_ifc_lane_2_module_mapping_bits {
7796
	u8         reserved_at_0[0x6];
7797
	u8         rx_lane[0x2];
7798
	u8         reserved_at_8[0x6];
7799
	u8         tx_lane[0x2];
7800
	u8         reserved_at_10[0x8];
7801 7802 7803 7804
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
7805
	u8         reserved_at_0[0x6];
7806 7807
	u8         lossy[0x1];
	u8         epsb[0x1];
7808
	u8         reserved_at_8[0xc];
7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
7820
	u8         reserved_at_0[0x18];
7821 7822
	u8         power_settings_level[0x8];

7823
	u8         reserved_at_20[0x60];
7824 7825 7826 7827
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
7828
	u8         reserved_at_1[0x1f];
7829

7830
	u8         reserved_at_20[0x60];
7831 7832 7833
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
7834
	u8         reserved_at_0[0x20];
7835 7836 7837 7838 7839 7840 7841 7842 7843 7844 7845 7846

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
7847
	u8         reserved_at_41[0x7];
7848 7849 7850 7851 7852 7853 7854 7855
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

7856
	u8         reserved_at_80[0x20];
7857 7858 7859 7860 7861 7862 7863

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

7864
	u8         reserved_at_e0[0x1];
7865
	u8         grh[0x1];
7866
	u8         reserved_at_e2[0x2];
7867 7868 7869 7870 7871 7872 7873
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
7874
	u8         reserved_at_0[0x10];
7875 7876 7877 7878
	u8         function_id[0x10];

	u8         num_pages[0x20];

7879
	u8         reserved_at_40[0xa0];
7880 7881 7882
};

struct mlx5_ifc_eqe_bits {
7883
	u8         reserved_at_0[0x8];
7884
	u8         event_type[0x8];
7885
	u8         reserved_at_10[0x8];
7886 7887
	u8         event_sub_type[0x8];

7888
	u8         reserved_at_20[0xe0];
7889 7890 7891

	union mlx5_ifc_event_auto_bits event_data;

7892
	u8         reserved_at_1e0[0x10];
7893
	u8         signature[0x8];
7894
	u8         reserved_at_1f8[0x7];
7895 7896 7897 7898 7899 7900 7901 7902 7903
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
7904
	u8         reserved_at_8[0x18];
7905 7906 7907 7908 7909 7910

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
7911
	u8         reserved_at_77[0x9];
7912 7913 7914 7915 7916 7917 7918 7919

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
7920
	u8         reserved_at_1b7[0x9];
7921 7922 7923 7924 7925

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
7926
	u8         reserved_at_1f0[0x8];
7927 7928 7929 7930 7931 7932
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
7933
	u8         reserved_at_8[0x18];
7934 7935 7936 7937 7938 7939 7940 7941

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
7942
	u8         reserved_at_10[0x10];
7943

7944
	u8         reserved_at_20[0x10];
7945 7946 7947 7948 7949 7950 7951 7952
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

7953
	u8         reserved_at_1000[0x180];
7954 7955 7956 7957

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
7958
	u8         reserved_at_11b6[0xa];
7959 7960 7961

	u8         block_number[0x20];

7962
	u8         reserved_at_11e0[0x8];
7963 7964 7965 7966 7967 7968 7969 7970 7971
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
7972
	u8         reserved_at_38[0x6];
7973 7974 7975 7976
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007 8008 8009 8010 8011 8012 8013 8014 8015 8016 8017 8018 8019 8020 8021 8022 8023 8024
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050 8051 8052 8053 8054 8055 8056 8057
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

8058
	u8         reserved_at_40[0x40];
8059 8060 8061 8062

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
8063
	u8         reserved_at_b4[0x2];
8064 8065 8066 8067 8068 8069
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

8070
	u8         reserved_at_e0[0xf00];
8071 8072

	u8         initializing[0x1];
8073
	u8         reserved_at_fe1[0x4];
8074
	u8         nic_interface_supported[0x3];
8075
	u8         reserved_at_fe8[0x18];
8076 8077 8078 8079 8080

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

8081
	u8         reserved_at_1220[0x6e40];
8082

8083
	u8         reserved_at_8060[0x1f];
8084 8085 8086 8087 8088
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

8089
	u8         reserved_at_80a0[0x17fc0];
8090 8091
};

8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103 8104 8105 8106 8107 8108 8109 8110 8111 8112 8113 8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126 8127 8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145
struct mlx5_ifc_mtpps_reg_bits {
	u8         reserved_at_0[0xc];
	u8         cap_number_of_pps_pins[0x4];
	u8         reserved_at_10[0x4];
	u8         cap_max_num_of_pps_in_pins[0x4];
	u8         reserved_at_18[0x4];
	u8         cap_max_num_of_pps_out_pins[0x4];

	u8         reserved_at_20[0x24];
	u8         cap_pin_3_mode[0x4];
	u8         reserved_at_48[0x4];
	u8         cap_pin_2_mode[0x4];
	u8         reserved_at_50[0x4];
	u8         cap_pin_1_mode[0x4];
	u8         reserved_at_58[0x4];
	u8         cap_pin_0_mode[0x4];

	u8         reserved_at_60[0x4];
	u8         cap_pin_7_mode[0x4];
	u8         reserved_at_68[0x4];
	u8         cap_pin_6_mode[0x4];
	u8         reserved_at_70[0x4];
	u8         cap_pin_5_mode[0x4];
	u8         reserved_at_78[0x4];
	u8         cap_pin_4_mode[0x4];

	u8         reserved_at_80[0x80];

	u8         enable[0x1];
	u8         reserved_at_101[0xb];
	u8         pattern[0x4];
	u8         reserved_at_110[0x4];
	u8         pin_mode[0x4];
	u8         pin[0x8];

	u8         reserved_at_120[0x20];

	u8         time_stamp[0x40];

	u8         out_pulse_duration[0x10];
	u8         out_periodic_adjustment[0x10];

	u8         reserved_at_1a0[0x60];
};

struct mlx5_ifc_mtppse_reg_bits {
	u8         reserved_at_0[0x18];
	u8         pin[0x8];
	u8         event_arm[0x1];
	u8         reserved_at_21[0x1b];
	u8         event_generation_mode[0x4];
	u8         reserved_at_40[0x40];
};

8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161
union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
8162
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
8178
	struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
8179 8180 8181 8182 8183 8184 8185
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
8186
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
8187 8188 8189 8190
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
8191 8192
	struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
	struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
8193
	u8         reserved_at_0[0x60e0];
8194 8195 8196 8197
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
8198
	u8         reserved_at_0[0x200];
8199 8200 8201 8202
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
8203
	u8         reserved_at_0[0x20060];
8204 8205
};

8206 8207
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
8208
	u8         reserved_at_8[0x18];
8209 8210 8211

	u8         syndrome[0x20];

8212
	u8         reserved_at_40[0x40];
8213 8214 8215 8216
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
8217
	u8         reserved_at_10[0x10];
8218

8219
	u8         reserved_at_20[0x10];
8220 8221
	u8         op_mod[0x10];

8222 8223 8224 8225 8226
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
8227 8228

	u8         table_type[0x8];
8229
	u8         reserved_at_88[0x18];
8230

8231
	u8         reserved_at_a0[0x8];
8232 8233
	u8         table_id[0x18];

8234 8235 8236
	u8         reserved_at_c0[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_e0[0x120];
8237 8238
};

8239
enum {
8240 8241
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID     = (1UL << 0),
	MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
8242 8243 8244 8245
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
8246
	u8         reserved_at_8[0x18];
8247 8248 8249

	u8         syndrome[0x20];

8250
	u8         reserved_at_40[0x40];
8251 8252 8253 8254
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
8255
	u8         reserved_at_10[0x10];
8256

8257
	u8         reserved_at_20[0x10];
8258 8259
	u8         op_mod[0x10];

8260 8261 8262
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
8263

8264
	u8         reserved_at_60[0x10];
8265 8266 8267
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
8268
	u8         reserved_at_88[0x18];
8269

8270
	u8         reserved_at_a0[0x8];
8271 8272
	u8         table_id[0x18];

8273
	u8         reserved_at_c0[0x4];
8274
	u8         table_miss_mode[0x4];
8275
	u8         reserved_at_c8[0x18];
8276

8277
	u8         reserved_at_e0[0x8];
8278 8279
	u8         table_miss_id[0x18];

8280 8281 8282 8283
	u8         reserved_at_100[0x8];
	u8         lag_master_next_table_id[0x18];

	u8         reserved_at_120[0x80];
8284 8285
};

8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307 8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326 8327 8328 8329 8330
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

8331 8332 8333 8334 8335 8336 8337 8338 8339 8340 8341 8342 8343 8344 8345 8346 8347 8348 8349 8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

S
Saeed Mahameed 已提交
8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390
struct mlx5_ifc_dcbx_param_bits {
	u8         dcbx_cee_cap[0x1];
	u8         dcbx_ieee_cap[0x1];
	u8         dcbx_standby_cap[0x1];
	u8         reserved_at_0[0x5];
	u8         port_number[0x8];
	u8         reserved_at_10[0xa];
	u8         max_application_table_size[6];
	u8         reserved_at_20[0x15];
	u8         version_oper[0x3];
	u8         reserved_at_38[5];
	u8         version_admin[0x3];
	u8         willing_admin[0x1];
	u8         reserved_at_41[0x3];
	u8         pfc_cap_oper[0x4];
	u8         reserved_at_48[0x4];
	u8         pfc_cap_admin[0x4];
	u8         reserved_at_50[0x4];
	u8         num_of_tc_oper[0x4];
	u8         reserved_at_58[0x4];
	u8         num_of_tc_admin[0x4];
	u8         remote_willing[0x1];
	u8         reserved_at_61[3];
	u8         remote_pfc_cap[4];
	u8         reserved_at_68[0x14];
	u8         remote_num_of_tc[0x4];
	u8         reserved_at_80[0x18];
	u8         error[0x8];
	u8         reserved_at_a0[0x160];
};
8391 8392 8393 8394 8395 8396 8397 8398 8399 8400 8401 8402 8403 8404 8405 8406 8407 8408 8409 8410 8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430 8431 8432 8433 8434 8435 8436 8437 8438 8439 8440 8441 8442 8443 8444 8445 8446 8447 8448 8449 8450 8451 8452 8453 8454 8455 8456 8457 8458 8459 8460 8461 8462 8463 8464 8465 8466 8467 8468 8469 8470 8471 8472 8473 8474 8475 8476 8477 8478 8479 8480 8481 8482 8483 8484 8485 8486 8487 8488 8489 8490 8491 8492 8493 8494 8495 8496 8497 8498 8499 8500 8501 8502 8503 8504 8505 8506 8507 8508 8509 8510 8511 8512 8513 8514 8515 8516 8517 8518 8519 8520

struct mlx5_ifc_lagc_bits {
	u8         reserved_at_0[0x1d];
	u8         lag_state[0x3];

	u8         reserved_at_20[0x14];
	u8         tx_remap_affinity_2[0x4];
	u8         reserved_at_38[0x4];
	u8         tx_remap_affinity_1[0x4];
};

struct mlx5_ifc_create_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_modify_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_modify_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];
	u8         field_select[0x20];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

8521
#endif /* MLX5_IFC_H */