skge.c 106.2 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
 * Ethernet adapters. Based on earlier sk98lin, e100 and
 * FreeBSD if_sk drivers.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
10
 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
11 12 13
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
14
 * the Free Software Foundation; either version 2 of the License.
15 16 17 18 19 20 21 22 23 24 25
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

26
#include <linux/in.h>
27 28 29 30 31 32 33 34 35 36 37
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/if_vlan.h>
#include <linux/ip.h>
#include <linux/delay.h>
#include <linux/crc32.h>
A
Al Viro 已提交
38
#include <linux/dma-mapping.h>
S
Stephen Hemminger 已提交
39
#include <linux/debugfs.h>
40
#include <linux/sched.h>
S
Stephen Hemminger 已提交
41
#include <linux/seq_file.h>
42
#include <linux/mii.h>
43 44 45 46 47
#include <asm/irq.h>

#include "skge.h"

#define DRV_NAME		"skge"
S
Stephen Hemminger 已提交
48
#define DRV_VERSION		"1.13"
49 50 51 52 53
#define PFX			DRV_NAME " "

#define DEFAULT_TX_RING_SIZE	128
#define DEFAULT_RX_RING_SIZE	512
#define MAX_TX_RING_SIZE	1024
54
#define TX_LOW_WATER		(MAX_SKB_FRAGS + 1)
55
#define MAX_RX_RING_SIZE	4096
56 57
#define RX_COPY_THRESHOLD	128
#define RX_BUF_SIZE		1536
58 59 60 61
#define PHY_RETRIES	        1000
#define ETH_JUMBO_MTU		9000
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
62
#define BLINK_MS		250
S
Stephen Hemminger 已提交
63
#define LINK_HZ			HZ
64

S
Stephen Hemminger 已提交
65 66 67
#define SKGE_EEPROM_MAGIC	0x9933aabb


68
MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
69
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
70 71 72 73 74 75 76 77 78 79 80 81
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

static const u32 default_msg
	= NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
	  | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;

static int debug = -1;	/* defaults above */
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

static const struct pci_device_id skge_id_table[] = {
82 83 84 85
	{ PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
	{ PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
S
Stephen Hemminger 已提交
86
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
87
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },	/* DGE-530T */
88 89 90 91
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
	{ PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
	{ PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
S
Stephen Hemminger 已提交
92
	{ PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
93 94 95 96 97 98
	{ 0 }
};
MODULE_DEVICE_TABLE(pci, skge_id_table);

static int skge_up(struct net_device *dev);
static int skge_down(struct net_device *dev);
99
static void skge_phy_reset(struct skge_port *skge);
100
static void skge_tx_clean(struct net_device *dev);
101 102
static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
103 104 105 106
static void genesis_get_stats(struct skge_port *skge, u64 *data);
static void yukon_get_stats(struct skge_port *skge, u64 *data);
static void yukon_init(struct skge_hw *hw, int port);
static void genesis_mac_init(struct skge_hw *hw, int port);
107
static void genesis_link_up(struct skge_port *skge);
108
static void skge_set_multicast(struct net_device *dev);
109

110
/* Avoid conditionals by using array */
111 112 113 114
static const int txqaddr[] = { Q_XA1, Q_XA2 };
static const int rxqaddr[] = { Q_R1, Q_R2 };
static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
115 116
static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
117 118 119

static int skge_get_regs_len(struct net_device *dev)
{
120
	return 0x4000;
121 122 123
}

/*
124 125 126
 * Returns copy of whole control register region
 * Note: skip RAM address register because accessing it will
 * 	 cause bus hangs!
127 128 129 130 131 132 133 134
 */
static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct skge_port *skge = netdev_priv(dev);
	const void __iomem *io = skge->hw->regs;

	regs->version = 1;
135 136
	memset(p, 0, regs->len);
	memcpy_fromio(p, io, B3_RAM_ADDR);
137

138 139
	memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
		      regs->len - B3_RI_WTO_R1);
140 141
}

S
Stephen Hemminger 已提交
142
/* Wake on Lan only supported on Yukon chips with rev 1 or above */
S
Stephen Hemminger 已提交
143
static u32 wol_supported(const struct skge_hw *hw)
144
{
145
	if (hw->chip_id == CHIP_ID_GENESIS)
S
Stephen Hemminger 已提交
146
		return 0;
147 148 149 150 151

	if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
		return 0;

	return WAKE_MAGIC | WAKE_PHY;
S
Stephen Hemminger 已提交
152 153 154 155 156 157
}

static void skge_wol_init(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
S
Stephen Hemminger 已提交
158
	u16 ctrl;
S
Stephen Hemminger 已提交
159 160 161 162

	skge_write16(hw, B0_CTST, CS_RST_CLR);
	skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

S
Stephen Hemminger 已提交
163 164 165
	/* Turn on Vaux */
	skge_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
S
Stephen Hemminger 已提交
166

S
Stephen Hemminger 已提交
167 168 169 170 171 172 173 174
	/* WA code for COMA mode -- clear PHY reset */
	if (hw->chip_id == CHIP_ID_YUKON_LITE &&
	    hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
		u32 reg = skge_read32(hw, B2_GP_IO);
		reg |= GP_DIR_9;
		reg &= ~GP_IO_9;
		skge_write32(hw, B2_GP_IO, reg);
	}
S
Stephen Hemminger 已提交
175

S
Stephen Hemminger 已提交
176 177 178 179
	skge_write32(hw, SK_REG(port, GPHY_CTRL),
		     GPC_DIS_SLEEP |
		     GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
		     GPC_ANEG_1 | GPC_RST_SET);
S
Stephen Hemminger 已提交
180

S
Stephen Hemminger 已提交
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
	skge_write32(hw, SK_REG(port, GPHY_CTRL),
		     GPC_DIS_SLEEP |
		     GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
		     GPC_ANEG_1 | GPC_RST_CLR);

	skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100 skge_reset will re-enable on resume	 */
	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
		     PHY_AN_100FULL | PHY_AN_100HALF |
		     PHY_AN_10FULL | PHY_AN_10HALF| PHY_AN_CSMA);
	/* no 1000 HD/FD */
	gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
	gm_phy_write(hw, port, PHY_MARV_CTRL,
		     PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
		     PHY_CT_RE_CFG | PHY_CT_DUP_MD);
S
Stephen Hemminger 已提交
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218


	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    skge->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (skge->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (skge->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
219
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
S
Stephen Hemminger 已提交
220 221 222 223 224 225

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

	/* block receiver */
	skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
226 227 228 229 230 231
}

static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct skge_port *skge = netdev_priv(dev);

S
Stephen Hemminger 已提交
232 233
	wol->supported = wol_supported(skge->hw);
	wol->wolopts = skge->wol;
234 235 236 237 238 239 240
}

static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;

241 242
	if ((wol->wolopts & ~wol_supported(hw)) ||
	    !device_can_wakeup(&hw->pdev->dev))
243 244
		return -EOPNOTSUPP;

S
Stephen Hemminger 已提交
245
	skge->wol = wol->wolopts;
246 247 248

	device_set_wakeup_enable(&hw->pdev->dev, skge->wol);

249 250 251
	return 0;
}

S
Stephen Hemminger 已提交
252 253
/* Determine supported/advertised modes based on hardware.
 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
254 255 256 257 258
 */
static u32 skge_supported_modes(const struct skge_hw *hw)
{
	u32 supported;

259
	if (hw->copper) {
260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
		supported = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg| SUPPORTED_TP;

		if (hw->chip_id == CHIP_ID_GENESIS)
			supported &= ~(SUPPORTED_10baseT_Half
					     | SUPPORTED_10baseT_Full
					     | SUPPORTED_100baseT_Half
					     | SUPPORTED_100baseT_Full);

		else if (hw->chip_id == CHIP_ID_YUKON)
			supported &= ~SUPPORTED_1000baseT_Half;
	} else
277 278
		supported = SUPPORTED_1000baseT_Full | SUPPORTED_1000baseT_Half
			| SUPPORTED_FIBRE | SUPPORTED_Autoneg;
279 280 281

	return supported;
}
282 283 284 285 286 287 288 289

static int skge_get_settings(struct net_device *dev,
			     struct ethtool_cmd *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;

	ecmd->transceiver = XCVR_INTERNAL;
290
	ecmd->supported = skge_supported_modes(hw);
291

292
	if (hw->copper) {
293 294
		ecmd->port = PORT_TP;
		ecmd->phy_address = hw->phy_addr;
295
	} else
296 297 298 299 300 301 302 303 304 305 306 307 308
		ecmd->port = PORT_FIBRE;

	ecmd->advertising = skge->advertising;
	ecmd->autoneg = skge->autoneg;
	ecmd->speed = skge->speed;
	ecmd->duplex = skge->duplex;
	return 0;
}

static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);
	const struct skge_hw *hw = skge->hw;
309
	u32 supported = skge_supported_modes(hw);
310
	int err = 0;
311 312

	if (ecmd->autoneg == AUTONEG_ENABLE) {
313 314 315
		ecmd->advertising = supported;
		skge->duplex = -1;
		skge->speed = -1;
316
	} else {
317 318
		u32 setting;

319
		switch (ecmd->speed) {
320
		case SPEED_1000:
321 322 323 324 325 326
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
327 328
			break;
		case SPEED_100:
329 330 331 332 333 334 335 336
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

337
		case SPEED_10:
338 339 340 341 342
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
343 344 345 346 347
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}
348 349 350 351 352 353

		if ((setting & supported) == 0)
			return -EINVAL;

		skge->speed = ecmd->speed;
		skge->duplex = ecmd->duplex;
354 355 356 357 358
	}

	skge->autoneg = ecmd->autoneg;
	skge->advertising = ecmd->advertising;

359 360 361 362 363 364 365 366
	if (netif_running(dev)) {
		skge_down(dev);
		err = skge_up(dev);
		if (err) {
			dev_close(dev);
			return err;
		}
	}
367

368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
	return (0);
}

static void skge_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct skge_port *skge = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(skge->hw->pdev));
}

static const struct skge_stat {
	char 	   name[ETH_GSTRING_LEN];
	u16	   xmac_offset;
	u16	   gma_offset;
} skge_stats[] = {
	{ "tx_bytes",		XM_TXO_OK_HI,  GM_TXO_OK_HI },
	{ "rx_bytes",		XM_RXO_OK_HI,  GM_RXO_OK_HI },

	{ "tx_broadcast",	XM_TXF_BC_OK,  GM_TXF_BC_OK },
	{ "rx_broadcast",	XM_RXF_BC_OK,  GM_RXF_BC_OK },
	{ "tx_multicast",	XM_TXF_MC_OK,  GM_TXF_MC_OK },
	{ "rx_multicast",	XM_RXF_MC_OK,  GM_RXF_MC_OK },
	{ "tx_unicast",		XM_TXF_UC_OK,  GM_TXF_UC_OK },
	{ "rx_unicast",		XM_RXF_UC_OK,  GM_RXF_UC_OK },
	{ "tx_mac_pause",	XM_TXF_MPAUSE, GM_TXF_MPAUSE },
	{ "rx_mac_pause",	XM_RXF_MPAUSE, GM_RXF_MPAUSE },

	{ "collisions",		XM_TXF_SNG_COL, GM_TXF_SNG_COL },
	{ "multi_collisions",	XM_TXF_MUL_COL, GM_TXF_MUL_COL },
	{ "aborted",		XM_TXF_ABO_COL, GM_TXF_ABO_COL },
	{ "late_collision",	XM_TXF_LAT_COL, GM_TXF_LAT_COL },
	{ "fifo_underrun",	XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
	{ "fifo_overflow",	XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },

	{ "rx_toolong",		XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
	{ "rx_jabber",		XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
	{ "rx_runt",		XM_RXE_RUNT, 	GM_RXE_FRAG },
	{ "rx_too_long",	XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
	{ "rx_fcs_error",	XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
};

413
static int skge_get_sset_count(struct net_device *dev, int sset)
414
{
415 416 417 418 419 420
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(skge_stats);
	default:
		return -EOPNOTSUPP;
	}
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
}

static void skge_get_ethtool_stats(struct net_device *dev,
				   struct ethtool_stats *stats, u64 *data)
{
	struct skge_port *skge = netdev_priv(dev);

	if (skge->hw->chip_id == CHIP_ID_GENESIS)
		genesis_get_stats(skge, data);
	else
		yukon_get_stats(skge, data);
}

/* Use hardware MIB variables for critical path statistics and
 * transmit feedback not reported at interrupt.
 * Other errors are accounted for in interrupt handler.
 */
static struct net_device_stats *skge_get_stats(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	u64 data[ARRAY_SIZE(skge_stats)];

	if (skge->hw->chip_id == CHIP_ID_GENESIS)
		genesis_get_stats(skge, data);
	else
		yukon_get_stats(skge, data);

S
Stephen Hemminger 已提交
448 449 450 451 452 453 454
	dev->stats.tx_bytes = data[0];
	dev->stats.rx_bytes = data[1];
	dev->stats.tx_packets = data[2] + data[4] + data[6];
	dev->stats.rx_packets = data[3] + data[5] + data[7];
	dev->stats.multicast = data[3] + data[5];
	dev->stats.collisions = data[10];
	dev->stats.tx_aborted_errors = data[12];
455

S
Stephen Hemminger 已提交
456
	return &dev->stats;
457 458 459 460 461 462
}

static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	int i;

463
	switch (stringset) {
464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       skge_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static void skge_get_ring_param(struct net_device *dev,
				struct ethtool_ringparam *p)
{
	struct skge_port *skge = netdev_priv(dev);

	p->rx_max_pending = MAX_RX_RING_SIZE;
	p->tx_max_pending = MAX_TX_RING_SIZE;
	p->rx_mini_max_pending = 0;
	p->rx_jumbo_max_pending = 0;

	p->rx_pending = skge->rx_ring.count;
	p->tx_pending = skge->tx_ring.count;
	p->rx_mini_pending = 0;
	p->rx_jumbo_pending = 0;
}

static int skge_set_ring_param(struct net_device *dev,
			       struct ethtool_ringparam *p)
{
	struct skge_port *skge = netdev_priv(dev);
492
	int err = 0;
493 494

	if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
495
	    p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
496 497 498 499 500 501 502
		return -EINVAL;

	skge->rx_ring.count = p->rx_pending;
	skge->tx_ring.count = p->tx_pending;

	if (netif_running(dev)) {
		skge_down(dev);
503 504 505
		err = skge_up(dev);
		if (err)
			dev_close(dev);
506 507
	}

508
	return err;
509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529
}

static u32 skge_get_msglevel(struct net_device *netdev)
{
	struct skge_port *skge = netdev_priv(netdev);
	return skge->msg_enable;
}

static void skge_set_msglevel(struct net_device *netdev, u32 value)
{
	struct skge_port *skge = netdev_priv(netdev);
	skge->msg_enable = value;
}

static int skge_nway_reset(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);

	if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
		return -EINVAL;

530
	skge_phy_reset(skge);
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
	return 0;
}

static int skge_set_sg(struct net_device *dev, u32 data)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;

	if (hw->chip_id == CHIP_ID_GENESIS && data)
		return -EOPNOTSUPP;
	return ethtool_op_set_sg(dev, data);
}

static int skge_set_tx_csum(struct net_device *dev, u32 data)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;

	if (hw->chip_id == CHIP_ID_GENESIS && data)
		return -EOPNOTSUPP;

	return ethtool_op_set_tx_csum(dev, data);
}

static u32 skge_get_rx_csum(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);

	return skge->rx_csum;
}

/* Only Yukon supports checksum offload. */
static int skge_set_rx_csum(struct net_device *dev, u32 data)
{
	struct skge_port *skge = netdev_priv(dev);

	if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
		return -EOPNOTSUPP;

	skge->rx_csum = data;
	return 0;
}

static void skge_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);

579 580 581 582
	ecmd->rx_pause = ((skge->flow_control == FLOW_MODE_SYMMETRIC) ||
			  (skge->flow_control == FLOW_MODE_SYM_OR_REM));
	ecmd->tx_pause = (ecmd->rx_pause ||
			  (skge->flow_control == FLOW_MODE_LOC_SEND));
583

584
	ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
585 586 587 588 589 590
}

static int skge_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);
591
	struct ethtool_pauseparam old;
592
	int err = 0;
593

594 595 596 597 598 599 600 601 602 603 604 605 606 607
	skge_get_pauseparam(dev, &old);

	if (ecmd->autoneg != old.autoneg)
		skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
	else {
		if (ecmd->rx_pause && ecmd->tx_pause)
			skge->flow_control = FLOW_MODE_SYMMETRIC;
		else if (ecmd->rx_pause && !ecmd->tx_pause)
			skge->flow_control = FLOW_MODE_SYM_OR_REM;
		else if (!ecmd->rx_pause && ecmd->tx_pause)
			skge->flow_control = FLOW_MODE_LOC_SEND;
		else
			skge->flow_control = FLOW_MODE_NONE;
	}
608

609 610 611 612 613 614 615 616
	if (netif_running(dev)) {
		skge_down(dev);
		err = skge_up(dev);
		if (err) {
			dev_close(dev);
			return err;
		}
	}
617

618 619 620 621 622 623
	return 0;
}

/* Chip internal frequency for clock calculations */
static inline u32 hwkhz(const struct skge_hw *hw)
{
624
	return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
625 626
}

S
Stephen Hemminger 已提交
627
/* Chip HZ to microseconds */
628 629 630 631 632
static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
{
	return (ticks * 1000) / hwkhz(hw);
}

S
Stephen Hemminger 已提交
633
/* Microseconds to chip HZ */
634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
{
	return hwkhz(hw) * usec / 1000;
}

static int skge_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;

	ecmd->rx_coalesce_usecs = 0;
	ecmd->tx_coalesce_usecs = 0;

	if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
		u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
		u32 msk = skge_read32(hw, B2_IRQM_MSK);

		if (msk & rxirqmask[port])
			ecmd->rx_coalesce_usecs = delay;
		if (msk & txirqmask[port])
			ecmd->tx_coalesce_usecs = delay;
	}

	return 0;
}

/* Note: interrupt timer is per board, but can turn on/off per port */
static int skge_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	u32 msk = skge_read32(hw, B2_IRQM_MSK);
	u32 delay = 25;

	if (ecmd->rx_coalesce_usecs == 0)
		msk &= ~rxirqmask[port];
	else if (ecmd->rx_coalesce_usecs < 25 ||
		 ecmd->rx_coalesce_usecs > 33333)
		return -EINVAL;
	else {
		msk |= rxirqmask[port];
		delay = ecmd->rx_coalesce_usecs;
	}

	if (ecmd->tx_coalesce_usecs == 0)
		msk &= ~txirqmask[port];
	else if (ecmd->tx_coalesce_usecs < 25 ||
		 ecmd->tx_coalesce_usecs > 33333)
		return -EINVAL;
	else {
		msk |= txirqmask[port];
		delay = min(delay, ecmd->rx_coalesce_usecs);
	}

	skge_write32(hw, B2_IRQM_MSK, msk);
	if (msk == 0)
		skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
	else {
		skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
		skge_write32(hw, B2_IRQM_CTRL, TIM_START);
	}
	return 0;
}

702 703
enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
static void skge_led(struct skge_port *skge, enum led_mode mode)
704
{
705 706 707
	struct skge_hw *hw = skge->hw;
	int port = skge->port;

708
	spin_lock_bh(&hw->phy_lock);
709
	if (hw->chip_id == CHIP_ID_GENESIS) {
710 711
		switch (mode) {
		case LED_MODE_OFF:
S
Stephen Hemminger 已提交
712 713 714 715 716 717
			if (hw->phy_type == SK_PHY_BCOM)
				xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
			else {
				skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
				skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
			}
718 719 720 721
			skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
			skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
			skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
			break;
722

723 724 725
		case LED_MODE_ON:
			skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
			skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
726

727 728
			skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
			skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
729

730
			break;
731

732 733 734 735
		case LED_MODE_TST:
			skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
			skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
			skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
736

S
Stephen Hemminger 已提交
737 738 739 740 741 742 743 744
			if (hw->phy_type == SK_PHY_BCOM)
				xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
			else {
				skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
				skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
				skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
			}

745
		}
746
	} else {
747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762
		switch (mode) {
		case LED_MODE_OFF:
			gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
			gm_phy_write(hw, port, PHY_MARV_LED_OVER,
				     PHY_M_LED_MO_DUP(MO_LED_OFF)  |
				     PHY_M_LED_MO_10(MO_LED_OFF)   |
				     PHY_M_LED_MO_100(MO_LED_OFF)  |
				     PHY_M_LED_MO_1000(MO_LED_OFF) |
				     PHY_M_LED_MO_RX(MO_LED_OFF));
			break;
		case LED_MODE_ON:
			gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
				     PHY_M_LED_PULS_DUR(PULS_170MS) |
				     PHY_M_LED_BLINK_RT(BLINK_84MS) |
				     PHY_M_LEDC_TX_CTRL |
				     PHY_M_LEDC_DP_CTRL);
763

764 765 766 767 768 769 770 771 772 773 774 775 776 777
			gm_phy_write(hw, port, PHY_MARV_LED_OVER,
				     PHY_M_LED_MO_RX(MO_LED_OFF) |
				     (skge->speed == SPEED_100 ?
				      PHY_M_LED_MO_100(MO_LED_ON) : 0));
			break;
		case LED_MODE_TST:
			gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
			gm_phy_write(hw, port, PHY_MARV_LED_OVER,
				     PHY_M_LED_MO_DUP(MO_LED_ON)  |
				     PHY_M_LED_MO_10(MO_LED_ON)   |
				     PHY_M_LED_MO_100(MO_LED_ON)  |
				     PHY_M_LED_MO_1000(MO_LED_ON) |
				     PHY_M_LED_MO_RX(MO_LED_ON));
		}
778
	}
779
	spin_unlock_bh(&hw->phy_lock);
780 781 782 783 784 785
}

/* blink LED's for finding board */
static int skge_phys_id(struct net_device *dev, u32 data)
{
	struct skge_port *skge = netdev_priv(dev);
786 787
	unsigned long ms;
	enum led_mode mode = LED_MODE_TST;
788

789
	if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
790 791 792
		ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
	else
		ms = data * 1000;
793

794 795 796
	while (ms > 0) {
		skge_led(skge, mode);
		mode ^= LED_MODE_TST;
797

798 799 800 801
		if (msleep_interruptible(BLINK_MS))
			break;
		ms -= BLINK_MS;
	}
802

803 804
	/* back to regular LED state */
	skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
805 806 807 808

	return 0;
}

S
Stephen Hemminger 已提交
809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
static int skge_get_eeprom_len(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	u32 reg2;

	pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
	return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
}

static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
{
	u32 val;

	pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);

	do {
		pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
	} while (!(offset & PCI_VPD_ADDR_F));

	pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
	return val;
}

static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
{
	pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
	pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
			      offset | PCI_VPD_ADDR_F);

	do {
		pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
	} while (offset & PCI_VPD_ADDR_F);
}

static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct skge_port *skge = netdev_priv(dev);
	struct pci_dev *pdev = skge->hw->pdev;
	int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
	int length = eeprom->len;
	u16 offset = eeprom->offset;

	if (!cap)
		return -EINVAL;

	eeprom->magic = SKGE_EEPROM_MAGIC;

	while (length > 0) {
		u32 val = skge_vpd_read(pdev, cap, offset);
		int n = min_t(int, length, sizeof(val));

		memcpy(data, &val, n);
		length -= n;
		data += n;
		offset += n;
	}
	return 0;
}

static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct skge_port *skge = netdev_priv(dev);
	struct pci_dev *pdev = skge->hw->pdev;
	int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
	int length = eeprom->len;
	u16 offset = eeprom->offset;

	if (!cap)
		return -EINVAL;

	if (eeprom->magic != SKGE_EEPROM_MAGIC)
		return -EINVAL;

	while (length > 0) {
		u32 val;
		int n = min_t(int, length, sizeof(val));

		if (n < sizeof(val))
			val = skge_vpd_read(pdev, cap, offset);
		memcpy(&val, data, n);

		skge_vpd_write(pdev, cap, offset, val);

		length -= n;
		data += n;
		offset += n;
	}
	return 0;
}

901
static const struct ethtool_ops skge_ethtool_ops = {
902 903 904 905 906 907 908 909 910 911 912
	.get_settings	= skge_get_settings,
	.set_settings	= skge_set_settings,
	.get_drvinfo	= skge_get_drvinfo,
	.get_regs_len	= skge_get_regs_len,
	.get_regs	= skge_get_regs,
	.get_wol	= skge_get_wol,
	.set_wol	= skge_set_wol,
	.get_msglevel	= skge_get_msglevel,
	.set_msglevel	= skge_set_msglevel,
	.nway_reset	= skge_nway_reset,
	.get_link	= ethtool_op_get_link,
S
Stephen Hemminger 已提交
913 914 915
	.get_eeprom_len	= skge_get_eeprom_len,
	.get_eeprom	= skge_get_eeprom,
	.set_eeprom	= skge_set_eeprom,
916 917 918 919 920 921 922 923 924 925 926 927
	.get_ringparam	= skge_get_ring_param,
	.set_ringparam	= skge_set_ring_param,
	.get_pauseparam = skge_get_pauseparam,
	.set_pauseparam = skge_set_pauseparam,
	.get_coalesce	= skge_get_coalesce,
	.set_coalesce	= skge_set_coalesce,
	.set_sg		= skge_set_sg,
	.set_tx_csum	= skge_set_tx_csum,
	.get_rx_csum	= skge_get_rx_csum,
	.set_rx_csum	= skge_set_rx_csum,
	.get_strings	= skge_get_strings,
	.phys_id	= skge_phys_id,
928
	.get_sset_count = skge_get_sset_count,
929 930 931 932 933 934 935
	.get_ethtool_stats = skge_get_ethtool_stats,
};

/*
 * Allocate ring elements and chain them together
 * One-to-one association of board descriptors with ring elements
 */
936
static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
937 938 939 940 941
{
	struct skge_tx_desc *d;
	struct skge_element *e;
	int i;

942
	ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
	if (!ring->start)
		return -ENOMEM;

	for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
		e->desc = d;
		if (i == ring->count - 1) {
			e->next = ring->start;
			d->next_offset = base;
		} else {
			e->next = e + 1;
			d->next_offset = base + (i+1) * sizeof(*d);
		}
	}
	ring->to_use = ring->to_clean = ring->start;

	return 0;
}

961 962 963 964 965 966
/* Allocate and setup a new buffer for receiving */
static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
			  struct sk_buff *skb, unsigned int bufsize)
{
	struct skge_rx_desc *rd = e->desc;
	u64 map;
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985

	map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
			     PCI_DMA_FROMDEVICE);

	rd->dma_lo = map;
	rd->dma_hi = map >> 32;
	e->skb = skb;
	rd->csum1_start = ETH_HLEN;
	rd->csum2_start = ETH_HLEN;
	rd->csum1 = 0;
	rd->csum2 = 0;

	wmb();

	rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
	pci_unmap_addr_set(e, mapaddr, map);
	pci_unmap_len_set(e, maplen, bufsize);
}

986 987 988 989
/* Resume receiving using existing skb,
 * Note: DMA address is not changed by chip.
 * 	 MTU not changed while receiver active.
 */
990
static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
{
	struct skge_rx_desc *rd = e->desc;

	rd->csum2 = 0;
	rd->csum2_start = ETH_HLEN;

	wmb();

	rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
}


/* Free all  buffers in receive ring, assumes receiver stopped */
1004 1005 1006 1007 1008 1009
static void skge_rx_clean(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	struct skge_ring *ring = &skge->rx_ring;
	struct skge_element *e;

1010 1011
	e = ring->start;
	do {
1012 1013
		struct skge_rx_desc *rd = e->desc;
		rd->control = 0;
1014 1015 1016 1017 1018 1019 1020 1021 1022
		if (e->skb) {
			pci_unmap_single(hw->pdev,
					 pci_unmap_addr(e, mapaddr),
					 pci_unmap_len(e, maplen),
					 PCI_DMA_FROMDEVICE);
			dev_kfree_skb(e->skb);
			e->skb = NULL;
		}
	} while ((e = e->next) != ring->start);
1023 1024
}

1025

1026
/* Allocate buffers for receive ring
1027
 * For receive:  to_clean is next received frame.
1028
 */
1029
static int skge_rx_fill(struct net_device *dev)
1030
{
1031
	struct skge_port *skge = netdev_priv(dev);
1032 1033 1034
	struct skge_ring *ring = &skge->rx_ring;
	struct skge_element *e;

1035 1036
	e = ring->start;
	do {
1037
		struct sk_buff *skb;
1038

1039 1040
		skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
					 GFP_KERNEL);
1041 1042 1043
		if (!skb)
			return -ENOMEM;

1044 1045
		skb_reserve(skb, NET_IP_ALIGN);
		skge_rx_setup(skge, e, skb, skge->rx_buf_size);
1046
	} while ( (e = e->next) != ring->start);
1047

1048 1049
	ring->to_clean = ring->start;
	return 0;
1050 1051
}

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
static const char *skge_pause(enum pause_status status)
{
	switch(status) {
	case FLOW_STAT_NONE:
		return "none";
	case FLOW_STAT_REM_SEND:
		return "rx only";
	case FLOW_STAT_LOC_SEND:
		return "tx_only";
	case FLOW_STAT_SYMMETRIC:		/* Both station may send PAUSE */
		return "both";
	default:
		return "indeterminated";
	}
}


1069 1070
static void skge_link_up(struct skge_port *skge)
{
1071
	skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
1072 1073
		    LED_BLK_OFF|LED_SYNC_OFF|LED_ON);

1074
	netif_carrier_on(skge->netdev);
1075
	netif_wake_queue(skge->netdev);
1076

1077
	if (netif_msg_link(skge)) {
1078 1079 1080 1081
		printk(KERN_INFO PFX
		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
		       skge->netdev->name, skge->speed,
		       skge->duplex == DUPLEX_FULL ? "full" : "half",
1082 1083
		       skge_pause(skge->flow_status));
	}
1084 1085 1086 1087
}

static void skge_link_down(struct skge_port *skge)
{
1088
	skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
1089 1090 1091 1092 1093 1094 1095
	netif_carrier_off(skge->netdev);
	netif_stop_queue(skge->netdev);

	if (netif_msg_link(skge))
		printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
}

1096 1097 1098 1099 1100 1101

static void xm_link_down(struct skge_hw *hw, int port)
{
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);

S
Stephen Hemminger 已提交
1102
	xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
1103 1104 1105 1106 1107

	if (netif_carrier_ok(dev))
		skge_link_down(skge);
}

1108
static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1109 1110 1111
{
	int i;

1112
	xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
1113
	*val = xm_read16(hw, port, XM_PHY_DATA);
1114

S
Stephen Hemminger 已提交
1115 1116 1117
	if (hw->phy_type == SK_PHY_XMAC)
		goto ready;

1118
	for (i = 0; i < PHY_RETRIES; i++) {
1119
		if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
1120
			goto ready;
1121
		udelay(1);
1122 1123
	}

1124
	return -ETIMEDOUT;
1125
 ready:
1126
	*val = xm_read16(hw, port, XM_PHY_DATA);
1127

1128 1129 1130 1131 1132 1133 1134 1135 1136
	return 0;
}

static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
{
	u16 v = 0;
	if (__xm_phy_read(hw, port, reg, &v))
		printk(KERN_WARNING PFX "%s: phy read timed out\n",
		       hw->dev[port]->name);
1137 1138 1139
	return v;
}

1140
static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1141 1142 1143
{
	int i;

1144
	xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
1145
	for (i = 0; i < PHY_RETRIES; i++) {
1146
		if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1147
			goto ready;
1148
		udelay(1);
1149
	}
1150
	return -EIO;
1151 1152

 ready:
1153
	xm_write16(hw, port, XM_PHY_DATA, val);
1154 1155 1156 1157 1158 1159
	for (i = 0; i < PHY_RETRIES; i++) {
		if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
			return 0;
		udelay(1);
	}
	return -ETIMEDOUT;
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
}

static void genesis_init(struct skge_hw *hw)
{
	/* set blink source counter */
	skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
	skge_write8(hw, B2_BSC_CTRL, BSC_START);

	/* configure mac arbiter */
	skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);

	/* configure mac arbiter timeout values */
	skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
	skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
	skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
	skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);

	skge_write8(hw, B3_MA_RCINI_RX1, 0);
	skge_write8(hw, B3_MA_RCINI_RX2, 0);
	skge_write8(hw, B3_MA_RCINI_TX1, 0);
	skge_write8(hw, B3_MA_RCINI_TX2, 0);

	/* configure packet arbiter timeout */
	skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
	skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
	skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
	skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
	skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
}

static void genesis_reset(struct skge_hw *hw, int port)
{
1192
	const u8 zero[8]  = { 0 };
S
Stephen Hemminger 已提交
1193
	u32 reg;
1194

1195 1196
	skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);

1197
	/* reset the statistics module */
1198
	xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
S
Stephen Hemminger 已提交
1199
	xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
1200 1201 1202
	xm_write32(hw, port, XM_MODE, 0);		/* clear Mode Reg */
	xm_write16(hw, port, XM_TX_CMD, 0);	/* reset TX CMD Reg */
	xm_write16(hw, port, XM_RX_CMD, 0);	/* reset RX CMD Reg */
1203

1204
	/* disable Broadcom PHY IRQ */
S
Stephen Hemminger 已提交
1205 1206
	if (hw->phy_type == SK_PHY_BCOM)
		xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
1207

1208
	xm_outhash(hw, port, XM_HSM, zero);
S
Stephen Hemminger 已提交
1209 1210 1211 1212 1213

	/* Flush TX and RX fifo */
	reg = xm_read32(hw, port, XM_MODE);
	xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
	xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
1214 1215 1216
}


1217 1218 1219 1220 1221
/* Convert mode to MII values  */
static const u16 phy_pause_map[] = {
	[FLOW_MODE_NONE] =	0,
	[FLOW_MODE_LOC_SEND] =	PHY_AN_PAUSE_ASYM,
	[FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
1222
	[FLOW_MODE_SYM_OR_REM]  = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
1223 1224
};

1225 1226 1227 1228 1229
/* special defines for FIBER (88E1011S only) */
static const u16 fiber_pause_map[] = {
	[FLOW_MODE_NONE]	= PHY_X_P_NO_PAUSE,
	[FLOW_MODE_LOC_SEND]	= PHY_X_P_ASYM_MD,
	[FLOW_MODE_SYMMETRIC]	= PHY_X_P_SYM_MD,
1230
	[FLOW_MODE_SYM_OR_REM]	= PHY_X_P_BOTH_MD,
1231 1232
};

1233 1234 1235

/* Check status of Broadcom phy link */
static void bcom_check_link(struct skge_hw *hw, int port)
1236
{
1237 1238 1239 1240 1241
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);
	u16 status;

	/* read twice because of latch */
S
Stephen Hemminger 已提交
1242
	xm_phy_read(hw, port, PHY_BCOM_STAT);
1243 1244 1245
	status = xm_phy_read(hw, port, PHY_BCOM_STAT);

	if ((status & PHY_ST_LSYNC) == 0) {
1246
		xm_link_down(hw, port);
S
Stephen Hemminger 已提交
1247 1248
		return;
	}
1249

S
Stephen Hemminger 已提交
1250 1251
	if (skge->autoneg == AUTONEG_ENABLE) {
		u16 lpa, aux;
1252

S
Stephen Hemminger 已提交
1253 1254
		if (!(status & PHY_ST_AN_OVER))
			return;
1255

S
Stephen Hemminger 已提交
1256 1257 1258 1259 1260 1261
		lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
		if (lpa & PHY_B_AN_RF) {
			printk(KERN_NOTICE PFX "%s: remote fault\n",
			       dev->name);
			return;
		}
1262

S
Stephen Hemminger 已提交
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
		aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);

		/* Check Duplex mismatch */
		switch (aux & PHY_B_AS_AN_RES_MSK) {
		case PHY_B_RES_1000FD:
			skge->duplex = DUPLEX_FULL;
			break;
		case PHY_B_RES_1000HD:
			skge->duplex = DUPLEX_HALF;
			break;
		default:
			printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
			       dev->name);
			return;
1277 1278
		}

S
Stephen Hemminger 已提交
1279 1280 1281
		/* We are using IEEE 802.3z/D5.0 Table 37-4 */
		switch (aux & PHY_B_AS_PAUSE_MSK) {
		case PHY_B_AS_PAUSE_MSK:
1282
			skge->flow_status = FLOW_STAT_SYMMETRIC;
S
Stephen Hemminger 已提交
1283 1284
			break;
		case PHY_B_AS_PRR:
1285
			skge->flow_status = FLOW_STAT_REM_SEND;
S
Stephen Hemminger 已提交
1286 1287
			break;
		case PHY_B_AS_PRT:
1288
			skge->flow_status = FLOW_STAT_LOC_SEND;
S
Stephen Hemminger 已提交
1289 1290
			break;
		default:
1291
			skge->flow_status = FLOW_STAT_NONE;
S
Stephen Hemminger 已提交
1292 1293
		}
		skge->speed = SPEED_1000;
1294
	}
S
Stephen Hemminger 已提交
1295 1296 1297

	if (!netif_carrier_ok(dev))
		genesis_link_up(skge);
1298 1299 1300 1301 1302
}

/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
 * Phy on for 100 or 10Mbit operation
 */
S
Stephen Hemminger 已提交
1303
static void bcom_phy_init(struct skge_port *skge)
1304 1305 1306
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
1307
	int i;
1308
	u16 id1, r, ext, ctl;
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323

	/* magic workaround patterns for Broadcom */
	static const struct {
		u16 reg;
		u16 val;
	} A1hack[] = {
		{ 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
		{ 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
		{ 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
		{ 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
	}, C0hack[] = {
		{ 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
		{ 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
	};

1324 1325 1326 1327 1328 1329 1330 1331
	/* read Id from external PHY (all have the same address) */
	id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);

	/* Optimize MDIO transfer by suppressing preamble. */
	r = xm_read16(hw, port, XM_MMU_CMD);
	r |=  XM_MMU_NO_PRE;
	xm_write16(hw, port, XM_MMU_CMD,r);

1332
	switch (id1) {
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
	case PHY_BCOM_ID1_C0:
		/*
		 * Workaround BCOM Errata for the C0 type.
		 * Write magic patterns to reserved registers.
		 */
		for (i = 0; i < ARRAY_SIZE(C0hack); i++)
			xm_phy_write(hw, port,
				     C0hack[i].reg, C0hack[i].val);

		break;
	case PHY_BCOM_ID1_A1:
		/*
		 * Workaround BCOM Errata for the A1 type.
		 * Write magic patterns to reserved registers.
		 */
		for (i = 0; i < ARRAY_SIZE(A1hack); i++)
			xm_phy_write(hw, port,
				     A1hack[i].reg, A1hack[i].val);
		break;
	}

	/*
	 * Workaround BCOM Errata (#10523) for all BCom PHYs.
	 * Disable Power Management after reset.
	 */
	r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
	r |= PHY_B_AC_DIS_PM;
	xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);

	/* Dummy read */
	xm_read16(hw, port, XM_ISRC);

	ext = PHY_B_PEC_EN_LTR; /* enable tx led */
	ctl = PHY_CT_SP1000;	/* always 1000mbit */

	if (skge->autoneg == AUTONEG_ENABLE) {
		/*
		 * Workaround BCOM Errata #1 for the C5 type.
		 * 1000Base-T Link Acquisition Failure in Slave Mode
		 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
		 */
		u16 adv = PHY_B_1000C_RD;
		if (skge->advertising & ADVERTISED_1000baseT_Half)
			adv |= PHY_B_1000C_AHD;
		if (skge->advertising & ADVERTISED_1000baseT_Full)
			adv |= PHY_B_1000C_AFD;
		xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);

		ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		if (skge->duplex == DUPLEX_FULL)
			ctl |= PHY_CT_DUP_MD;
		/* Force to slave */
		xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
	}

	/* Set autonegotiation pause parameters */
	xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
		     phy_pause_map[skge->flow_control] | PHY_AN_CSMA);

	/* Handle Jumbo frames */
S
Stephen Hemminger 已提交
1394
	if (hw->dev[port]->mtu > ETH_DATA_LEN) {
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
		xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
			     PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);

		ext |= PHY_B_PEC_HIGH_LA;

	}

	xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
	xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);

S
Stephen Hemminger 已提交
1405
	/* Use link status change interrupt */
1406
	xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
S
Stephen Hemminger 已提交
1407
}
1408

S
Stephen Hemminger 已提交
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
static void xm_phy_init(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	u16 ctrl = 0;

	if (skge->autoneg == AUTONEG_ENABLE) {
		if (skge->advertising & ADVERTISED_1000baseT_Half)
			ctrl |= PHY_X_AN_HD;
		if (skge->advertising & ADVERTISED_1000baseT_Full)
			ctrl |= PHY_X_AN_FD;

1421
		ctrl |= fiber_pause_map[skge->flow_control];
S
Stephen Hemminger 已提交
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439

		xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);

		/* Restart Auto-negotiation */
		ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* Set DuplexMode in Config register */
		if (skge->duplex == DUPLEX_FULL)
			ctrl |= PHY_CT_DUP_MD;
		/*
		 * Do NOT enable Auto-negotiation here. This would hold
		 * the link down because no IDLEs are transmitted
		 */
	}

	xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);

	/* Poll PHY for status changes */
1440
	mod_timer(&skge->link_timer, jiffies + LINK_HZ);
S
Stephen Hemminger 已提交
1441 1442
}

S
Stephen Hemminger 已提交
1443
static int xm_check_link(struct net_device *dev)
S
Stephen Hemminger 已提交
1444 1445 1446 1447 1448 1449 1450
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	u16 status;

	/* read twice because of latch */
S
Stephen Hemminger 已提交
1451
	xm_phy_read(hw, port, PHY_XMAC_STAT);
S
Stephen Hemminger 已提交
1452 1453 1454
	status = xm_phy_read(hw, port, PHY_XMAC_STAT);

	if ((status & PHY_ST_LSYNC) == 0) {
1455
		xm_link_down(hw, port);
S
Stephen Hemminger 已提交
1456
		return 0;
S
Stephen Hemminger 已提交
1457 1458 1459 1460 1461 1462
	}

	if (skge->autoneg == AUTONEG_ENABLE) {
		u16 lpa, res;

		if (!(status & PHY_ST_AN_OVER))
S
Stephen Hemminger 已提交
1463
			return 0;
S
Stephen Hemminger 已提交
1464 1465 1466 1467 1468

		lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
		if (lpa & PHY_B_AN_RF) {
			printk(KERN_NOTICE PFX "%s: remote fault\n",
			       dev->name);
S
Stephen Hemminger 已提交
1469
			return 0;
S
Stephen Hemminger 已提交
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
		}

		res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);

		/* Check Duplex mismatch */
		switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
		case PHY_X_RS_FD:
			skge->duplex = DUPLEX_FULL;
			break;
		case PHY_X_RS_HD:
			skge->duplex = DUPLEX_HALF;
			break;
		default:
			printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
			       dev->name);
S
Stephen Hemminger 已提交
1485
			return 0;
S
Stephen Hemminger 已提交
1486 1487 1488
		}

		/* We are using IEEE 802.3z/D5.0 Table 37-4 */
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
		if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
		     skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
		    (lpa & PHY_X_P_SYM_MD))
			skge->flow_status = FLOW_STAT_SYMMETRIC;
		else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
			 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
			/* Enable PAUSE receive, disable PAUSE transmit */
			skge->flow_status  = FLOW_STAT_REM_SEND;
		else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
			 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
			/* Disable PAUSE receive, enable PAUSE transmit */
			skge->flow_status = FLOW_STAT_LOC_SEND;
S
Stephen Hemminger 已提交
1501
		else
1502
			skge->flow_status = FLOW_STAT_NONE;
S
Stephen Hemminger 已提交
1503 1504 1505 1506 1507 1508

		skge->speed = SPEED_1000;
	}

	if (!netif_carrier_ok(dev))
		genesis_link_up(skge);
S
Stephen Hemminger 已提交
1509
	return 1;
S
Stephen Hemminger 已提交
1510 1511 1512
}

/* Poll to check for link coming up.
S
Stephen Hemminger 已提交
1513
 *
S
Stephen Hemminger 已提交
1514
 * Since internal PHY is wired to a level triggered pin, can't
S
Stephen Hemminger 已提交
1515 1516
 * get an interrupt when carrier is detected, need to poll for
 * link coming up.
S
Stephen Hemminger 已提交
1517
 */
1518
static void xm_link_timer(unsigned long arg)
S
Stephen Hemminger 已提交
1519
{
1520
	struct skge_port *skge = (struct skge_port *) arg;
D
David Howells 已提交
1521
	struct net_device *dev = skge->netdev;
S
Stephen Hemminger 已提交
1522 1523
 	struct skge_hw *hw = skge->hw;
	int port = skge->port;
S
Stephen Hemminger 已提交
1524 1525
	int i;
	unsigned long flags;
S
Stephen Hemminger 已提交
1526 1527 1528 1529

	if (!netif_running(dev))
		return;

S
Stephen Hemminger 已提交
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
	spin_lock_irqsave(&hw->phy_lock, flags);

	/*
	 * Verify that the link by checking GPIO register three times.
	 * This pin has the signal from the link_sync pin connected to it.
	 */
	for (i = 0; i < 3; i++) {
		if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
			goto link_down;
	}

        /* Re-enable interrupt to detect link down */
	if (xm_check_link(dev)) {
		u16 msk = xm_read16(hw, port, XM_IMSK);
		msk &= ~XM_IS_INP_ASS;
		xm_write16(hw, port, XM_IMSK, msk);
S
Stephen Hemminger 已提交
1546 1547
		xm_read16(hw, port, XM_ISRC);
	} else {
S
Stephen Hemminger 已提交
1548 1549 1550
link_down:
		mod_timer(&skge->link_timer,
			  round_jiffies(jiffies + LINK_HZ));
S
Stephen Hemminger 已提交
1551
	}
S
Stephen Hemminger 已提交
1552
	spin_unlock_irqrestore(&hw->phy_lock, flags);
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
}

static void genesis_mac_init(struct skge_hw *hw, int port)
{
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);
	int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
	int i;
	u32 r;
	const u8 zero[6]  = { 0 };

1564 1565 1566 1567 1568 1569 1570
	for (i = 0; i < 10; i++) {
		skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
			     MFF_SET_MAC_RST);
		if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
			goto reset_ok;
		udelay(1);
	}
1571

1572 1573 1574
	printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);

 reset_ok:
1575
	/* Unreset the XMAC. */
1576
	skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1577 1578 1579 1580 1581 1582

	/*
	 * Perform additional initialization for external PHYs,
	 * namely for the 1000baseTX cards that use the XMAC's
	 * GMII mode.
	 */
S
Stephen Hemminger 已提交
1583 1584 1585 1586 1587 1588 1589
	if (hw->phy_type != SK_PHY_XMAC) {
		/* Take external Phy out of reset */
		r = skge_read32(hw, B2_GP_IO);
		if (port == 0)
			r |= GP_DIR_0|GP_IO_0;
		else
			r |= GP_DIR_2|GP_IO_2;
1590

S
Stephen Hemminger 已提交
1591
		skge_write32(hw, B2_GP_IO, r);
1592

S
Stephen Hemminger 已提交
1593 1594 1595
		/* Enable GMII interface */
		xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
	}
1596 1597


S
Stephen Hemminger 已提交
1598 1599 1600 1601 1602 1603 1604 1605
	switch(hw->phy_type) {
	case SK_PHY_XMAC:
		xm_phy_init(skge);
		break;
	case SK_PHY_BCOM:
		bcom_phy_init(skge);
		bcom_check_link(hw, port);
	}
1606

1607 1608
	/* Set Station Address */
	xm_outaddr(hw, port, XM_SA, dev->dev_addr);
1609

1610 1611 1612 1613
	/* We don't use match addresses so clear */
	for (i = 1; i < 16; i++)
		xm_outaddr(hw, port, XM_EXM(i), zero);

1614 1615 1616 1617 1618 1619 1620
	/* Clear MIB counters */
	xm_write16(hw, port, XM_STAT_CMD,
			XM_SC_CLR_RXC | XM_SC_CLR_TXC);
	/* Clear two times according to Errata #3 */
	xm_write16(hw, port, XM_STAT_CMD,
			XM_SC_CLR_RXC | XM_SC_CLR_TXC);

1621 1622 1623 1624 1625 1626 1627
	/* configure Rx High Water Mark (XM_RX_HI_WM) */
	xm_write16(hw, port, XM_RX_HI_WM, 1450);

	/* We don't need the FCS appended to the packet. */
	r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
	if (jumbo)
		r |= XM_RX_BIG_PK_OK;
1628

1629
	if (skge->duplex == DUPLEX_HALF) {
1630
		/*
1631 1632 1633
		 * If in manual half duplex mode the other side might be in
		 * full duplex mode, so ignore if a carrier extension is not seen
		 * on frames received
1634
		 */
1635
		r |= XM_RX_DIS_CEXT;
1636
	}
1637
	xm_write16(hw, port, XM_RX_CMD, r);
1638 1639

	/* We want short frames padded to 60 bytes. */
1640 1641
	xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);

1642 1643 1644 1645 1646
	/* Increase threshold for jumbo frames on dual port */
	if (hw->ports > 1 && jumbo)
		xm_write16(hw, port, XM_TX_THR, 1020);
	else
		xm_write16(hw, port, XM_TX_THR, 512);
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658

	/*
	 * Enable the reception of all error frames. This is is
	 * a necessary evil due to the design of the XMAC. The
	 * XMAC's receive FIFO is only 8K in size, however jumbo
	 * frames can be up to 9000 bytes in length. When bad
	 * frame filtering is enabled, the XMAC's RX FIFO operates
	 * in 'store and forward' mode. For this to work, the
	 * entire frame has to fit into the FIFO, but that means
	 * that jumbo frames larger than 8192 bytes will be
	 * truncated. Disabling all bad frame filtering causes
	 * the RX FIFO to operate in streaming mode, in which
S
Stephen Hemminger 已提交
1659
	 * case the XMAC will start transferring frames out of the
1660 1661
	 * RX FIFO as soon as the FIFO threshold is reached.
	 */
1662
	xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
1663 1664 1665


	/*
1666 1667 1668
	 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
	 *	- Enable all bits excepting 'Octets Rx OK Low CntOv'
	 *	  and 'Octets Rx OK Hi Cnt Ov'.
1669
	 */
1670 1671 1672 1673 1674 1675 1676 1677
	xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);

	/*
	 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
	 *	- Enable all bits excepting 'Octets Tx OK Low CntOv'
	 *	  and 'Octets Tx OK Hi Cnt Ov'.
	 */
	xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693

	/* Configure MAC arbiter */
	skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);

	/* configure timeout values */
	skge_write8(hw, B3_MA_TOINI_RX1, 72);
	skge_write8(hw, B3_MA_TOINI_RX2, 72);
	skge_write8(hw, B3_MA_TOINI_TX1, 72);
	skge_write8(hw, B3_MA_TOINI_TX2, 72);

	skge_write8(hw, B3_MA_RCINI_RX1, 0);
	skge_write8(hw, B3_MA_RCINI_RX2, 0);
	skge_write8(hw, B3_MA_RCINI_TX1, 0);
	skge_write8(hw, B3_MA_RCINI_TX2, 0);

	/* Configure Rx MAC FIFO */
1694 1695 1696
	skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
	skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
	skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
1697 1698

	/* Configure Tx MAC FIFO */
1699 1700 1701
	skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
	skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
	skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
1702

1703
	if (jumbo) {
1704
		/* Enable frame flushing if jumbo frames used */
1705
		skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
1706 1707 1708
	} else {
		/* enable timeout timers if normal frames */
		skge_write16(hw, B3_PA_CTRL,
1709
			     (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
1710 1711 1712 1713 1714 1715 1716
	}
}

static void genesis_stop(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
S
Stephen Hemminger 已提交
1717
	unsigned retries = 1000;
S
Stephen Hemminger 已提交
1718 1719 1720 1721 1722 1723
	u16 cmd;

 	/* Disable Tx and Rx */
	cmd = xm_read16(hw, port, XM_MMU_CMD);
	cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
	xm_write16(hw, port, XM_MMU_CMD, cmd);
1724

1725 1726
	genesis_reset(hw, port);

1727 1728 1729 1730 1731
	/* Clear Tx packet arbiter timeout IRQ */
	skge_write16(hw, B3_PA_CTRL,
		     port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);

	/* Reset the MAC */
S
Stephen Hemminger 已提交
1732 1733 1734 1735 1736 1737
	skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
	do {
		skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
		if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
			break;
	} while (--retries > 0);
1738 1739

	/* For external PHYs there must be special handling */
S
Stephen Hemminger 已提交
1740
	if (hw->phy_type != SK_PHY_XMAC) {
S
Stephen Hemminger 已提交
1741
		u32 reg = skge_read32(hw, B2_GP_IO);
S
Stephen Hemminger 已提交
1742 1743 1744 1745 1746 1747 1748 1749 1750
		if (port == 0) {
			reg |= GP_DIR_0;
			reg &= ~GP_IO_0;
		} else {
			reg |= GP_DIR_2;
			reg &= ~GP_IO_2;
		}
		skge_write32(hw, B2_GP_IO, reg);
		skge_read32(hw, B2_GP_IO);
1751 1752
	}

1753 1754
	xm_write16(hw, port, XM_MMU_CMD,
			xm_read16(hw, port, XM_MMU_CMD)
1755 1756
			& ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));

1757
	xm_read16(hw, port, XM_MMU_CMD);
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
}


static void genesis_get_stats(struct skge_port *skge, u64 *data)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	int i;
	unsigned long timeout = jiffies + HZ;

1768
	xm_write16(hw, port,
1769 1770 1771
			XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);

	/* wait for update to complete */
1772
	while (xm_read16(hw, port, XM_STAT_CMD)
1773 1774 1775 1776 1777 1778 1779
	       & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
		if (time_after(jiffies, timeout))
			break;
		udelay(10);
	}

	/* special case for 64 bit octet counter */
1780 1781 1782 1783
	data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
		| xm_read32(hw, port, XM_TXO_OK_LO);
	data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
		| xm_read32(hw, port, XM_RXO_OK_LO);
1784 1785

	for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
1786
		data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
1787 1788 1789 1790
}

static void genesis_mac_intr(struct skge_hw *hw, int port)
{
S
Stephen Hemminger 已提交
1791 1792
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);
1793
	u16 status = xm_read16(hw, port, XM_ISRC);
1794

1795 1796
	if (netif_msg_intr(skge))
		printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
S
Stephen Hemminger 已提交
1797
		       dev->name, status);
1798

S
Stephen Hemminger 已提交
1799 1800 1801 1802
	if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
  		xm_link_down(hw, port);
		mod_timer(&skge->link_timer, jiffies + 1);
	}
1803

1804
	if (status & XM_IS_TXF_UR) {
1805
		xm_write32(hw, port, XM_MODE, XM_MD_FTF);
S
Stephen Hemminger 已提交
1806
		++dev->stats.tx_fifo_errors;
1807 1808 1809 1810 1811 1812 1813
	}
}

static void genesis_link_up(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
1814
	u16 cmd, msk;
S
Stephen Hemminger 已提交
1815
	u32 mode;
1816

1817
	cmd = xm_read16(hw, port, XM_MMU_CMD);
1818 1819 1820 1821 1822

	/*
	 * enabling pause frame reception is required for 1000BT
	 * because the XMAC is not reset if the link is going down
	 */
1823 1824
	if (skge->flow_status == FLOW_STAT_NONE ||
	    skge->flow_status == FLOW_STAT_LOC_SEND)
1825
		/* Disable Pause Frame Reception */
1826 1827 1828 1829 1830
		cmd |= XM_MMU_IGN_PF;
	else
		/* Enable Pause Frame Reception */
		cmd &= ~XM_MMU_IGN_PF;

1831
	xm_write16(hw, port, XM_MMU_CMD, cmd);
1832

1833
	mode = xm_read32(hw, port, XM_MODE);
1834 1835
	if (skge->flow_status== FLOW_STAT_SYMMETRIC ||
	    skge->flow_status == FLOW_STAT_LOC_SEND) {
1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
		/*
		 * Configure Pause Frame Generation
		 * Use internal and external Pause Frame Generation.
		 * Sending pause frames is edge triggered.
		 * Send a Pause frame with the maximum pause time if
		 * internal oder external FIFO full condition occurs.
		 * Send a zero pause time frame to re-start transmission.
		 */
		/* XM_PAUSE_DA = '010000C28001' (default) */
		/* XM_MAC_PTIME = 0xffff (maximum) */
		/* remember this value is defined in big endian (!) */
1847
		xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
1848 1849

		mode |= XM_PAUSE_MODE;
1850
		skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
1851 1852 1853 1854 1855 1856 1857 1858
	} else {
		/*
		 * disable pause frame generation is required for 1000BT
		 * because the XMAC is not reset if the link is going down
		 */
		/* Disable Pause Mode in Mode Register */
		mode &= ~XM_PAUSE_MODE;

1859
		skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
1860 1861
	}

1862
	xm_write32(hw, port, XM_MODE, mode);
1863

S
Stephen Hemminger 已提交
1864
	/* Turn on detection of Tx underrun */
S
Stephen Hemminger 已提交
1865
	msk = xm_read16(hw, port, XM_IMSK);
S
Stephen Hemminger 已提交
1866
	msk &= ~XM_IS_TXF_UR;
1867
	xm_write16(hw, port, XM_IMSK, msk);
S
Stephen Hemminger 已提交
1868

1869
	xm_read16(hw, port, XM_ISRC);
1870 1871

	/* get MMU Command Reg. */
1872
	cmd = xm_read16(hw, port, XM_MMU_CMD);
S
Stephen Hemminger 已提交
1873
	if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
1874 1875
		cmd |= XM_MMU_GMII_FD;

1876 1877 1878 1879
	/*
	 * Workaround BCOM Errata (#10523) for all BCom Phys
	 * Enable Power Management after link up
	 */
S
Stephen Hemminger 已提交
1880 1881 1882 1883 1884 1885
	if (hw->phy_type == SK_PHY_BCOM) {
		xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
			     xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
			     & ~PHY_B_AC_DIS_PM);
		xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
	}
1886 1887

	/* enable Rx/Tx */
1888
	xm_write16(hw, port, XM_MMU_CMD,
1889 1890 1891 1892 1893
			cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
	skge_link_up(skge);
}


1894
static inline void bcom_phy_intr(struct skge_port *skge)
1895 1896 1897
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
1898 1899 1900
	u16 isrc;

	isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
1901 1902 1903
	if (netif_msg_intr(skge))
		printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
		       skge->netdev->name, isrc);
1904

1905 1906 1907
	if (isrc & PHY_B_IS_PSE)
		printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
		       hw->dev[port]->name);
1908 1909 1910 1911

	/* Workaround BCom Errata:
	 *	enable and disable loopback mode if "NO HCD" occurs.
	 */
1912
	if (isrc & PHY_B_IS_NO_HDCL) {
1913 1914
		u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
		xm_phy_write(hw, port, PHY_BCOM_CTRL,
1915
				  ctrl | PHY_CT_LOOP);
1916
		xm_phy_write(hw, port, PHY_BCOM_CTRL,
1917 1918 1919
				  ctrl & ~PHY_CT_LOOP);
	}

1920 1921
	if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
		bcom_check_link(hw, port);
1922 1923 1924

}

1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
			 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
	for (i = 0; i < PHY_RETRIES; i++) {
		udelay(1);

		if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
			return 0;
	}

	printk(KERN_WARNING PFX "%s: phy write timeout\n",
	       hw->dev[port]->name);
	return -EIO;
}

static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
{
	int i;

	gma_write16(hw, port, GM_SMI_CTRL,
			 GM_SMI_CT_PHY_AD(hw->phy_addr)
			 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
		udelay(1);
		if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
			goto ready;
	}

	return -ETIMEDOUT;
 ready:
	*val = gma_read16(hw, port, GM_SMI_DATA);
	return 0;
}

static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
{
	u16 v = 0;
	if (__gm_phy_read(hw, port, reg, &v))
		printk(KERN_WARNING PFX "%s: phy read timeout\n",
	       hw->dev[port]->name);
	return v;
}

S
Stephen Hemminger 已提交
1973
/* Marvell Phy Initialization */
1974 1975 1976 1977 1978 1979
static void yukon_init(struct skge_hw *hw, int port)
{
	struct skge_port *skge = netdev_priv(hw->dev[port]);
	u16 ctrl, ct1000, adv;

	if (skge->autoneg == AUTONEG_ENABLE) {
1980
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
1981 1982 1983 1984 1985

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
			  PHY_M_EC_MAC_S_MSK);
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

1986
		ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
1987

1988
		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
1989 1990
	}

1991
	ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
1992 1993 1994 1995
	if (skge->autoneg == AUTONEG_DISABLE)
		ctrl &= ~PHY_CT_ANE;

	ctrl |= PHY_CT_RESET;
1996
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
1997 1998 1999

	ctrl = 0;
	ct1000 = 0;
2000
	adv = PHY_AN_CSMA;
2001 2002

	if (skge->autoneg == AUTONEG_ENABLE) {
2003
		if (hw->copper) {
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
			if (skge->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (skge->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (skge->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (skge->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (skge->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (skge->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;

2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
			/* Set Flow-control capabilities */
			adv |= phy_pause_map[skge->flow_control];
		} else {
			if (skge->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (skge->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;

			adv |= fiber_pause_map[skge->flow_control];
		}
2027

2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

		if (skge->duplex == DUPLEX_FULL)
			ctrl |= PHY_CT_DUP_MD;

		switch (skge->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
			break;
		}

		ctrl |= PHY_CT_RESET;
	}

2049
	gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
2050

2051 2052
	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2053 2054 2055

	/* Enable phy interrupt on autonegotiation complete (or link up) */
	if (skge->autoneg == AUTONEG_ENABLE)
2056
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
2057
	else
2058
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
2059 2060 2061 2062
}

static void yukon_reset(struct skge_hw *hw, int port)
{
2063 2064 2065 2066 2067
	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);
2068

2069 2070
	gma_write16(hw, port, GM_RX_CTRL,
			 gma_read16(hw, port, GM_RX_CTRL)
2071 2072 2073
			 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
}

2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
static int is_yukon_lite_a0(struct skge_hw *hw)
{
	u32 reg;
	int ret;

	if (hw->chip_id != CHIP_ID_YUKON)
		return 0;

	reg = skge_read32(hw, B2_FAR);
	skge_write8(hw, B2_FAR + 3, 0xff);
	ret = (skge_read8(hw, B2_FAR + 3) != 0);
	skge_write32(hw, B2_FAR, reg);
	return ret;
}

2090 2091 2092 2093 2094 2095 2096 2097 2098
static void yukon_mac_init(struct skge_hw *hw, int port)
{
	struct skge_port *skge = netdev_priv(hw->dev[port]);
	int i;
	u32 reg;
	const u8 *addr = hw->dev[port]->dev_addr;

	/* WA code for COMA mode -- set PHY reset */
	if (hw->chip_id == CHIP_ID_YUKON_LITE &&
2099 2100 2101 2102 2103
	    hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
		reg = skge_read32(hw, B2_GP_IO);
		reg |= GP_DIR_9 | GP_IO_9;
		skge_write32(hw, B2_GP_IO, reg);
	}
2104 2105

	/* hard reset */
2106 2107
	skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2108 2109 2110

	/* WA code for COMA mode -- clear PHY reset */
	if (hw->chip_id == CHIP_ID_YUKON_LITE &&
2111 2112 2113 2114 2115 2116
	    hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
		reg = skge_read32(hw, B2_GP_IO);
		reg |= GP_DIR_9;
		reg &= ~GP_IO_9;
		skge_write32(hw, B2_GP_IO, reg);
	}
2117 2118 2119 2120

	/* Set hardware config mode */
	reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
		GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
2121
	reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
2122 2123

	/* Clear GMC reset */
2124 2125 2126
	skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
	skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
	skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
S
Stephen Hemminger 已提交
2127

2128 2129
	if (skge->autoneg == AUTONEG_DISABLE) {
		reg = GM_GPCR_AU_ALL_DIS;
2130 2131
		gma_write16(hw, port, GM_GP_CTRL,
				 gma_read16(hw, port, GM_GP_CTRL) | reg);
2132 2133 2134

		switch (skge->speed) {
		case SPEED_1000:
S
Stephen Hemminger 已提交
2135
			reg &= ~GM_GPCR_SPEED_100;
2136
			reg |= GM_GPCR_SPEED_1000;
S
Stephen Hemminger 已提交
2137
			break;
2138
		case SPEED_100:
S
Stephen Hemminger 已提交
2139
			reg &= ~GM_GPCR_SPEED_1000;
2140
			reg |= GM_GPCR_SPEED_100;
S
Stephen Hemminger 已提交
2141 2142 2143 2144
			break;
		case SPEED_10:
			reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
			break;
2145 2146 2147 2148 2149 2150
		}

		if (skge->duplex == DUPLEX_FULL)
			reg |= GM_GPCR_DUP_FULL;
	} else
		reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
S
Stephen Hemminger 已提交
2151

2152 2153
	switch (skge->flow_control) {
	case FLOW_MODE_NONE:
2154
		skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2155 2156 2157 2158 2159
		reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
		break;
	case FLOW_MODE_LOC_SEND:
		/* disable Rx flow-control */
		reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2160 2161 2162 2163 2164
		break;
	case FLOW_MODE_SYMMETRIC:
	case FLOW_MODE_SYM_OR_REM:
		/* enable Tx & Rx flow-control */
		break;
2165 2166
	}

2167
	gma_write16(hw, port, GM_GP_CTRL, reg);
2168
	skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
2169 2170 2171 2172

	yukon_init(hw, port);

	/* MIB clear */
2173 2174
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
2175 2176

	for (i = 0; i < GM_MIB_CNT_SIZE; i++)
2177 2178
		gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
	gma_write16(hw, port, GM_PHY_ADDR, reg);
2179 2180

	/* transmit control */
2181
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
2182 2183

	/* receive control reg: unicast + multicast + no FCS  */
2184
	gma_write16(hw, port, GM_RX_CTRL,
2185 2186 2187
			 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);

	/* transmit flow control */
2188
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
2189 2190

	/* transmit parameter */
2191
	gma_write16(hw, port, GM_TX_PARAM,
2192 2193 2194 2195
			 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
			 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
			 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));

2196 2197 2198 2199 2200 2201
	/* configure the Serial Mode Register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
		| GM_SMOD_VLAN_ENA
		| IPG_DATA_VAL(IPG_DATA_DEF);

	if (hw->dev[port]->mtu > ETH_DATA_LEN)
2202 2203
		reg |= GM_SMOD_JUMBO_ENA;

2204
	gma_write16(hw, port, GM_SERIAL_MODE, reg);
2205 2206

	/* physical address: used for pause frames */
2207
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
2208
	/* virtual address for data */
2209
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
2210 2211

	/* enable interrupt mask for counter overflows */
2212 2213 2214
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
2215 2216 2217 2218

	/* Initialize Mac Fifo */

	/* Configure Rx MAC FIFO */
2219
	skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
2220
	reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
2221 2222 2223

	/* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
	if (is_yukon_lite_a0(hw))
2224
		reg &= ~GMF_RX_F_FL_ON;
2225

2226 2227
	skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
	skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
2228 2229 2230 2231 2232 2233
	/*
	 * because Pause Packet Truncation in GMAC is not working
	 * we have to increase the Flush Threshold to 64 bytes
	 * in order to flush pause packets in Rx FIFO on Yukon-1
	 */
	skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
2234 2235

	/* Configure Tx MAC FIFO */
2236 2237
	skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
2238 2239
}

2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258
/* Go into power down mode */
static void yukon_suspend(struct skge_hw *hw, int port)
{
	u16 ctrl;

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
	ctrl |= PHY_M_PC_POL_R_DIS;
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
	ctrl |= PHY_CT_RESET;
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* switch IEEE compatible power down mode on */
	ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
	ctrl |= PHY_CT_PDOWN;
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
}

2259 2260 2261 2262 2263
static void yukon_stop(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;

2264 2265
	skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
	yukon_reset(hw, port);
2266

2267 2268
	gma_write16(hw, port, GM_GP_CTRL,
			 gma_read16(hw, port, GM_GP_CTRL)
2269
			 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
2270
	gma_read16(hw, port, GM_GP_CTRL);
2271

2272
	yukon_suspend(hw, port);
2273

2274
	/* set GPHY Control reset */
2275 2276
	skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2277 2278 2279 2280 2281 2282 2283 2284
}

static void yukon_get_stats(struct skge_port *skge, u64 *data)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	int i;

2285 2286 2287 2288
	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
		| gma_read32(hw, port, GM_TXO_OK_LO);
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
		| gma_read32(hw, port, GM_RXO_OK_LO);
2289 2290

	for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
2291
		data[i] = gma_read32(hw, port,
2292 2293 2294 2295 2296
					  skge_stats[i].gma_offset);
}

static void yukon_mac_intr(struct skge_hw *hw, int port)
{
2297 2298
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);
2299
	u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2300

2301 2302 2303 2304
	if (netif_msg_intr(skge))
		printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
		       dev->name, status);

2305
	if (status & GM_IS_RX_FF_OR) {
S
Stephen Hemminger 已提交
2306
		++dev->stats.rx_fifo_errors;
2307
		skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2308
	}
2309

2310
	if (status & GM_IS_TX_FF_UR) {
S
Stephen Hemminger 已提交
2311
		++dev->stats.tx_fifo_errors;
2312
		skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2313 2314 2315 2316 2317 2318
	}

}

static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
{
2319
	switch (aux & PHY_M_PS_SPEED_MSK) {
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void yukon_link_up(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	u16 reg;

	/* Enable Transmit FIFO Underrun */
2336
	skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
2337

2338
	reg = gma_read16(hw, port, GM_GP_CTRL);
2339 2340 2341 2342 2343
	if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
		reg |= GM_GPCR_DUP_FULL;

	/* enable Rx/Tx */
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
2344
	gma_write16(hw, port, GM_GP_CTRL, reg);
2345

2346
	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
2347 2348 2349 2350 2351 2352 2353
	skge_link_up(skge);
}

static void yukon_link_down(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
2354
	u16 ctrl;
2355

2356 2357 2358
	ctrl = gma_read16(hw, port, GM_GP_CTRL);
	ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, ctrl);
2359

2360 2361 2362
	if (skge->flow_status == FLOW_STAT_REM_SEND) {
		ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
		ctrl |= PHY_M_AN_ASP;
2363
		/* restore Asymmetric Pause bit */
2364
		gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
	}

	skge_link_down(skge);

	yukon_init(hw, port);
}

static void yukon_phy_intr(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	const char *reason = NULL;
	u16 istatus, phystat;

2379 2380
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2381 2382 2383 2384

	if (netif_msg_intr(skge))
		printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
		       skge->netdev->name, istatus, phystat);
2385 2386

	if (istatus & PHY_M_IS_AN_COMPL) {
2387
		if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
2388 2389 2390 2391 2392
		    & PHY_M_AN_RF) {
			reason = "remote fault";
			goto failed;
		}

2393
		if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
			reason = "master/slave fault";
			goto failed;
		}

		if (!(phystat & PHY_M_PS_SPDUP_RES)) {
			reason = "speed/duplex";
			goto failed;
		}

		skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
			? DUPLEX_FULL : DUPLEX_HALF;
		skge->speed = yukon_speed(hw, phystat);

		/* We are using IEEE 802.3z/D5.0 Table 37-4 */
		switch (phystat & PHY_M_PS_PAUSE_MSK) {
		case PHY_M_PS_PAUSE_MSK:
2410
			skge->flow_status = FLOW_STAT_SYMMETRIC;
2411 2412
			break;
		case PHY_M_PS_RX_P_EN:
2413
			skge->flow_status = FLOW_STAT_REM_SEND;
2414 2415
			break;
		case PHY_M_PS_TX_P_EN:
2416
			skge->flow_status = FLOW_STAT_LOC_SEND;
2417 2418
			break;
		default:
2419
			skge->flow_status = FLOW_STAT_NONE;
2420 2421
		}

2422
		if (skge->flow_status == FLOW_STAT_NONE ||
2423
		    (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
2424
			skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2425
		else
2426
			skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449
		yukon_link_up(skge);
		return;
	}

	if (istatus & PHY_M_IS_LSP_CHANGE)
		skge->speed = yukon_speed(hw, phystat);

	if (istatus & PHY_M_IS_DUP_CHANGE)
		skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
			yukon_link_up(skge);
		else
			yukon_link_down(skge);
	}
	return;
 failed:
	printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
	       skge->netdev->name, reason);

	/* XXX restart autonegotiation? */
}

2450 2451 2452 2453
static void skge_phy_reset(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
J
Jeff Garzik 已提交
2454
	struct net_device *dev = hw->dev[port];
2455 2456 2457 2458

	netif_stop_queue(skge->netdev);
	netif_carrier_off(skge->netdev);

2459
	spin_lock_bh(&hw->phy_lock);
2460 2461 2462 2463 2464 2465 2466
	if (hw->chip_id == CHIP_ID_GENESIS) {
		genesis_reset(hw, port);
		genesis_mac_init(hw, port);
	} else {
		yukon_reset(hw, port);
		yukon_init(hw, port);
	}
2467
	spin_unlock_bh(&hw->phy_lock);
2468

2469
	skge_set_multicast(dev);
2470 2471
}

2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
/* Basic MII support */
static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

	switch(cmd) {
	case SIOCGMIIPHY:
		data->phy_id = hw->phy_addr;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
2490
		spin_lock_bh(&hw->phy_lock);
2491 2492 2493 2494
		if (hw->chip_id == CHIP_ID_GENESIS)
			err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
		else
			err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2495
		spin_unlock_bh(&hw->phy_lock);
2496 2497 2498 2499 2500
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
2501
		spin_lock_bh(&hw->phy_lock);
2502 2503 2504 2505 2506 2507
		if (hw->chip_id == CHIP_ID_GENESIS)
			err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
				   data->val_in);
		else
			err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
				   data->val_in);
2508
		spin_unlock_bh(&hw->phy_lock);
2509 2510 2511 2512 2513
		break;
	}
	return err;
}

2514
static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
2515 2516 2517
{
	u32 end;

2518 2519 2520
	start /= 8;
	len /= 8;
	end = start + len - 1;
2521 2522 2523 2524 2525

	skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	skge_write32(hw, RB_ADDR(q, RB_START), start);
	skge_write32(hw, RB_ADDR(q, RB_WP), start);
	skge_write32(hw, RB_ADDR(q, RB_RP), start);
2526
	skge_write32(hw, RB_ADDR(q, RB_END), end);
2527 2528 2529

	if (q == Q_R1 || q == Q_R2) {
		/* Set thresholds on receive queue's */
2530 2531 2532 2533 2534 2535 2536 2537
		skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
			     start + (2*len)/3);
		skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
			     start + (len/3));
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 4K on Genesis and 1K on Yukon
		 */
2538
		skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
2539
	}
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566

	skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
}

/* Setup Bus Memory Interface */
static void skge_qset(struct skge_port *skge, u16 q,
		      const struct skge_element *e)
{
	struct skge_hw *hw = skge->hw;
	u32 watermark = 0x600;
	u64 base = skge->dma + (e->desc - skge->mem);

	/* optimization to reduce window on 32bit/33mhz */
	if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
		watermark /= 2;

	skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
	skge_write32(hw, Q_ADDR(q, Q_F), watermark);
	skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
	skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
}

static int skge_up(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
2567
	u32 chunk, ram_addr;
2568 2569 2570
	size_t rx_size, tx_size;
	int err;

2571 2572 2573
	if (!is_valid_ether_addr(dev->dev_addr))
		return -EINVAL;

2574 2575 2576
	if (netif_msg_ifup(skge))
		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);

2577
	if (dev->mtu > RX_BUF_SIZE)
2578
		skge->rx_buf_size = dev->mtu + ETH_HLEN;
2579 2580 2581 2582
	else
		skge->rx_buf_size = RX_BUF_SIZE;


2583 2584 2585 2586 2587 2588 2589
	rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
	tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
	skge->mem_size = tx_size + rx_size;
	skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
	if (!skge->mem)
		return -ENOMEM;

2590 2591 2592
	BUG_ON(skge->dma & 7);

	if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
S
Stephen Hemminger 已提交
2593
		dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
2594 2595 2596 2597
		err = -EINVAL;
		goto free_pci_mem;
	}

2598 2599
	memset(skge->mem, 0, skge->mem_size);

2600 2601
	err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
	if (err)
2602 2603
		goto free_pci_mem;

2604
	err = skge_rx_fill(dev);
2605
	if (err)
2606 2607
		goto free_rx_ring;

2608 2609 2610
	err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
			      skge->dma + rx_size);
	if (err)
2611 2612
		goto free_rx_ring;

S
Stephen Hemminger 已提交
2613
	/* Initialize MAC */
2614
	spin_lock_bh(&hw->phy_lock);
2615 2616 2617 2618
	if (hw->chip_id == CHIP_ID_GENESIS)
		genesis_mac_init(hw, port);
	else
		yukon_mac_init(hw, port);
2619
	spin_unlock_bh(&hw->phy_lock);
2620

2621 2622
	/* Configure RAMbuffers - equally between ports and tx/rx */
	chunk = (hw->ram_size  - hw->ram_offset) / (hw->ports * 2);
2623
	ram_addr = hw->ram_offset + 2 * chunk * port;
2624

2625
	skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
2626
	skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
2627

2628
	BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
2629
	skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
2630 2631 2632 2633 2634
	skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);

	/* Start receiver BMU */
	wmb();
	skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
2635
	skge_led(skge, LED_MODE_ON);
2636

2637 2638 2639 2640 2641
	spin_lock_irq(&hw->hw_lock);
	hw->intr_mask |= portmask[port];
	skge_write32(hw, B0_IMSK, hw->intr_mask);
	spin_unlock_irq(&hw->hw_lock);

2642
	napi_enable(&skge->napi);
2643 2644 2645 2646 2647 2648 2649
	return 0;

 free_rx_ring:
	skge_rx_clean(skge);
	kfree(skge->rx_ring.start);
 free_pci_mem:
	pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
2650
	skge->mem = NULL;
2651 2652 2653 2654

	return err;
}

2655 2656 2657 2658 2659 2660 2661 2662 2663
/* stop receiver */
static void skge_rx_stop(struct skge_hw *hw, int port)
{
	skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
	skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
		     RB_RST_SET|RB_DIS_OP_MD);
	skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
}

2664 2665 2666 2667 2668 2669
static int skge_down(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;

2670 2671 2672
	if (skge->mem == NULL)
		return 0;

2673 2674 2675
	if (netif_msg_ifdown(skge))
		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);

2676
	netif_tx_disable(dev);
S
Stephen Hemminger 已提交
2677

S
Stephen Hemminger 已提交
2678
	if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
2679
		del_timer_sync(&skge->link_timer);
2680

2681
	napi_disable(&skge->napi);
S
Stephen Hemminger 已提交
2682
	netif_carrier_off(dev);
2683 2684 2685 2686 2687 2688

	spin_lock_irq(&hw->hw_lock);
	hw->intr_mask &= ~portmask[port];
	skge_write32(hw, B0_IMSK, hw->intr_mask);
	spin_unlock_irq(&hw->hw_lock);

2689 2690 2691 2692 2693 2694
	skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
	if (hw->chip_id == CHIP_ID_GENESIS)
		genesis_stop(skge);
	else
		yukon_stop(skge);

2695 2696 2697 2698 2699 2700 2701
	/* Stop transmitter */
	skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
	skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
		     RB_RST_SET|RB_DIS_OP_MD);


	/* Disable Force Sync bit and Enable Alloc bit */
2702
	skge_write8(hw, SK_REG(port, TXA_CTRL),
2703 2704 2705
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
2706 2707
	skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2708 2709 2710 2711 2712 2713 2714

	/* Reset PCI FIFO */
	skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
	skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);

	/* Reset the RAM Buffer async Tx queue */
	skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
2715 2716

	skge_rx_stop(hw, port);
2717 2718

	if (hw->chip_id == CHIP_ID_GENESIS) {
2719 2720
		skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
		skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
2721
	} else {
2722 2723
		skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
		skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
2724 2725
	}

2726
	skge_led(skge, LED_MODE_OFF);
2727

S
Stephen Hemminger 已提交
2728
	netif_tx_lock_bh(dev);
2729
	skge_tx_clean(dev);
S
Stephen Hemminger 已提交
2730 2731
	netif_tx_unlock_bh(dev);

2732 2733 2734 2735 2736
	skge_rx_clean(skge);

	kfree(skge->rx_ring.start);
	kfree(skge->tx_ring.start);
	pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
2737
	skge->mem = NULL;
2738 2739 2740
	return 0;
}

2741 2742
static inline int skge_avail(const struct skge_ring *ring)
{
2743
	smp_mb();
2744 2745 2746 2747
	return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
		+ (ring->to_clean - ring->to_use) - 1;
}

2748 2749
static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
				   struct net_device *dev)
2750 2751 2752 2753 2754 2755 2756 2757 2758
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	struct skge_element *e;
	struct skge_tx_desc *td;
	int i;
	u32 control, len;
	u64 map;

2759
	if (skb_padto(skb, ETH_ZLEN))
2760 2761
		return NETDEV_TX_OK;

2762
	if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
2763 2764
		return NETDEV_TX_BUSY;

2765
	e = skge->tx_ring.to_use;
2766
	td = e->desc;
2767
	BUG_ON(td->control & BMU_OWN);
2768 2769 2770 2771 2772 2773 2774 2775 2776
	e->skb = skb;
	len = skb_headlen(skb);
	map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
	pci_unmap_addr_set(e, mapaddr, map);
	pci_unmap_len_set(e, maplen, len);

	td->dma_lo = map;
	td->dma_hi = map >> 32;

2777
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
2778
		const int offset = skb_transport_offset(skb);
2779 2780 2781 2782

		/* This seems backwards, but it is what the sk98lin
		 * does.  Looks like hardware is wrong?
		 */
2783 2784
		if (ipip_hdr(skb)->protocol == IPPROTO_UDP &&
	            hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
2785 2786 2787 2788 2789 2790
			control = BMU_TCP_CHECK;
		else
			control = BMU_UDP_CHECK;

		td->csum_offs = 0;
		td->csum_start = offset;
A
Al Viro 已提交
2791
		td->csum_write = offset + skb->csum_offset;
2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
	} else
		control = BMU_CHECK;

	if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
		control |= BMU_EOF| BMU_IRQ_EOF;
	else {
		struct skge_tx_desc *tf = td;

		control |= BMU_STFWD;
		for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
			skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

			map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
					   frag->size, PCI_DMA_TODEVICE);

			e = e->next;
2808
			e->skb = skb;
2809
			tf = e->desc;
2810 2811
			BUG_ON(tf->control & BMU_OWN);

2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827
			tf->dma_lo = map;
			tf->dma_hi = (u64) map >> 32;
			pci_unmap_addr_set(e, mapaddr, map);
			pci_unmap_len_set(e, maplen, frag->size);

			tf->control = BMU_OWN | BMU_SW | control | frag->size;
		}
		tf->control |= BMU_EOF | BMU_IRQ_EOF;
	}
	/* Make sure all the descriptors written */
	wmb();
	td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
	wmb();

	skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);

2828
	if (unlikely(netif_msg_tx_queued(skge)))
A
Al Viro 已提交
2829
		printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
2830
		       dev->name, e - skge->tx_ring.start, skb->len);
2831

2832
	skge->tx_ring.to_use = e->next;
2833 2834
	smp_wmb();

2835
	if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
2836 2837 2838 2839 2840 2841 2842
		pr_debug("%s: transmit queue full\n", dev->name);
		netif_stop_queue(dev);
	}

	return NETDEV_TX_OK;
}

2843 2844 2845 2846

/* Free resources associated with this reing element */
static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
			 u32 control)
2847 2848 2849
{
	struct pci_dev *pdev = skge->hw->pdev;

2850 2851
	/* skb header vs. fragment */
	if (control & BMU_STF)
2852
		pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
2853 2854 2855 2856 2857 2858
				 pci_unmap_len(e, maplen),
				 PCI_DMA_TODEVICE);
	else
		pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
			       pci_unmap_len(e, maplen),
			       PCI_DMA_TODEVICE);
2859

2860 2861 2862 2863
	if (control & BMU_EOF) {
		if (unlikely(netif_msg_tx_done(skge)))
			printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
			       skge->netdev->name, e - skge->tx_ring.start);
2864

2865
		dev_kfree_skb(e->skb);
2866 2867 2868
	}
}

2869
/* Free all buffers in transmit ring */
2870
static void skge_tx_clean(struct net_device *dev)
2871
{
2872
	struct skge_port *skge = netdev_priv(dev);
2873
	struct skge_element *e;
2874

2875 2876 2877 2878 2879 2880 2881
	for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
		struct skge_tx_desc *td = e->desc;
		skge_tx_free(skge, e, td->control);
		td->control = 0;
	}

	skge->tx_ring.to_clean = e;
2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
}

static void skge_tx_timeout(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);

	if (netif_msg_timer(skge))
		printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);

	skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
2892
	skge_tx_clean(dev);
2893
	netif_wake_queue(dev);
2894 2895 2896 2897
}

static int skge_change_mtu(struct net_device *dev, int new_mtu)
{
2898
	int err;
2899

2900
	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2901 2902
		return -EINVAL;

2903 2904 2905 2906 2907
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

S
Stephen Hemminger 已提交
2908
	skge_down(dev);
2909

2910
	dev->mtu = new_mtu;
2911

S
Stephen Hemminger 已提交
2912
	err = skge_up(dev);
2913 2914
	if (err)
		dev_close(dev);
2915 2916 2917 2918

	return err;
}

2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };

static void genesis_add_filter(u8 filter[8], const u8 *addr)
{
	u32 crc, bit;

	crc = ether_crc_le(ETH_ALEN, addr);
	bit = ~crc & 0x3f;
	filter[bit/8] |= 1 << (bit%8);
}

2930 2931 2932 2933 2934 2935 2936 2937 2938 2939
static void genesis_set_multicast(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	int i, count = dev->mc_count;
	struct dev_mc_list *list = dev->mc_list;
	u32 mode;
	u8 filter[8];

2940
	mode = xm_read32(hw, port, XM_MODE);
2941 2942 2943 2944 2945 2946 2947 2948 2949 2950
	mode |= XM_MD_ENA_HASH;
	if (dev->flags & IFF_PROMISC)
		mode |= XM_MD_ENA_PROM;
	else
		mode &= ~XM_MD_ENA_PROM;

	if (dev->flags & IFF_ALLMULTI)
		memset(filter, 0xff, sizeof(filter));
	else {
		memset(filter, 0, sizeof(filter));
2951

2952 2953
		if (skge->flow_status == FLOW_STAT_REM_SEND ||
		    skge->flow_status == FLOW_STAT_SYMMETRIC)
2954 2955 2956 2957
			genesis_add_filter(filter, pause_mc_addr);

		for (i = 0; list && i < count; i++, list = list->next)
			genesis_add_filter(filter, list->dmi_addr);
2958 2959
	}

2960
	xm_write32(hw, port, XM_MODE, mode);
2961
	xm_outhash(hw, port, XM_HSM, filter);
2962 2963
}

2964 2965 2966 2967 2968 2969
static void yukon_add_filter(u8 filter[8], const u8 *addr)
{
	 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
	 filter[bit/8] |= 1 << (bit%8);
}

2970 2971 2972 2973 2974 2975
static void yukon_set_multicast(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	struct dev_mc_list *list = dev->mc_list;
2976 2977
	int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND ||
			skge->flow_status == FLOW_STAT_SYMMETRIC);
2978 2979 2980 2981 2982
	u16 reg;
	u8 filter[8];

	memset(filter, 0, sizeof(filter));

2983
	reg = gma_read16(hw, port, GM_RX_CTRL);
2984 2985
	reg |= GM_RXCR_UCF_ENA;

S
Stephen Hemminger 已提交
2986
	if (dev->flags & IFF_PROMISC) 		/* promiscuous */
2987 2988 2989
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
	else if (dev->flags & IFF_ALLMULTI)	/* all multicast */
		memset(filter, 0xff, sizeof(filter));
2990
	else if (dev->mc_count == 0 && !rx_pause)/* no multicast */
2991 2992 2993 2994 2995
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		int i;
		reg |= GM_RXCR_MCF_ENA;

2996 2997 2998 2999 3000
		if (rx_pause)
			yukon_add_filter(filter, pause_mc_addr);

		for (i = 0; list && i < dev->mc_count; i++, list = list->next)
			yukon_add_filter(filter, list->dmi_addr);
3001 3002 3003
	}


3004
	gma_write16(hw, port, GM_MC_ADDR_H1,
3005
			 (u16)filter[0] | ((u16)filter[1] << 8));
3006
	gma_write16(hw, port, GM_MC_ADDR_H2,
3007
			 (u16)filter[2] | ((u16)filter[3] << 8));
3008
	gma_write16(hw, port, GM_MC_ADDR_H3,
3009
			 (u16)filter[4] | ((u16)filter[5] << 8));
3010
	gma_write16(hw, port, GM_MC_ADDR_H4,
3011 3012
			 (u16)filter[6] | ((u16)filter[7] << 8));

3013
	gma_write16(hw, port, GM_RX_CTRL, reg);
3014 3015
}

3016 3017 3018 3019 3020 3021 3022 3023
static inline u16 phy_length(const struct skge_hw *hw, u32 status)
{
	if (hw->chip_id == CHIP_ID_GENESIS)
		return status >> XMR_FS_LEN_SHIFT;
	else
		return status >> GMR_FS_LEN_SHIFT;
}

3024 3025 3026 3027 3028 3029 3030 3031 3032
static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
{
	if (hw->chip_id == CHIP_ID_GENESIS)
		return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
	else
		return (status & GMR_FS_ANY_ERR) ||
			(status & GMR_FS_RX_OK) == 0;
}

3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044
static void skge_set_multicast(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;

	if (hw->chip_id == CHIP_ID_GENESIS)
		genesis_set_multicast(dev);
	else
		yukon_set_multicast(dev);

}

3045 3046 3047 3048

/* Get receive buffer from descriptor.
 * Handles copy of small buffers and reallocation failures
 */
3049 3050 3051
static struct sk_buff *skge_rx_get(struct net_device *dev,
				   struct skge_element *e,
				   u32 control, u32 status, u16 csum)
3052
{
3053
	struct skge_port *skge = netdev_priv(dev);
3054 3055 3056 3057 3058
	struct sk_buff *skb;
	u16 len = control & BMU_BBC;

	if (unlikely(netif_msg_rx_status(skge)))
		printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
3059
		       dev->name, e - skge->rx_ring.start,
3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
		       status, len);

	if (len > skge->rx_buf_size)
		goto error;

	if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
		goto error;

	if (bad_phy_status(skge->hw, status))
		goto error;

	if (phy_length(skge->hw, status) != len)
		goto error;
3073 3074

	if (len < RX_COPY_THRESHOLD) {
3075
		skb = netdev_alloc_skb_ip_align(dev, len);
3076 3077
		if (!skb)
			goto resubmit;
3078 3079 3080 3081

		pci_dma_sync_single_for_cpu(skge->hw->pdev,
					    pci_unmap_addr(e, mapaddr),
					    len, PCI_DMA_FROMDEVICE);
3082
		skb_copy_from_linear_data(e->skb, skb->data, len);
3083 3084 3085 3086 3087
		pci_dma_sync_single_for_device(skge->hw->pdev,
					       pci_unmap_addr(e, mapaddr),
					       len, PCI_DMA_FROMDEVICE);
		skge_rx_reuse(e, skge->rx_buf_size);
	} else {
3088
		struct sk_buff *nskb;
3089 3090

		nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
3091 3092
		if (!nskb)
			goto resubmit;
3093 3094 3095 3096 3097 3098

		pci_unmap_single(skge->hw->pdev,
				 pci_unmap_addr(e, mapaddr),
				 pci_unmap_len(e, maplen),
				 PCI_DMA_FROMDEVICE);
		skb = e->skb;
3099
  		prefetch(skb->data);
3100
		skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
3101
	}
3102 3103 3104 3105

	skb_put(skb, len);
	if (skge->rx_csum) {
		skb->csum = csum;
3106
		skb->ip_summed = CHECKSUM_COMPLETE;
3107 3108
	}

3109
	skb->protocol = eth_type_trans(skb, dev);
3110 3111 3112 3113 3114 3115

	return skb;
error:

	if (netif_msg_rx_err(skge))
		printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
3116
		       dev->name, e - skge->rx_ring.start,
3117 3118 3119 3120
		       control, status);

	if (skge->hw->chip_id == CHIP_ID_GENESIS) {
		if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
S
Stephen Hemminger 已提交
3121
			dev->stats.rx_length_errors++;
3122
		if (status & XMR_FS_FRA_ERR)
S
Stephen Hemminger 已提交
3123
			dev->stats.rx_frame_errors++;
3124
		if (status & XMR_FS_FCS_ERR)
S
Stephen Hemminger 已提交
3125
			dev->stats.rx_crc_errors++;
3126 3127
	} else {
		if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
S
Stephen Hemminger 已提交
3128
			dev->stats.rx_length_errors++;
3129
		if (status & GMR_FS_FRAGMENT)
S
Stephen Hemminger 已提交
3130
			dev->stats.rx_frame_errors++;
3131
		if (status & GMR_FS_CRC_ERR)
S
Stephen Hemminger 已提交
3132
			dev->stats.rx_crc_errors++;
3133 3134 3135 3136 3137
	}

resubmit:
	skge_rx_reuse(e, skge->rx_buf_size);
	return NULL;
3138 3139
}

3140
/* Free all buffers in Tx ring which are no longer owned by device */
3141
static void skge_tx_done(struct net_device *dev)
3142
{
3143
	struct skge_port *skge = netdev_priv(dev);
3144
	struct skge_ring *ring = &skge->tx_ring;
3145 3146
	struct skge_element *e;

3147
	skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3148

3149
	for (e = ring->to_clean; e != ring->to_use; e = e->next) {
3150
		u32 control = ((const struct skge_tx_desc *) e->desc)->control;
3151

3152
		if (control & BMU_OWN)
3153 3154
			break;

3155
		skge_tx_free(skge, e, control);
3156
	}
3157
	skge->tx_ring.to_clean = e;
3158

3159 3160 3161 3162 3163 3164 3165 3166 3167
	/* Can run lockless until we need to synchronize to restart queue. */
	smp_mb();

	if (unlikely(netif_queue_stopped(dev) &&
		     skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
		netif_tx_lock(dev);
		if (unlikely(netif_queue_stopped(dev) &&
			     skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
			netif_wake_queue(dev);
3168

3169 3170 3171
		}
		netif_tx_unlock(dev);
	}
3172
}
3173

3174
static int skge_poll(struct napi_struct *napi, int to_do)
3175
{
3176 3177
	struct skge_port *skge = container_of(napi, struct skge_port, napi);
	struct net_device *dev = skge->netdev;
3178 3179 3180
	struct skge_hw *hw = skge->hw;
	struct skge_ring *ring = &skge->rx_ring;
	struct skge_element *e;
3181 3182
	int work_done = 0;

3183 3184 3185 3186
	skge_tx_done(dev);

	skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);

3187
	for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
3188
		struct skge_rx_desc *rd = e->desc;
3189
		struct sk_buff *skb;
3190
		u32 control;
3191 3192 3193 3194 3195 3196

		rmb();
		control = rd->control;
		if (control & BMU_OWN)
			break;

3197
		skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
3198 3199
		if (likely(skb)) {
			netif_receive_skb(skb);
3200

3201
			++work_done;
3202
		}
3203 3204 3205 3206 3207
	}
	ring->to_clean = e;

	/* restart receiver */
	wmb();
S
Stephen Hemminger 已提交
3208
	skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
3209

3210
	if (work_done < to_do) {
M
Marin Mitov 已提交
3211
		unsigned long flags;
3212

M
Marin Mitov 已提交
3213
		spin_lock_irqsave(&hw->hw_lock, flags);
3214
		__napi_complete(napi);
3215 3216 3217
		hw->intr_mask |= napimask[skge->port];
		skge_write32(hw, B0_IMSK, hw->intr_mask);
		skge_read32(hw, B0_IMSK);
M
Marin Mitov 已提交
3218
		spin_unlock_irqrestore(&hw->hw_lock, flags);
3219
	}
3220

3221
	return work_done;
3222 3223
}

3224 3225 3226
/* Parity errors seem to happen when Genesis is connected to a switch
 * with no other ports present. Heartbeat error??
 */
3227 3228
static void skge_mac_parity(struct skge_hw *hw, int port)
{
3229 3230
	struct net_device *dev = hw->dev[port];

S
Stephen Hemminger 已提交
3231
	++dev->stats.tx_heartbeat_errors;
3232 3233

	if (hw->chip_id == CHIP_ID_GENESIS)
3234
		skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
3235 3236 3237
			     MFF_CLR_PERR);
	else
		/* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
3238
		skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
3239
			    (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
3240 3241 3242 3243 3244
			    ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
}

static void skge_mac_intr(struct skge_hw *hw, int port)
{
3245
	if (hw->chip_id == CHIP_ID_GENESIS)
3246 3247 3248 3249 3250 3251 3252 3253
		genesis_mac_intr(hw, port);
	else
		yukon_mac_intr(hw, port);
}

/* Handle device specific framing and timeout interrupts */
static void skge_error_irq(struct skge_hw *hw)
{
S
Stephen Hemminger 已提交
3254
	struct pci_dev *pdev = hw->pdev;
3255 3256 3257 3258 3259
	u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);

	if (hw->chip_id == CHIP_ID_GENESIS) {
		/* clear xmac errors */
		if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
3260
			skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
3261
		if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
3262
			skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
3263 3264 3265 3266 3267 3268 3269
	} else {
		/* Timestamp (unused) overflow */
		if (hwstatus & IS_IRQ_TIST_OV)
			skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
	}

	if (hwstatus & IS_RAM_RD_PAR) {
S
Stephen Hemminger 已提交
3270
		dev_err(&pdev->dev, "Ram read data parity error\n");
3271 3272 3273 3274
		skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
	}

	if (hwstatus & IS_RAM_WR_PAR) {
S
Stephen Hemminger 已提交
3275
		dev_err(&pdev->dev, "Ram write data parity error\n");
3276 3277 3278 3279 3280 3281 3282 3283 3284
		skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
	}

	if (hwstatus & IS_M1_PAR_ERR)
		skge_mac_parity(hw, 0);

	if (hwstatus & IS_M2_PAR_ERR)
		skge_mac_parity(hw, 1);

3285
	if (hwstatus & IS_R1_PAR_ERR) {
S
Stephen Hemminger 已提交
3286 3287
		dev_err(&pdev->dev, "%s: receive queue parity error\n",
			hw->dev[0]->name);
3288
		skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
3289
	}
3290

3291
	if (hwstatus & IS_R2_PAR_ERR) {
S
Stephen Hemminger 已提交
3292 3293
		dev_err(&pdev->dev, "%s: receive queue parity error\n",
			hw->dev[1]->name);
3294
		skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
3295
	}
3296 3297

	if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
3298 3299
		u16 pci_status, pci_cmd;

S
Stephen Hemminger 已提交
3300 3301
		pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
		pci_read_config_word(pdev, PCI_STATUS, &pci_status);
3302

S
Stephen Hemminger 已提交
3303 3304
		dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
			pci_cmd, pci_status);
3305 3306 3307 3308

		/* Write the error bits back to clear them. */
		pci_status &= PCI_STATUS_ERROR_BITS;
		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
3309
		pci_write_config_word(pdev, PCI_COMMAND,
3310
				      pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
S
Stephen Hemminger 已提交
3311
		pci_write_config_word(pdev, PCI_STATUS, pci_status);
3312
		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3313

3314
		/* if error still set then just ignore it */
3315 3316
		hwstatus = skge_read32(hw, B0_HWE_ISRC);
		if (hwstatus & IS_IRQ_STAT) {
S
Stephen Hemminger 已提交
3317
			dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
3318 3319 3320 3321 3322 3323
			hw->intr_mask &= ~IS_HW_ERR;
		}
	}
}

/*
3324
 * Interrupt from PHY are handled in tasklet (softirq)
3325 3326 3327
 * because accessing phy registers requires spin wait which might
 * cause excess interrupt latency.
 */
3328
static void skge_extirq(unsigned long arg)
3329
{
3330
	struct skge_hw *hw = (struct skge_hw *) arg;
3331 3332
	int port;

3333
	for (port = 0; port < hw->ports; port++) {
3334 3335
		struct net_device *dev = hw->dev[port];

3336
		if (netif_running(dev)) {
3337 3338 3339
			struct skge_port *skge = netdev_priv(dev);

			spin_lock(&hw->phy_lock);
3340 3341
			if (hw->chip_id != CHIP_ID_GENESIS)
				yukon_phy_intr(skge);
S
Stephen Hemminger 已提交
3342
			else if (hw->phy_type == SK_PHY_BCOM)
3343
				bcom_phy_intr(skge);
3344
			spin_unlock(&hw->phy_lock);
3345 3346 3347
		}
	}

3348
	spin_lock_irq(&hw->hw_lock);
3349 3350
	hw->intr_mask |= IS_EXT_REG;
	skge_write32(hw, B0_IMSK, hw->intr_mask);
3351
	skge_read32(hw, B0_IMSK);
3352
	spin_unlock_irq(&hw->hw_lock);
3353 3354
}

3355
static irqreturn_t skge_intr(int irq, void *dev_id)
3356 3357
{
	struct skge_hw *hw = dev_id;
3358
	u32 status;
S
Stephen Hemminger 已提交
3359
	int handled = 0;
3360

S
Stephen Hemminger 已提交
3361
	spin_lock(&hw->hw_lock);
3362 3363
	/* Reading this register masks IRQ */
	status = skge_read32(hw, B0_SP_ISRC);
3364
	if (status == 0 || status == ~0)
S
Stephen Hemminger 已提交
3365
		goto out;
3366

S
Stephen Hemminger 已提交
3367
	handled = 1;
3368
	status &= hw->intr_mask;
3369 3370
	if (status & IS_EXT_REG) {
		hw->intr_mask &= ~IS_EXT_REG;
3371
		tasklet_schedule(&hw->phy_task);
3372 3373
	}

3374
	if (status & (IS_XA1_F|IS_R1_F)) {
3375
		struct skge_port *skge = netdev_priv(hw->dev[0]);
3376
		hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
3377
		napi_schedule(&skge->napi);
3378 3379
	}

3380 3381
	if (status & IS_PA_TO_TX1)
		skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3382

3383
	if (status & IS_PA_TO_RX1) {
S
Stephen Hemminger 已提交
3384
		++hw->dev[0]->stats.rx_over_errors;
3385
		skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3386 3387 3388
	}


3389 3390
	if (status & IS_MAC1)
		skge_mac_intr(hw, 0);
3391

3392
	if (hw->dev[1]) {
3393 3394
		struct skge_port *skge = netdev_priv(hw->dev[1]);

3395 3396
		if (status & (IS_XA2_F|IS_R2_F)) {
			hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
3397
			napi_schedule(&skge->napi);
3398 3399 3400
		}

		if (status & IS_PA_TO_RX2) {
S
Stephen Hemminger 已提交
3401
			++hw->dev[1]->stats.rx_over_errors;
3402 3403 3404 3405 3406 3407 3408 3409 3410
			skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
		}

		if (status & IS_PA_TO_TX2)
			skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);

		if (status & IS_MAC2)
			skge_mac_intr(hw, 1);
	}
3411 3412 3413 3414

	if (status & IS_HW_ERR)
		skge_error_irq(hw);

3415
	skge_write32(hw, B0_IMSK, hw->intr_mask);
3416
	skge_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
3417
out:
3418
	spin_unlock(&hw->hw_lock);
3419

S
Stephen Hemminger 已提交
3420
	return IRQ_RETVAL(handled);
3421 3422 3423 3424 3425 3426 3427 3428
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void skge_netpoll(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);

	disable_irq(dev->irq);
3429
	skge_intr(dev->irq, skge->hw);
3430 3431 3432 3433 3434 3435 3436
	enable_irq(dev->irq);
}
#endif

static int skge_set_mac_address(struct net_device *dev, void *p)
{
	struct skge_port *skge = netdev_priv(dev);
3437 3438 3439
	struct skge_hw *hw = skge->hw;
	unsigned port = skge->port;
	const struct sockaddr *addr = p;
3440
	u16 ctrl;
3441 3442 3443 3444 3445

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3446

3447 3448 3449 3450 3451 3452 3453 3454
	if (!netif_running(dev)) {
		memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
		memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
	} else {
		/* disable Rx */
		spin_lock_bh(&hw->phy_lock);
		ctrl = gma_read16(hw, port, GM_GP_CTRL);
		gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
3455

3456 3457
		memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
		memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3458 3459 3460 3461 3462 3463 3464 3465

		if (hw->chip_id == CHIP_ID_GENESIS)
			xm_outaddr(hw, port, XM_SA, dev->dev_addr);
		else {
			gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
			gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
		}

3466 3467 3468
		gma_write16(hw, port, GM_GP_CTRL, ctrl);
		spin_unlock_bh(&hw->phy_lock);
	}
3469 3470

	return 0;
3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502
}

static const struct {
	u8 id;
	const char *name;
} skge_chips[] = {
	{ CHIP_ID_GENESIS,	"Genesis" },
	{ CHIP_ID_YUKON,	 "Yukon" },
	{ CHIP_ID_YUKON_LITE,	 "Yukon-Lite"},
	{ CHIP_ID_YUKON_LP,	 "Yukon-LP"},
};

static const char *skge_board_name(const struct skge_hw *hw)
{
	int i;
	static char buf[16];

	for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
		if (skge_chips[i].id == hw->chip_id)
			return skge_chips[i].name;

	snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
	return buf;
}


/*
 * Setup the board data structure, but don't bring up
 * the port(s)
 */
static int skge_reset(struct skge_hw *hw)
{
3503
	u32 reg;
3504
	u16 ctst, pci_status;
S
Stephen Hemminger 已提交
3505
	u8 t8, mac_cfg, pmd_type;
3506
	int i;
3507 3508 3509 3510 3511 3512 3513 3514

	ctst = skge_read16(hw, B0_CTST);

	/* do a SW reset */
	skge_write8(hw, B0_CTST, CS_RST_SET);
	skge_write8(hw, B0_CTST, CS_RST_CLR);

	/* clear PCI errors, if any */
3515 3516
	skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
	skge_write8(hw, B2_TST_CTRL2, 0);
3517

3518 3519 3520 3521
	pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
	pci_write_config_word(hw->pdev, PCI_STATUS,
			      pci_status | PCI_STATUS_ERROR_BITS);
	skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3522 3523 3524 3525 3526 3527 3528
	skge_write8(hw, B0_CTST, CS_MRST_CLR);

	/* restore CLK_RUN bits (for Yukon-Lite) */
	skge_write16(hw, B0_CTST,
		     ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));

	hw->chip_id = skge_read8(hw, B2_CHIP_ID);
S
Stephen Hemminger 已提交
3529
	hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
3530 3531
	pmd_type = skge_read8(hw, B2_PMD_TYP);
	hw->copper = (pmd_type == 'T' || pmd_type == '1');
3532

3533
	switch (hw->chip_id) {
3534
	case CHIP_ID_GENESIS:
S
Stephen Hemminger 已提交
3535 3536 3537 3538
		switch (hw->phy_type) {
		case SK_PHY_XMAC:
			hw->phy_addr = PHY_ADDR_XMAC;
			break;
3539 3540 3541 3542
		case SK_PHY_BCOM:
			hw->phy_addr = PHY_ADDR_BCOM;
			break;
		default:
S
Stephen Hemminger 已提交
3543 3544
			dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
			       hw->phy_type);
3545 3546 3547 3548 3549 3550 3551
			return -EOPNOTSUPP;
		}
		break;

	case CHIP_ID_YUKON:
	case CHIP_ID_YUKON_LITE:
	case CHIP_ID_YUKON_LP:
S
Stephen Hemminger 已提交
3552
		if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
3553
			hw->copper = 1;
3554 3555 3556 3557 3558

		hw->phy_addr = PHY_ADDR_MARV;
		break;

	default:
S
Stephen Hemminger 已提交
3559 3560
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
		       hw->chip_id);
3561 3562 3563
		return -EOPNOTSUPP;
	}

3564 3565 3566
	mac_cfg = skge_read8(hw, B2_MAC_CFG);
	hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
	hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
3567 3568 3569 3570 3571 3572

	/* read the adapters RAM size */
	t8 = skge_read8(hw, B2_E_0);
	if (hw->chip_id == CHIP_ID_GENESIS) {
		if (t8 == 3) {
			/* special case: 4 x 64k x 36, offset = 0x80000 */
3573 3574
			hw->ram_size = 0x100000;
			hw->ram_offset = 0x80000;
3575 3576
		} else
			hw->ram_size = t8 * 512;
3577 3578 3579 3580 3581
	}
	else if (t8 == 0)
		hw->ram_size = 0x20000;
	else
		hw->ram_size = t8 * 4096;
3582

3583
	hw->intr_mask = IS_HW_ERR;
3584

3585
	/* Use PHY IRQ for all but fiber based Genesis board */
S
Stephen Hemminger 已提交
3586 3587 3588
	if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
		hw->intr_mask |= IS_EXT_REG;

3589 3590 3591 3592 3593 3594
	if (hw->chip_id == CHIP_ID_GENESIS)
		genesis_init(hw);
	else {
		/* switch power to VCC (WA for VAUX problem) */
		skge_write8(hw, B0_POWER_CTRL,
			    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
3595

3596 3597 3598
		/* avoid boards with stuck Hardware error bits */
		if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
		    (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
S
Stephen Hemminger 已提交
3599
			dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
3600 3601 3602
			hw->intr_mask &= ~IS_HW_ERR;
		}

3603 3604 3605 3606 3607 3608 3609 3610
		/* Clear PHY COMA */
		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
		pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
		reg &= ~PCI_PHY_COMA;
		pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);


3611
		for (i = 0; i < hw->ports; i++) {
3612 3613
			skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
			skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3614 3615 3616 3617 3618 3619 3620 3621 3622
		}
	}

	/* turn off hardware timer (unused) */
	skge_write8(hw, B2_TI_CTRL, TIM_STOP);
	skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
	skge_write8(hw, B0_LED, LED_STAT_ON);

	/* enable the Tx Arbiters */
3623
	for (i = 0; i < hw->ports; i++)
3624
		skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652

	/* Initialize ram interface */
	skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);

	skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);

	skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);

	/* Set interrupt moderation for Transmit only
	 * Receive interrupts avoided by NAPI
	 */
	skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
	skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
	skge_write32(hw, B2_IRQM_CTRL, TIM_START);

	skge_write32(hw, B0_IMSK, hw->intr_mask);

3653
	for (i = 0; i < hw->ports; i++) {
3654 3655 3656 3657 3658 3659 3660 3661 3662
		if (hw->chip_id == CHIP_ID_GENESIS)
			genesis_reset(hw, i);
		else
			yukon_reset(hw, i);
	}

	return 0;
}

S
Stephen Hemminger 已提交
3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727

#ifdef CONFIG_SKGE_DEBUG

static struct dentry *skge_debug;

static int skge_debug_show(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	const struct skge_port *skge = netdev_priv(dev);
	const struct skge_hw *hw = skge->hw;
	const struct skge_element *e;

	if (!netif_running(dev))
		return -ENETDOWN;

	seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
		   skge_read32(hw, B0_IMSK));

	seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
	for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
		const struct skge_tx_desc *t = e->desc;
		seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
			   t->control, t->dma_hi, t->dma_lo, t->status,
			   t->csum_offs, t->csum_write, t->csum_start);
	}

	seq_printf(seq, "\nRx Ring: \n");
	for (e = skge->rx_ring.to_clean; ; e = e->next) {
		const struct skge_rx_desc *r = e->desc;

		if (r->control & BMU_OWN)
			break;

		seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
			   r->control, r->dma_hi, r->dma_lo, r->status,
			   r->timestamp, r->csum1, r->csum1_start);
	}

	return 0;
}

static int skge_debug_open(struct inode *inode, struct file *file)
{
	return single_open(file, skge_debug_show, inode->i_private);
}

static const struct file_operations skge_debug_fops = {
	.owner		= THIS_MODULE,
	.open		= skge_debug_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

/*
 * Use network device events to create/remove/rename
 * debugfs file entries
 */
static int skge_device_event(struct notifier_block *unused,
			     unsigned long event, void *ptr)
{
	struct net_device *dev = ptr;
	struct skge_port *skge;
	struct dentry *d;

3728
	if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
S
Stephen Hemminger 已提交
3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801
		goto done;

	skge = netdev_priv(dev);
	switch(event) {
	case NETDEV_CHANGENAME:
		if (skge->debugfs) {
			d = debugfs_rename(skge_debug, skge->debugfs,
					   skge_debug, dev->name);
			if (d)
				skge->debugfs = d;
			else {
				pr_info(PFX "%s: rename failed\n", dev->name);
				debugfs_remove(skge->debugfs);
			}
		}
		break;

	case NETDEV_GOING_DOWN:
		if (skge->debugfs) {
			debugfs_remove(skge->debugfs);
			skge->debugfs = NULL;
		}
		break;

	case NETDEV_UP:
		d = debugfs_create_file(dev->name, S_IRUGO,
					skge_debug, dev,
					&skge_debug_fops);
		if (!d || IS_ERR(d))
			pr_info(PFX "%s: debugfs create failed\n",
			       dev->name);
		else
			skge->debugfs = d;
		break;
	}

done:
	return NOTIFY_DONE;
}

static struct notifier_block skge_notifier = {
	.notifier_call = skge_device_event,
};


static __init void skge_debug_init(void)
{
	struct dentry *ent;

	ent = debugfs_create_dir("skge", NULL);
	if (!ent || IS_ERR(ent)) {
		pr_info(PFX "debugfs create directory failed\n");
		return;
	}

	skge_debug = ent;
	register_netdevice_notifier(&skge_notifier);
}

static __exit void skge_debug_cleanup(void)
{
	if (skge_debug) {
		unregister_netdevice_notifier(&skge_notifier);
		debugfs_remove(skge_debug);
		skge_debug = NULL;
	}
}

#else
#define skge_debug_init()
#define skge_debug_cleanup()
#endif

3802 3803 3804
static const struct net_device_ops skge_netdev_ops = {
	.ndo_open		= skge_up,
	.ndo_stop		= skge_down,
3805
	.ndo_start_xmit		= skge_xmit_frame,
3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818
	.ndo_do_ioctl		= skge_ioctl,
	.ndo_get_stats		= skge_get_stats,
	.ndo_tx_timeout		= skge_tx_timeout,
	.ndo_change_mtu		= skge_change_mtu,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_multicast_list	= skge_set_multicast,
	.ndo_set_mac_address	= skge_set_mac_address,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= skge_netpoll,
#endif
};


3819
/* Initialize network device */
3820 3821
static struct net_device *skge_devinit(struct skge_hw *hw, int port,
				       int highmem)
3822 3823 3824 3825 3826
{
	struct skge_port *skge;
	struct net_device *dev = alloc_etherdev(sizeof(*skge));

	if (!dev) {
S
Stephen Hemminger 已提交
3827
		dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
3828 3829 3830 3831
		return NULL;
	}

	SET_NETDEV_DEV(dev, &hw->pdev->dev);
3832 3833
	dev->netdev_ops = &skge_netdev_ops;
	dev->ethtool_ops = &skge_ethtool_ops;
3834 3835
	dev->watchdog_timeo = TX_WATCHDOG;
	dev->irq = hw->pdev->irq;
3836

3837 3838
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;
3839 3840

	skge = netdev_priv(dev);
3841
	netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
3842 3843 3844
	skge->netdev = dev;
	skge->hw = hw;
	skge->msg_enable = netif_msg_init(debug, default_msg);
3845

3846 3847 3848 3849 3850
	skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
	skge->rx_ring.count = DEFAULT_RX_RING_SIZE;

	/* Auto speed and flow control */
	skge->autoneg = AUTONEG_ENABLE;
3851
	skge->flow_control = FLOW_MODE_SYM_OR_REM;
3852 3853
	skge->duplex = -1;
	skge->speed = -1;
3854
	skge->advertising = skge_supported_modes(hw);
3855

3856
	if (device_can_wakeup(&hw->pdev->dev)) {
3857
		skge->wol = wol_supported(hw) & WAKE_MAGIC;
3858 3859
		device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
	}
3860 3861 3862 3863 3864

	hw->dev[port] = dev;

	skge->port = port;

S
Stephen Hemminger 已提交
3865
	/* Only used for Genesis XMAC */
3866
	setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
S
Stephen Hemminger 已提交
3867

3868 3869 3870 3871 3872 3873 3874
	if (hw->chip_id != CHIP_ID_GENESIS) {
		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
		skge->rx_csum = 1;
	}

	/* read the mac address */
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
3875
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888

	/* device is off until link detection */
	netif_carrier_off(dev);
	netif_stop_queue(dev);

	return dev;
}

static void __devinit skge_show_addr(struct net_device *dev)
{
	const struct skge_port *skge = netdev_priv(dev);

	if (netif_msg_probe(skge))
J
Johannes Berg 已提交
3889 3890
		printk(KERN_INFO PFX "%s: addr %pM\n",
		       dev->name, dev->dev_addr);
3891 3892 3893 3894 3895 3896 3897 3898 3899
}

static int __devinit skge_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
	struct net_device *dev, *dev1;
	struct skge_hw *hw;
	int err, using_dac = 0;

3900 3901
	err = pci_enable_device(pdev);
	if (err) {
S
Stephen Hemminger 已提交
3902
		dev_err(&pdev->dev, "cannot enable PCI device\n");
3903 3904 3905
		goto err_out;
	}

3906 3907
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
S
Stephen Hemminger 已提交
3908
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
3909 3910 3911 3912 3913
		goto err_out_disable_pdev;
	}

	pci_set_master(pdev);

3914
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
3915
		using_dac = 1;
3916
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
3917
	} else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
3918
		using_dac = 0;
3919
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
3920 3921 3922
	}

	if (err) {
S
Stephen Hemminger 已提交
3923
		dev_err(&pdev->dev, "no usable DMA configuration\n");
3924
		goto err_out_free_regions;
3925 3926 3927
	}

#ifdef __BIG_ENDIAN
S
Stephen Hemminger 已提交
3928
	/* byte swap descriptors in hardware */
3929 3930 3931 3932 3933 3934 3935 3936 3937 3938
	{
		u32 reg;

		pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
		reg |= PCI_REV_DESC;
		pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
	}
#endif

	err = -ENOMEM;
M
Michal Schmidt 已提交
3939 3940 3941
	/* space for skge@pci:0000:04:00.0 */
	hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:" )
		     + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
3942
	if (!hw) {
S
Stephen Hemminger 已提交
3943
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
3944 3945
		goto err_out_free_regions;
	}
M
Michal Schmidt 已提交
3946
	sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
3947 3948

	hw->pdev = pdev;
3949
	spin_lock_init(&hw->hw_lock);
3950
	spin_lock_init(&hw->phy_lock);
3951
	tasklet_init(&hw->phy_task, skge_extirq, (unsigned long) hw);
3952 3953 3954

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
S
Stephen Hemminger 已提交
3955
		dev_err(&pdev->dev, "cannot map device registers\n");
3956 3957 3958 3959 3960
		goto err_out_free_hw;
	}

	err = skge_reset(hw);
	if (err)
3961
		goto err_out_iounmap;
3962

3963 3964
	printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
	       (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
3965
	       skge_board_name(hw), hw->chip_rev);
3966

3967 3968
	dev = skge_devinit(hw, 0, using_dac);
	if (!dev)
3969 3970
		goto err_out_led_off;

3971
	/* Some motherboards are broken and has zero in ROM. */
S
Stephen Hemminger 已提交
3972 3973
	if (!is_valid_ether_addr(dev->dev_addr))
		dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
3974

3975 3976
	err = register_netdev(dev);
	if (err) {
S
Stephen Hemminger 已提交
3977
		dev_err(&pdev->dev, "cannot register net device\n");
3978 3979 3980
		goto err_out_free_netdev;
	}

M
Michal Schmidt 已提交
3981
	err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, hw->irq_name, hw);
3982
	if (err) {
S
Stephen Hemminger 已提交
3983
		dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
3984 3985 3986
		       dev->name, pdev->irq);
		goto err_out_unregister;
	}
3987 3988
	skge_show_addr(dev);

3989 3990 3991
	if (hw->ports > 1) {
		dev1 = skge_devinit(hw, 1, using_dac);
		if (dev1 && register_netdev(dev1) == 0)
3992 3993 3994
			skge_show_addr(dev1);
		else {
			/* Failure to register second port need not be fatal */
S
Stephen Hemminger 已提交
3995
			dev_warn(&pdev->dev, "register of second port failed\n");
3996
			hw->dev[1] = NULL;
3997 3998 3999
			hw->ports = 1;
			if (dev1)
				free_netdev(dev1);
4000 4001
		}
	}
4002
	pci_set_drvdata(pdev, hw);
4003 4004 4005

	return 0;

4006 4007
err_out_unregister:
	unregister_netdev(dev);
4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
err_out_free_netdev:
	free_netdev(dev);
err_out_led_off:
	skge_write16(hw, B0_LED, LED_STAT_OFF);
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
err_out_disable_pdev:
	pci_disable_device(pdev);
	pci_set_drvdata(pdev, NULL);
err_out:
	return err;
}

static void __devexit skge_remove(struct pci_dev *pdev)
{
	struct skge_hw *hw  = pci_get_drvdata(pdev);
	struct net_device *dev0, *dev1;

4030
	if (!hw)
4031 4032
		return;

4033 4034
	flush_scheduled_work();

4035 4036 4037 4038 4039
	if ((dev1 = hw->dev[1]))
		unregister_netdev(dev1);
	dev0 = hw->dev[0];
	unregister_netdev(dev0);

4040 4041
	tasklet_disable(&hw->phy_task);

4042 4043
	spin_lock_irq(&hw->hw_lock);
	hw->intr_mask = 0;
4044
	skge_write32(hw, B0_IMSK, 0);
4045
	skge_read32(hw, B0_IMSK);
4046 4047
	spin_unlock_irq(&hw->hw_lock);

4048 4049 4050
	skge_write16(hw, B0_LED, LED_STAT_OFF);
	skge_write8(hw, B0_CTST, CS_RST_SET);

4051 4052 4053 4054 4055 4056
	free_irq(pdev->irq, hw);
	pci_release_regions(pdev);
	pci_disable_device(pdev);
	if (dev1)
		free_netdev(dev1);
	free_netdev(dev0);
4057

4058 4059 4060 4061 4062 4063
	iounmap(hw->regs);
	kfree(hw);
	pci_set_drvdata(pdev, NULL);
}

#ifdef CONFIG_PM
4064
static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
4065 4066
{
	struct skge_hw *hw  = pci_get_drvdata(pdev);
S
Stephen Hemminger 已提交
4067 4068
	int i, err, wol = 0;

4069 4070 4071
	if (!hw)
		return 0;

S
Stephen Hemminger 已提交
4072 4073 4074
	err = pci_save_state(pdev);
	if (err)
		return err;
4075

4076
	for (i = 0; i < hw->ports; i++) {
4077
		struct net_device *dev = hw->dev[i];
S
Stephen Hemminger 已提交
4078
		struct skge_port *skge = netdev_priv(dev);
4079

S
Stephen Hemminger 已提交
4080 4081 4082 4083
		if (netif_running(dev))
			skge_down(dev);
		if (skge->wol)
			skge_wol_init(skge);
4084

S
Stephen Hemminger 已提交
4085
		wol |= skge->wol;
4086 4087
	}

4088
	skge_write32(hw, B0_IMSK, 0);
4089 4090

	pci_prepare_to_sleep(pdev);
4091 4092 4093 4094 4095 4096 4097

	return 0;
}

static int skge_resume(struct pci_dev *pdev)
{
	struct skge_hw *hw  = pci_get_drvdata(pdev);
4098
	int i, err;
4099

4100 4101 4102
	if (!hw)
		return 0;

4103
	err = pci_back_from_sleep(pdev);
S
Stephen Hemminger 已提交
4104 4105 4106 4107 4108 4109 4110
	if (err)
		goto out;

	err = pci_restore_state(pdev);
	if (err)
		goto out;

4111 4112 4113
	err = skge_reset(hw);
	if (err)
		goto out;
4114

4115
	for (i = 0; i < hw->ports; i++) {
4116
		struct net_device *dev = hw->dev[i];
4117 4118 4119 4120 4121 4122 4123

		if (netif_running(dev)) {
			err = skge_up(dev);

			if (err) {
				printk(KERN_ERR PFX "%s: could not up: %d\n",
				       dev->name, err);
4124
				dev_close(dev);
4125 4126
				goto out;
			}
4127 4128
		}
	}
4129 4130
out:
	return err;
4131 4132 4133
}
#endif

S
Stephen Hemminger 已提交
4134 4135 4136 4137 4138
static void skge_shutdown(struct pci_dev *pdev)
{
	struct skge_hw *hw  = pci_get_drvdata(pdev);
	int i, wol = 0;

4139 4140 4141
	if (!hw)
		return;

S
Stephen Hemminger 已提交
4142 4143 4144 4145 4146 4147 4148 4149 4150
	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct skge_port *skge = netdev_priv(dev);

		if (skge->wol)
			skge_wol_init(skge);
		wol |= skge->wol;
	}

4151 4152
	if (pci_enable_wake(pdev, PCI_D3cold, wol))
		pci_enable_wake(pdev, PCI_D3hot, wol);
S
Stephen Hemminger 已提交
4153 4154 4155 4156 4157 4158

	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);

}

4159 4160 4161 4162 4163 4164 4165 4166 4167
static struct pci_driver skge_driver = {
	.name =         DRV_NAME,
	.id_table =     skge_id_table,
	.probe =        skge_probe,
	.remove =       __devexit_p(skge_remove),
#ifdef CONFIG_PM
	.suspend = 	skge_suspend,
	.resume = 	skge_resume,
#endif
S
Stephen Hemminger 已提交
4168
	.shutdown =	skge_shutdown,
4169 4170 4171 4172
};

static int __init skge_init_module(void)
{
S
Stephen Hemminger 已提交
4173
	skge_debug_init();
4174
	return pci_register_driver(&skge_driver);
4175 4176 4177 4178 4179
}

static void __exit skge_cleanup_module(void)
{
	pci_unregister_driver(&skge_driver);
S
Stephen Hemminger 已提交
4180
	skge_debug_cleanup();
4181 4182 4183 4184
}

module_init(skge_init_module);
module_exit(skge_cleanup_module);