cache-l2x0.c 45.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
 *
 * Copyright (C) 2007 ARM Limited
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
 */
19
#include <linux/cpu.h>
20
#include <linux/err.h>
21
#include <linux/init.h>
22
#include <linux/smp.h>
23
#include <linux/spinlock.h>
24
#include <linux/log2.h>
25
#include <linux/io.h>
26 27
#include <linux/of.h>
#include <linux/of_address.h>
28 29

#include <asm/cacheflush.h>
30
#include <asm/cp15.h>
31
#include <asm/cputype.h>
32
#include <asm/hardware/cache-l2x0.h>
33
#include "cache-tauros3.h"
34
#include "cache-aurora-l2.h"
35

36
struct l2c_init_data {
37
	const char *type;
38
	unsigned way_size_0;
R
Russell King 已提交
39
	unsigned num_lock;
40
	void (*of_parse)(const struct device_node *, u32 *, u32 *);
R
Russell King 已提交
41
	void (*enable)(void __iomem *, u32, unsigned);
42
	void (*fixup)(void __iomem *, u32, struct outer_cache_fns *);
43
	void (*save)(void __iomem *);
44
	void (*configure)(void __iomem *);
45 46 47
	struct outer_cache_fns outer_cache;
};

48 49 50
#define CACHE_LINE_SIZE		32

static void __iomem *l2x0_base;
51
static const struct l2c_init_data *l2x0_data;
52
static DEFINE_RAW_SPINLOCK(l2x0_lock);
53 54
static u32 l2x0_way_mask;	/* Bitmask of active ways */
static u32 l2x0_size;
55
static unsigned long sync_reg_offset = L2X0_CACHE_SYNC;
56

57 58
struct l2x0_regs l2x0_saved_regs;

59 60 61
/*
 * Common code for all cache controllers.
 */
R
Russell King 已提交
62
static inline void l2c_wait_mask(void __iomem *reg, unsigned long mask)
63
{
64
	/* wait for cache operation by line or way to complete */
65
	while (readl_relaxed(reg) & mask)
66
		cpu_relax();
67 68
}

69 70 71 72 73 74 75 76 77 78 79 80 81 82
/*
 * By default, we write directly to secure registers.  Platforms must
 * override this if they are running non-secure.
 */
static void l2c_write_sec(unsigned long val, void __iomem *base, unsigned reg)
{
	if (val == readl_relaxed(base + reg))
		return;
	if (outer_cache.write_sec)
		outer_cache.write_sec(val, reg);
	else
		writel_relaxed(val, base + reg);
}

83 84 85 86 87 88 89
/*
 * This should only be called when we have a requirement that the
 * register be written due to a work-around, as platforms running
 * in non-secure mode may not be able to access this register.
 */
static inline void l2c_set_debug(void __iomem *base, unsigned long val)
{
90
	l2c_write_sec(val, base, L2X0_DEBUG_CTRL);
91 92
}

93 94 95
static void __l2c_op_way(void __iomem *reg)
{
	writel_relaxed(l2x0_way_mask, reg);
R
Russell King 已提交
96
	l2c_wait_mask(reg, l2x0_way_mask);
97 98
}

99 100 101 102 103 104 105 106 107 108 109 110
static inline void l2c_unlock(void __iomem *base, unsigned num)
{
	unsigned i;

	for (i = 0; i < num; i++) {
		writel_relaxed(0, base + L2X0_LOCKDOWN_WAY_D_BASE +
			       i * L2X0_LOCKDOWN_STRIDE);
		writel_relaxed(0, base + L2X0_LOCKDOWN_WAY_I_BASE +
			       i * L2X0_LOCKDOWN_STRIDE);
	}
}

111 112
static void l2c_configure(void __iomem *base)
{
113 114 115 116 117
	if (outer_cache.configure) {
		outer_cache.configure(&l2x0_saved_regs);
		return;
	}

118 119 120 121 122 123
	if (l2x0_data->configure)
		l2x0_data->configure(base);

	l2c_write_sec(l2x0_saved_regs.aux_ctrl, base, L2X0_AUX_CTRL);
}

R
Russell King 已提交
124 125 126 127 128 129 130 131
/*
 * Enable the L2 cache controller.  This function must only be
 * called when the cache controller is known to be disabled.
 */
static void l2c_enable(void __iomem *base, u32 aux, unsigned num_lock)
{
	unsigned long flags;

132 133 134 135 136 137
	/* Do not touch the controller if already enabled. */
	if (readl_relaxed(base + L2X0_CTRL) & L2X0_CTRL_EN)
		return;

	l2x0_saved_regs.aux_ctrl = aux;
	l2c_configure(base);
R
Russell King 已提交
138

139 140
	l2c_unlock(base, num_lock);

R
Russell King 已提交
141 142 143 144 145 146
	local_irq_save(flags);
	__l2c_op_way(base + L2X0_INV_WAY);
	writel_relaxed(0, base + sync_reg_offset);
	l2c_wait_mask(base + sync_reg_offset, 1);
	local_irq_restore(flags);

147
	l2c_write_sec(L2X0_CTRL_EN, base, L2X0_CTRL);
R
Russell King 已提交
148 149 150 151 152 153 154
}

static void l2c_disable(void)
{
	void __iomem *base = l2x0_base;

	outer_cache.flush_all();
155
	l2c_write_sec(0, base, L2X0_CTRL);
R
Russell King 已提交
156 157 158
	dsb(st);
}

159 160 161 162 163 164
#ifdef CONFIG_CACHE_PL310
static inline void cache_wait(void __iomem *reg, unsigned long mask)
{
	/* cache operations by line are atomic on PL310 */
}
#else
R
Russell King 已提交
165
#define cache_wait	l2c_wait_mask
166 167
#endif

168 169
static inline void cache_sync(void)
{
170
	void __iomem *base = l2x0_base;
171

172
	writel_relaxed(0, base + sync_reg_offset);
173
	cache_wait(base + L2X0_CACHE_SYNC, 1);
174 175
}

176
#if defined(CONFIG_PL310_ERRATA_588369) || defined(CONFIG_PL310_ERRATA_727915)
177 178
static inline void debug_writel(unsigned long val)
{
179
	l2c_set_debug(l2x0_base, val);
180
}
181 182 183 184 185 186
#else
/* Optimised out for non-errata case */
static inline void debug_writel(unsigned long val)
{
}
#endif
187

188 189 190 191
static void l2x0_cache_sync(void)
{
	unsigned long flags;

192
	raw_spin_lock_irqsave(&l2x0_lock, flags);
193
	cache_sync();
194
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
195 196
}

197
static void __l2x0_flush_all(void)
198
{
199
	debug_writel(0x03);
200
	__l2c_op_way(l2x0_base + L2X0_CLEAN_INV_WAY);
201
	cache_sync();
202
	debug_writel(0x00);
203 204 205 206 207 208 209
}

static void l2x0_flush_all(void)
{
	unsigned long flags;

	/* clean all ways */
210
	raw_spin_lock_irqsave(&l2x0_lock, flags);
211
	__l2x0_flush_all();
212
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
213 214 215 216 217 218
}

static void l2x0_disable(void)
{
	unsigned long flags;

219
	raw_spin_lock_irqsave(&l2x0_lock, flags);
220
	__l2x0_flush_all();
221
	l2c_write_sec(0, l2x0_base, L2X0_CTRL);
222
	dsb(st);
223
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
224 225
}

226 227 228 229 230
static void l2c_save(void __iomem *base)
{
	l2x0_saved_regs.aux_ctrl = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
}

231 232 233 234 235
static void l2c_resume(void)
{
	l2c_enable(l2x0_base, l2x0_saved_regs.aux_ctrl, l2x0_data->num_lock);
}

236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
/*
 * L2C-210 specific code.
 *
 * The L2C-2x0 PA, set/way and sync operations are atomic, but we must
 * ensure that no background operation is running.  The way operations
 * are all background tasks.
 *
 * While a background operation is in progress, any new operation is
 * ignored (unspecified whether this causes an error.)  Thankfully, not
 * used on SMP.
 *
 * Never has a different sync register other than L2X0_CACHE_SYNC, but
 * we use sync_reg_offset here so we can share some of this with L2C-310.
 */
static void __l2c210_cache_sync(void __iomem *base)
{
	writel_relaxed(0, base + sync_reg_offset);
}

static void __l2c210_op_pa_range(void __iomem *reg, unsigned long start,
	unsigned long end)
{
	while (start < end) {
		writel_relaxed(start, reg);
		start += CACHE_LINE_SIZE;
	}
}

static void l2c210_inv_range(unsigned long start, unsigned long end)
{
	void __iomem *base = l2x0_base;

	if (start & (CACHE_LINE_SIZE - 1)) {
		start &= ~(CACHE_LINE_SIZE - 1);
		writel_relaxed(start, base + L2X0_CLEAN_INV_LINE_PA);
		start += CACHE_LINE_SIZE;
	}

	if (end & (CACHE_LINE_SIZE - 1)) {
		end &= ~(CACHE_LINE_SIZE - 1);
		writel_relaxed(end, base + L2X0_CLEAN_INV_LINE_PA);
	}

	__l2c210_op_pa_range(base + L2X0_INV_LINE_PA, start, end);
	__l2c210_cache_sync(base);
}

static void l2c210_clean_range(unsigned long start, unsigned long end)
{
	void __iomem *base = l2x0_base;

	start &= ~(CACHE_LINE_SIZE - 1);
	__l2c210_op_pa_range(base + L2X0_CLEAN_LINE_PA, start, end);
	__l2c210_cache_sync(base);
}

static void l2c210_flush_range(unsigned long start, unsigned long end)
{
	void __iomem *base = l2x0_base;

	start &= ~(CACHE_LINE_SIZE - 1);
	__l2c210_op_pa_range(base + L2X0_CLEAN_INV_LINE_PA, start, end);
	__l2c210_cache_sync(base);
}

static void l2c210_flush_all(void)
{
	void __iomem *base = l2x0_base;

	BUG_ON(!irqs_disabled());

	__l2c_op_way(base + L2X0_CLEAN_INV_WAY);
	__l2c210_cache_sync(base);
}

static void l2c210_sync(void)
{
	__l2c210_cache_sync(l2x0_base);
}

static const struct l2c_init_data l2c210_data __initconst = {
317
	.type = "L2C-210",
318
	.way_size_0 = SZ_8K,
319 320
	.num_lock = 1,
	.enable = l2c_enable,
321
	.save = l2c_save,
322 323 324 325 326 327 328
	.outer_cache = {
		.inv_range = l2c210_inv_range,
		.clean_range = l2c210_clean_range,
		.flush_range = l2c210_flush_range,
		.flush_all = l2c210_flush_all,
		.disable = l2c_disable,
		.sync = l2c210_sync,
329
		.resume = l2c_resume,
330 331 332
	},
};

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
/*
 * L2C-220 specific code.
 *
 * All operations are background operations: they have to be waited for.
 * Conflicting requests generate a slave error (which will cause an
 * imprecise abort.)  Never uses sync_reg_offset, so we hard-code the
 * sync register here.
 *
 * However, we can re-use the l2c210_resume call.
 */
static inline void __l2c220_cache_sync(void __iomem *base)
{
	writel_relaxed(0, base + L2X0_CACHE_SYNC);
	l2c_wait_mask(base + L2X0_CACHE_SYNC, 1);
}

static void l2c220_op_way(void __iomem *base, unsigned reg)
{
	unsigned long flags;

	raw_spin_lock_irqsave(&l2x0_lock, flags);
	__l2c_op_way(base + reg);
	__l2c220_cache_sync(base);
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
}

static unsigned long l2c220_op_pa_range(void __iomem *reg, unsigned long start,
	unsigned long end, unsigned long flags)
{
	raw_spinlock_t *lock = &l2x0_lock;

	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
			l2c_wait_mask(reg, 1);
			writel_relaxed(start, reg);
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
			raw_spin_unlock_irqrestore(lock, flags);
			raw_spin_lock_irqsave(lock, flags);
		}
	}

	return flags;
}

static void l2c220_inv_range(unsigned long start, unsigned long end)
{
	void __iomem *base = l2x0_base;
	unsigned long flags;

	raw_spin_lock_irqsave(&l2x0_lock, flags);
	if ((start | end) & (CACHE_LINE_SIZE - 1)) {
		if (start & (CACHE_LINE_SIZE - 1)) {
			start &= ~(CACHE_LINE_SIZE - 1);
			writel_relaxed(start, base + L2X0_CLEAN_INV_LINE_PA);
			start += CACHE_LINE_SIZE;
		}

		if (end & (CACHE_LINE_SIZE - 1)) {
			end &= ~(CACHE_LINE_SIZE - 1);
			l2c_wait_mask(base + L2X0_CLEAN_INV_LINE_PA, 1);
			writel_relaxed(end, base + L2X0_CLEAN_INV_LINE_PA);
		}
	}

	flags = l2c220_op_pa_range(base + L2X0_INV_LINE_PA,
				   start, end, flags);
	l2c_wait_mask(base + L2X0_INV_LINE_PA, 1);
	__l2c220_cache_sync(base);
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
}

static void l2c220_clean_range(unsigned long start, unsigned long end)
{
	void __iomem *base = l2x0_base;
	unsigned long flags;

	start &= ~(CACHE_LINE_SIZE - 1);
	if ((end - start) >= l2x0_size) {
		l2c220_op_way(base, L2X0_CLEAN_WAY);
		return;
	}

	raw_spin_lock_irqsave(&l2x0_lock, flags);
	flags = l2c220_op_pa_range(base + L2X0_CLEAN_LINE_PA,
				   start, end, flags);
	l2c_wait_mask(base + L2X0_CLEAN_INV_LINE_PA, 1);
	__l2c220_cache_sync(base);
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
}

static void l2c220_flush_range(unsigned long start, unsigned long end)
{
	void __iomem *base = l2x0_base;
	unsigned long flags;

	start &= ~(CACHE_LINE_SIZE - 1);
	if ((end - start) >= l2x0_size) {
		l2c220_op_way(base, L2X0_CLEAN_INV_WAY);
		return;
	}

	raw_spin_lock_irqsave(&l2x0_lock, flags);
	flags = l2c220_op_pa_range(base + L2X0_CLEAN_INV_LINE_PA,
				   start, end, flags);
	l2c_wait_mask(base + L2X0_CLEAN_INV_LINE_PA, 1);
	__l2c220_cache_sync(base);
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
}

static void l2c220_flush_all(void)
{
	l2c220_op_way(l2x0_base, L2X0_CLEAN_INV_WAY);
}

static void l2c220_sync(void)
{
	unsigned long flags;

	raw_spin_lock_irqsave(&l2x0_lock, flags);
	__l2c220_cache_sync(l2x0_base);
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
}

461 462 463 464 465 466 467 468 469 470 471 472
static void l2c220_enable(void __iomem *base, u32 aux, unsigned num_lock)
{
	/*
	 * Always enable non-secure access to the lockdown registers -
	 * we write to them as part of the L2C enable sequence so they
	 * need to be accessible.
	 */
	aux |= L220_AUX_CTRL_NS_LOCKDOWN;

	l2c_enable(base, aux, num_lock);
}

473
static const struct l2c_init_data l2c220_data = {
474
	.type = "L2C-220",
475
	.way_size_0 = SZ_8K,
476
	.num_lock = 1,
477
	.enable = l2c220_enable,
478
	.save = l2c_save,
479 480 481 482 483 484 485
	.outer_cache = {
		.inv_range = l2c220_inv_range,
		.clean_range = l2c220_clean_range,
		.flush_range = l2c220_flush_range,
		.flush_all = l2c220_flush_all,
		.disable = l2c_disable,
		.sync = l2c220_sync,
486
		.resume = l2c_resume,
487 488 489
	},
};

490 491 492
/*
 * L2C-310 specific code.
 *
493 494 495 496 497 498 499 500 501 502 503 504
 * Very similar to L2C-210, the PA, set/way and sync operations are atomic,
 * and the way operations are all background tasks.  However, issuing an
 * operation while a background operation is in progress results in a
 * SLVERR response.  We can reuse:
 *
 *  __l2c210_cache_sync (using sync_reg_offset)
 *  l2c210_sync
 *  l2c210_inv_range (if 588369 is not applicable)
 *  l2c210_clean_range
 *  l2c210_flush_range (if 588369 is not applicable)
 *  l2c210_flush_all (if 727915 is not applicable)
 *
505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
 * Errata:
 * 588369: PL310 R0P0->R1P0, fixed R2P0.
 *	Affects: all clean+invalidate operations
 *	clean and invalidate skips the invalidate step, so we need to issue
 *	separate operations.  We also require the above debug workaround
 *	enclosing this code fragment on affected parts.  On unaffected parts,
 *	we must not use this workaround without the debug register writes
 *	to avoid exposing a problem similar to 727915.
 *
 * 727915: PL310 R2P0->R3P0, fixed R3P1.
 *	Affects: clean+invalidate by way
 *	clean and invalidate by way runs in the background, and a store can
 *	hit the line between the clean operation and invalidate operation,
 *	resulting in the store being lost.
 *
520 521 522 523 524
 * 752271: PL310 R3P0->R3P1-50REL0, fixed R3P2.
 *	Affects: 8x64-bit (double fill) line fetches
 *	double fill line fetches can fail to cause dirty data to be evicted
 *	from the cache before the new data overwrites the second line.
 *
525 526 527 528 529 530 531 532 533
 * 753970: PL310 R3P0, fixed R3P1.
 *	Affects: sync
 *	prevents merging writes after the sync operation, until another L2C
 *	operation is performed (or a number of other conditions.)
 *
 * 769419: PL310 R0P0->R3P1, fixed R3P2.
 *	Affects: store buffer
 *	store buffer is not automatically drained.
 */
534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
static void l2c310_inv_range_erratum(unsigned long start, unsigned long end)
{
	void __iomem *base = l2x0_base;

	if ((start | end) & (CACHE_LINE_SIZE - 1)) {
		unsigned long flags;

		/* Erratum 588369 for both clean+invalidate operations */
		raw_spin_lock_irqsave(&l2x0_lock, flags);
		l2c_set_debug(base, 0x03);

		if (start & (CACHE_LINE_SIZE - 1)) {
			start &= ~(CACHE_LINE_SIZE - 1);
			writel_relaxed(start, base + L2X0_CLEAN_LINE_PA);
			writel_relaxed(start, base + L2X0_INV_LINE_PA);
			start += CACHE_LINE_SIZE;
		}

		if (end & (CACHE_LINE_SIZE - 1)) {
			end &= ~(CACHE_LINE_SIZE - 1);
			writel_relaxed(end, base + L2X0_CLEAN_LINE_PA);
			writel_relaxed(end, base + L2X0_INV_LINE_PA);
		}

		l2c_set_debug(base, 0x00);
		raw_spin_unlock_irqrestore(&l2x0_lock, flags);
	}

	__l2c210_op_pa_range(base + L2X0_INV_LINE_PA, start, end);
	__l2c210_cache_sync(base);
}

static void l2c310_flush_range_erratum(unsigned long start, unsigned long end)
{
	raw_spinlock_t *lock = &l2x0_lock;
	unsigned long flags;
	void __iomem *base = l2x0_base;

	raw_spin_lock_irqsave(lock, flags);
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		l2c_set_debug(base, 0x03);
		while (start < blk_end) {
			writel_relaxed(start, base + L2X0_CLEAN_LINE_PA);
			writel_relaxed(start, base + L2X0_INV_LINE_PA);
			start += CACHE_LINE_SIZE;
		}
		l2c_set_debug(base, 0x00);

		if (blk_end < end) {
			raw_spin_unlock_irqrestore(lock, flags);
			raw_spin_lock_irqsave(lock, flags);
		}
	}
	raw_spin_unlock_irqrestore(lock, flags);
	__l2c210_cache_sync(base);
}

593 594 595 596 597 598 599 600 601 602 603 604 605
static void l2c310_flush_all_erratum(void)
{
	void __iomem *base = l2x0_base;
	unsigned long flags;

	raw_spin_lock_irqsave(&l2x0_lock, flags);
	l2c_set_debug(base, 0x03);
	__l2c_op_way(base + L2X0_CLEAN_INV_WAY);
	l2c_set_debug(base, 0x00);
	__l2c210_cache_sync(base);
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
}

606
static void __init l2c310_save(void __iomem *base)
607
{
608
	unsigned revision;
609

610 611
	l2c_save(base);

612
	l2x0_saved_regs.tag_latency = readl_relaxed(base +
R
Russell King 已提交
613
		L310_TAG_LATENCY_CTRL);
614
	l2x0_saved_regs.data_latency = readl_relaxed(base +
R
Russell King 已提交
615
		L310_DATA_LATENCY_CTRL);
616
	l2x0_saved_regs.filter_end = readl_relaxed(base +
R
Russell King 已提交
617
		L310_ADDR_FILTER_END);
618
	l2x0_saved_regs.filter_start = readl_relaxed(base +
R
Russell King 已提交
619
		L310_ADDR_FILTER_START);
620

621 622 623 624 625
	revision = readl_relaxed(base + L2X0_CACHE_ID) &
			L2X0_CACHE_ID_RTL_MASK;

	/* From r2p0, there is Prefetch offset/control register */
	if (revision >= L310_CACHE_ID_RTL_R2P0)
626
		l2x0_saved_regs.prefetch_ctrl = readl_relaxed(base +
R
Russell King 已提交
627
							L310_PREFETCH_CTRL);
628 629 630 631

	/* From r3p0, there is Power control register */
	if (revision >= L310_CACHE_ID_RTL_R3P0)
		l2x0_saved_regs.pwr_ctrl = readl_relaxed(base +
R
Russell King 已提交
632
							L310_POWER_CTRL);
633 634
}

635
static void l2c310_configure(void __iomem *base)
636
{
637
	unsigned revision;
638

639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
	/* restore pl310 setup */
	l2c_write_sec(l2x0_saved_regs.tag_latency, base,
		      L310_TAG_LATENCY_CTRL);
	l2c_write_sec(l2x0_saved_regs.data_latency, base,
		      L310_DATA_LATENCY_CTRL);
	l2c_write_sec(l2x0_saved_regs.filter_end, base,
		      L310_ADDR_FILTER_END);
	l2c_write_sec(l2x0_saved_regs.filter_start, base,
		      L310_ADDR_FILTER_START);

	revision = readl_relaxed(base + L2X0_CACHE_ID) &
				 L2X0_CACHE_ID_RTL_MASK;

	if (revision >= L310_CACHE_ID_RTL_R2P0)
		l2c_write_sec(l2x0_saved_regs.prefetch_ctrl, base,
			      L310_PREFETCH_CTRL);
	if (revision >= L310_CACHE_ID_RTL_R3P0)
		l2c_write_sec(l2x0_saved_regs.pwr_ctrl, base,
			      L310_POWER_CTRL);
658 659 660 661 662 663 664 665 666 667 668
}

static int l2c310_cpu_enable_flz(struct notifier_block *nb, unsigned long act, void *data)
{
	switch (act & ~CPU_TASKS_FROZEN) {
	case CPU_STARTING:
		set_auxcr(get_auxcr() | BIT(3) | BIT(2) | BIT(1));
		break;
	case CPU_DYING:
		set_auxcr(get_auxcr() & ~(BIT(3) | BIT(2) | BIT(1)));
		break;
669
	}
670
	return NOTIFY_OK;
671 672
}

673 674
static void __init l2c310_enable(void __iomem *base, u32 aux, unsigned num_lock)
{
R
Russell King 已提交
675
	unsigned rev = readl_relaxed(base + L2X0_CACHE_ID) & L2X0_CACHE_ID_RTL_MASK;
676
	bool cortex_a9 = read_cpuid_part() == ARM_CPU_PART_CORTEX_A9;
677 678 679 680 681 682 683 684 685 686 687

	if (rev >= L310_CACHE_ID_RTL_R2P0) {
		if (cortex_a9) {
			aux |= L310_AUX_CTRL_EARLY_BRESP;
			pr_info("L2C-310 enabling early BRESP for Cortex-A9\n");
		} else if (aux & L310_AUX_CTRL_EARLY_BRESP) {
			pr_warn("L2C-310 early BRESP only supported with Cortex-A9\n");
			aux &= ~L310_AUX_CTRL_EARLY_BRESP;
		}
	}

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
	if (cortex_a9) {
		u32 aux_cur = readl_relaxed(base + L2X0_AUX_CTRL);
		u32 acr = get_auxcr();

		pr_debug("Cortex-A9 ACR=0x%08x\n", acr);

		if (acr & BIT(3) && !(aux_cur & L310_AUX_CTRL_FULL_LINE_ZERO))
			pr_err("L2C-310: full line of zeros enabled in Cortex-A9 but not L2C-310 - invalid\n");

		if (aux & L310_AUX_CTRL_FULL_LINE_ZERO && !(acr & BIT(3)))
			pr_err("L2C-310: enabling full line of zeros but not enabled in Cortex-A9\n");

		if (!(aux & L310_AUX_CTRL_FULL_LINE_ZERO) && !outer_cache.write_sec) {
			aux |= L310_AUX_CTRL_FULL_LINE_ZERO;
			pr_info("L2C-310 full line of zeros enabled for Cortex-A9\n");
		}
	} else if (aux & (L310_AUX_CTRL_FULL_LINE_ZERO | L310_AUX_CTRL_EARLY_BRESP)) {
		pr_err("L2C-310: disabling Cortex-A9 specific feature bits\n");
		aux &= ~(L310_AUX_CTRL_FULL_LINE_ZERO | L310_AUX_CTRL_EARLY_BRESP);
	}

709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
	/* r3p0 or later has power control register */
	if (rev >= L310_CACHE_ID_RTL_R3P0)
		l2x0_saved_regs.pwr_ctrl = L310_DYNAMIC_CLK_GATING_EN |
						L310_STNDBY_MODE_EN;

	/*
	 * Always enable non-secure access to the lockdown registers -
	 * we write to them as part of the L2C enable sequence so they
	 * need to be accessible.
	 */
	aux |= L310_AUX_CTRL_NS_LOCKDOWN;

	l2c_enable(base, aux, num_lock);

	/* Read back resulting AUX_CTRL value as it could have been altered. */
	aux = readl_relaxed(base + L2X0_AUX_CTRL);

726 727 728 729 730 731 732 733 734
	if (aux & (L310_AUX_CTRL_DATA_PREFETCH | L310_AUX_CTRL_INSTR_PREFETCH)) {
		u32 prefetch = readl_relaxed(base + L310_PREFETCH_CTRL);

		pr_info("L2C-310 %s%s prefetch enabled, offset %u lines\n",
			aux & L310_AUX_CTRL_INSTR_PREFETCH ? "I" : "",
			aux & L310_AUX_CTRL_DATA_PREFETCH ? "D" : "",
			1 + (prefetch & L310_PREFETCH_CTRL_OFFSET_MASK));
	}

735 736 737 738 739 740 741 742 743 744
	/* r3p0 or later has power control register */
	if (rev >= L310_CACHE_ID_RTL_R3P0) {
		u32 power_ctrl;

		power_ctrl = readl_relaxed(base + L310_POWER_CTRL);
		pr_info("L2C-310 dynamic clock gating %sabled, standby mode %sabled\n",
			power_ctrl & L310_DYNAMIC_CLK_GATING_EN ? "en" : "dis",
			power_ctrl & L310_STNDBY_MODE_EN ? "en" : "dis");
	}

745 746 747 748
	if (aux & L310_AUX_CTRL_FULL_LINE_ZERO) {
		set_auxcr(get_auxcr() | BIT(3) | BIT(2) | BIT(1));
		cpu_notifier(l2c310_cpu_enable_flz, 0);
	}
749 750
}

751 752 753 754
static void __init l2c310_fixup(void __iomem *base, u32 cache_id,
	struct outer_cache_fns *fns)
{
	unsigned revision = cache_id & L2X0_CACHE_ID_RTL_MASK;
755
	const char *errata[8];
756 757
	unsigned n = 0;

758 759 760
	if (IS_ENABLED(CONFIG_PL310_ERRATA_588369) &&
	    revision < L310_CACHE_ID_RTL_R2P0 &&
	    /* For bcm compatibility */
761
	    fns->inv_range == l2c210_inv_range) {
762 763 764 765 766
		fns->inv_range = l2c310_inv_range_erratum;
		fns->flush_range = l2c310_flush_range_erratum;
		errata[n++] = "588369";
	}

767 768 769 770 771 772 773
	if (IS_ENABLED(CONFIG_PL310_ERRATA_727915) &&
	    revision >= L310_CACHE_ID_RTL_R2P0 &&
	    revision < L310_CACHE_ID_RTL_R3P1) {
		fns->flush_all = l2c310_flush_all_erratum;
		errata[n++] = "727915";
	}

774 775
	if (revision >= L310_CACHE_ID_RTL_R3P0 &&
	    revision < L310_CACHE_ID_RTL_R3P2) {
776
		u32 val = l2x0_saved_regs.prefetch_ctrl;
777 778 779
		/* I don't think bit23 is required here... but iMX6 does so */
		if (val & (BIT(30) | BIT(23))) {
			val &= ~(BIT(30) | BIT(23));
780
			l2x0_saved_regs.prefetch_ctrl = val;
781 782 783 784
			errata[n++] = "752271";
		}
	}

785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803
	if (IS_ENABLED(CONFIG_PL310_ERRATA_753970) &&
	    revision == L310_CACHE_ID_RTL_R3P0) {
		sync_reg_offset = L2X0_DUMMY_REG;
		errata[n++] = "753970";
	}

	if (IS_ENABLED(CONFIG_PL310_ERRATA_769419))
		errata[n++] = "769419";

	if (n) {
		unsigned i;

		pr_info("L2C-310 errat%s", n > 1 ? "a" : "um");
		for (i = 0; i < n; i++)
			pr_cont(" %s", errata[i]);
		pr_cont(" enabled\n");
	}
}

804 805 806 807 808 809 810 811 812 813 814 815
static void l2c310_disable(void)
{
	/*
	 * If full-line-of-zeros is enabled, we must first disable it in the
	 * Cortex-A9 auxiliary control register before disabling the L2 cache.
	 */
	if (l2x0_saved_regs.aux_ctrl & L310_AUX_CTRL_FULL_LINE_ZERO)
		set_auxcr(get_auxcr() & ~(BIT(3) | BIT(2) | BIT(1)));

	l2c_disable();
}

816 817 818 819 820 821 822 823 824
static void l2c310_resume(void)
{
	l2c_resume();

	/* Re-enable full-line-of-zeros for Cortex-A9 */
	if (l2x0_saved_regs.aux_ctrl & L310_AUX_CTRL_FULL_LINE_ZERO)
		set_auxcr(get_auxcr() | BIT(3) | BIT(2) | BIT(1));
}

825
static const struct l2c_init_data l2c310_init_fns __initconst = {
826
	.type = "L2C-310",
827
	.way_size_0 = SZ_8K,
828
	.num_lock = 8,
829
	.enable = l2c310_enable,
830
	.fixup = l2c310_fixup,
831
	.save = l2c310_save,
832
	.configure = l2c310_configure,
833
	.outer_cache = {
834 835 836 837
		.inv_range = l2c210_inv_range,
		.clean_range = l2c210_clean_range,
		.flush_range = l2c210_flush_range,
		.flush_all = l2c210_flush_all,
838
		.disable = l2c310_disable,
839
		.sync = l2c210_sync,
840
		.resume = l2c310_resume,
841 842 843
	},
};

844 845
static int __init __l2c_init(const struct l2c_init_data *data,
			     u32 aux_val, u32 aux_mask, u32 cache_id)
846
{
847
	struct outer_cache_fns fns;
848
	unsigned way_size_bits, ways;
849
	u32 aux, old_aux;
850

851 852 853 854 855 856 857 858
	/*
	 * Save the pointer globally so that callbacks which do not receive
	 * context from callers can access the structure.
	 */
	l2x0_data = kmemdup(data, sizeof(*data), GFP_KERNEL);
	if (!l2x0_data)
		return -ENOMEM;

859 860 861 862 863 864 865
	/*
	 * Sanity check the aux values.  aux_mask is the bits we preserve
	 * from reading the hardware register, and aux_val is the bits we
	 * set.
	 */
	if (aux_val & aux_mask)
		pr_alert("L2C: platform provided aux values permit register corruption.\n");
866

867
	old_aux = aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
868 869 870
	aux &= aux_mask;
	aux |= aux_val;

871 872 873 874
	if (old_aux != aux)
		pr_warn("L2C: DT/platform modifies aux control register: 0x%08x -> 0x%08x\n",
		        old_aux, aux);

875
	/* Determine the number of ways */
876
	switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
877
	case L2X0_CACHE_ID_PART_L310:
878 879
		if ((aux_val | ~aux_mask) & (L2C_AUX_CTRL_WAY_SIZE_MASK | L310_AUX_CTRL_ASSOCIATIVITY_16))
			pr_warn("L2C: DT/platform tries to modify or specify cache size\n");
880 881 882 883 884
		if (aux & (1 << 16))
			ways = 16;
		else
			ways = 8;
		break;
885

886
	case L2X0_CACHE_ID_PART_L210:
887
	case L2X0_CACHE_ID_PART_L220:
888 889
		ways = (aux >> 13) & 0xf;
		break;
890 891 892 893 894

	case AURORA_CACHE_ID:
		ways = (aux >> 13) & 0xf;
		ways = 2 << ((ways + 1) >> 2);
		break;
895

896 897 898 899 900 901 902 903
	default:
		/* Assume unknown chips have 8 ways */
		ways = 8;
		break;
	}

	l2x0_way_mask = (1 << ways) - 1;

904
	/*
905 906 907 908 909 910
	 * way_size_0 is the size that a way_size value of zero would be
	 * given the calculation: way_size = way_size_0 << way_size_bits.
	 * So, if way_size_bits=0 is reserved, but way_size_bits=1 is 16k,
	 * then way_size_0 would be 8k.
	 *
	 * L2 cache size = number of ways * way size.
911
	 */
R
Russell King 已提交
912 913
	way_size_bits = (aux & L2C_AUX_CTRL_WAY_SIZE_MASK) >>
			L2C_AUX_CTRL_WAY_SIZE_SHIFT;
914
	l2x0_size = ways * (data->way_size_0 << way_size_bits);
915

916
	fns = data->outer_cache;
917
	fns.write_sec = outer_cache.write_sec;
918
	fns.configure = outer_cache.configure;
919 920 921
	if (data->fixup)
		data->fixup(l2x0_base, cache_id, &fns);

922
	/*
R
Russell King 已提交
923 924
	 * Check if l2x0 controller is already enabled.  If we are booting
	 * in non-secure mode accessing the below registers will fault.
925
	 */
R
Russell King 已提交
926 927
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN))
		data->enable(l2x0_base, aux, data->num_lock);
928

929
	outer_cache = fns;
930

931 932 933 934 935 936
	/*
	 * It is strange to save the register state before initialisation,
	 * but hey, this is what the DT implementations decided to do.
	 */
	if (data->save)
		data->save(l2x0_base);
937

938 939
	/* Re-read it in case some bits are reserved. */
	aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
940

941
	pr_info("%s cache controller enabled, %d ways, %d kB\n",
942
		data->type, ways, l2x0_size >> 10);
943
	pr_info("%s: CACHE_ID 0x%08x, AUX_CTRL 0x%08x\n",
944
		data->type, cache_id, aux);
945 946

	return 0;
947
}
948

949 950
void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask)
{
951
	const struct l2c_init_data *data;
952 953 954 955 956 957
	u32 cache_id;

	l2x0_base = base;

	cache_id = readl_relaxed(base + L2X0_CACHE_ID);

958 959
	switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
	default:
960 961 962 963
	case L2X0_CACHE_ID_PART_L210:
		data = &l2c210_data;
		break;

964 965 966 967
	case L2X0_CACHE_ID_PART_L220:
		data = &l2c220_data;
		break;

968 969 970 971 972
	case L2X0_CACHE_ID_PART_L310:
		data = &l2c310_init_fns;
		break;
	}

973 974 975 976
	/* Read back current (default) hardware configuration */
	if (data->save)
		data->save(l2x0_base);

977
	__l2c_init(data, aux_val, aux_mask, cache_id);
978 979
}

980
#ifdef CONFIG_OF
981 982
static int l2_wt_override;

983 984 985 986
/* Aurora don't have the cache ID register available, so we have to
 * pass it though the device tree */
static u32 cache_id_part_number_from_dt;

987 988 989 990 991 992 993 994 995 996
/**
 * l2x0_cache_size_of_parse() - read cache size parameters from DT
 * @np: the device tree node for the l2 cache
 * @aux_val: pointer to machine-supplied auxilary register value, to
 * be augmented by the call (bits to be set to 1)
 * @aux_mask: pointer to machine-supplied auxilary register mask, to
 * be augmented by the call (bits to be set to 0)
 * @associativity: variable to return the calculated associativity in
 * @max_way_size: the maximum size in bytes for the cache ways
 */
997
static int __init l2x0_cache_size_of_parse(const struct device_node *np,
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
					    u32 *aux_val, u32 *aux_mask,
					    u32 *associativity,
					    u32 max_way_size)
{
	u32 mask = 0, val = 0;
	u32 cache_size = 0, sets = 0;
	u32 way_size_bits = 1;
	u32 way_size = 0;
	u32 block_size = 0;
	u32 line_size = 0;

	of_property_read_u32(np, "cache-size", &cache_size);
	of_property_read_u32(np, "cache-sets", &sets);
	of_property_read_u32(np, "cache-block-size", &block_size);
	of_property_read_u32(np, "cache-line-size", &line_size);

	if (!cache_size || !sets)
1015
		return -ENODEV;
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049

	/* All these l2 caches have the same line = block size actually */
	if (!line_size) {
		if (block_size) {
			/* If linesize if not given, it is equal to blocksize */
			line_size = block_size;
		} else {
			/* Fall back to known size */
			pr_warn("L2C OF: no cache block/line size given: "
				"falling back to default size %d bytes\n",
				CACHE_LINE_SIZE);
			line_size = CACHE_LINE_SIZE;
		}
	}

	if (line_size != CACHE_LINE_SIZE)
		pr_warn("L2C OF: DT supplied line size %d bytes does "
			"not match hardware line size of %d bytes\n",
			line_size,
			CACHE_LINE_SIZE);

	/*
	 * Since:
	 * set size = cache size / sets
	 * ways = cache size / (sets * line size)
	 * way size = cache size / (cache size / (sets * line size))
	 * way size = sets * line size
	 * associativity = ways = cache size / way size
	 */
	way_size = sets * line_size;
	*associativity = cache_size / way_size;

	if (way_size > max_way_size) {
		pr_err("L2C OF: set size %dKB is too large\n", way_size);
1050
		return -EINVAL;
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
	}

	pr_info("L2C OF: override cache size: %d bytes (%dKB)\n",
		cache_size, cache_size >> 10);
	pr_info("L2C OF: override line size: %d bytes\n", line_size);
	pr_info("L2C OF: override way size: %d bytes (%dKB)\n",
		way_size, way_size >> 10);
	pr_info("L2C OF: override associativity: %d\n", *associativity);

	/*
	 * Calculates the bits 17:19 to set for way size:
	 * 512KB -> 6, 256KB -> 5, ... 16KB -> 1
	 */
	way_size_bits = ilog2(way_size >> 10) - 3;
	if (way_size_bits < 1 || way_size_bits > 6) {
		pr_err("L2C OF: cache way size illegal: %dKB is not mapped\n",
		       way_size);
1068
		return -EINVAL;
1069 1070 1071 1072 1073 1074 1075 1076
	}

	mask |= L2C_AUX_CTRL_WAY_SIZE_MASK;
	val |= (way_size_bits << L2C_AUX_CTRL_WAY_SIZE_SHIFT);

	*aux_val &= ~mask;
	*aux_val |= val;
	*aux_mask &= ~mask;
1077 1078

	return 0;
1079 1080
}

1081 1082 1083 1084 1085 1086 1087
static void __init l2x0_of_parse(const struct device_node *np,
				 u32 *aux_val, u32 *aux_mask)
{
	u32 data[2] = { 0, 0 };
	u32 tag = 0;
	u32 dirty = 0;
	u32 val = 0, mask = 0;
1088
	u32 assoc;
1089
	int ret;
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111

	of_property_read_u32(np, "arm,tag-latency", &tag);
	if (tag) {
		mask |= L2X0_AUX_CTRL_TAG_LATENCY_MASK;
		val |= (tag - 1) << L2X0_AUX_CTRL_TAG_LATENCY_SHIFT;
	}

	of_property_read_u32_array(np, "arm,data-latency",
				   data, ARRAY_SIZE(data));
	if (data[0] && data[1]) {
		mask |= L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK |
			L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK;
		val |= ((data[0] - 1) << L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT) |
		       ((data[1] - 1) << L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT);
	}

	of_property_read_u32(np, "arm,dirty-latency", &dirty);
	if (dirty) {
		mask |= L2X0_AUX_CTRL_DIRTY_LATENCY_MASK;
		val |= (dirty - 1) << L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT;
	}

1112 1113 1114 1115
	ret = l2x0_cache_size_of_parse(np, aux_val, aux_mask, &assoc, SZ_256K);
	if (ret)
		return;

1116 1117 1118 1119 1120 1121 1122 1123
	if (assoc > 8) {
		pr_err("l2x0 of: cache setting yield too high associativity\n");
		pr_err("l2x0 of: %d calculated, max 8\n", assoc);
	} else {
		mask |= L2X0_AUX_CTRL_ASSOC_MASK;
		val |= (assoc << L2X0_AUX_CTRL_ASSOC_SHIFT);
	}

1124 1125 1126 1127 1128
	*aux_val &= ~mask;
	*aux_val |= val;
	*aux_mask &= ~mask;
}

1129
static const struct l2c_init_data of_l2c210_data __initconst = {
1130
	.type = "L2C-210",
1131
	.way_size_0 = SZ_8K,
1132 1133 1134
	.num_lock = 1,
	.of_parse = l2x0_of_parse,
	.enable = l2c_enable,
1135
	.save = l2c_save,
1136 1137 1138 1139 1140 1141 1142
	.outer_cache = {
		.inv_range   = l2c210_inv_range,
		.clean_range = l2c210_clean_range,
		.flush_range = l2c210_flush_range,
		.flush_all   = l2c210_flush_all,
		.disable     = l2c_disable,
		.sync        = l2c210_sync,
1143
		.resume      = l2c_resume,
1144 1145 1146
	},
};

1147
static const struct l2c_init_data of_l2c220_data __initconst = {
1148
	.type = "L2C-220",
1149
	.way_size_0 = SZ_8K,
1150
	.num_lock = 1,
1151
	.of_parse = l2x0_of_parse,
1152
	.enable = l2c220_enable,
1153
	.save = l2c_save,
1154
	.outer_cache = {
1155 1156 1157 1158 1159 1160
		.inv_range   = l2c220_inv_range,
		.clean_range = l2c220_clean_range,
		.flush_range = l2c220_flush_range,
		.flush_all   = l2c220_flush_all,
		.disable     = l2c_disable,
		.sync        = l2c220_sync,
1161
		.resume      = l2c_resume,
1162 1163 1164
	},
};

1165 1166
static void __init l2c310_of_parse(const struct device_node *np,
	u32 *aux_val, u32 *aux_mask)
1167 1168 1169 1170
{
	u32 data[3] = { 0, 0, 0 };
	u32 tag[3] = { 0, 0, 0 };
	u32 filter[2] = { 0, 0 };
1171
	u32 assoc;
1172
	int ret;
1173 1174 1175

	of_property_read_u32_array(np, "arm,tag-latency", tag, ARRAY_SIZE(tag));
	if (tag[0] && tag[1] && tag[2])
1176
		l2x0_saved_regs.tag_latency =
R
Russell King 已提交
1177 1178
			L310_LATENCY_CTRL_RD(tag[0] - 1) |
			L310_LATENCY_CTRL_WR(tag[1] - 1) |
1179
			L310_LATENCY_CTRL_SETUP(tag[2] - 1);
1180 1181 1182 1183

	of_property_read_u32_array(np, "arm,data-latency",
				   data, ARRAY_SIZE(data));
	if (data[0] && data[1] && data[2])
1184
		l2x0_saved_regs.data_latency =
R
Russell King 已提交
1185 1186
			L310_LATENCY_CTRL_RD(data[0] - 1) |
			L310_LATENCY_CTRL_WR(data[1] - 1) |
1187
			L310_LATENCY_CTRL_SETUP(data[2] - 1);
1188 1189 1190 1191

	of_property_read_u32_array(np, "arm,filter-ranges",
				   filter, ARRAY_SIZE(filter));
	if (filter[1]) {
1192 1193 1194 1195
		l2x0_saved_regs.filter_end =
					ALIGN(filter[0] + filter[1], SZ_1M);
		l2x0_saved_regs.filter_start = (filter[0] & ~(SZ_1M - 1))
					| L310_ADDR_FILTER_EN;
1196
	}
1197

1198 1199 1200 1201
	ret = l2x0_cache_size_of_parse(np, aux_val, aux_mask, &assoc, SZ_512K);
	if (ret)
		return;

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
	switch (assoc) {
	case 16:
		*aux_val &= ~L2X0_AUX_CTRL_ASSOC_MASK;
		*aux_val |= L310_AUX_CTRL_ASSOCIATIVITY_16;
		*aux_mask &= ~L2X0_AUX_CTRL_ASSOC_MASK;
		break;
	case 8:
		*aux_val &= ~L2X0_AUX_CTRL_ASSOC_MASK;
		*aux_mask &= ~L2X0_AUX_CTRL_ASSOC_MASK;
		break;
	default:
1213 1214
		pr_err("L2C-310 OF cache associativity %d invalid, only 8 or 16 permitted\n",
		       assoc);
1215 1216
		break;
	}
1217 1218
}

1219
static const struct l2c_init_data of_l2c310_data __initconst = {
1220
	.type = "L2C-310",
1221
	.way_size_0 = SZ_8K,
R
Russell King 已提交
1222
	.num_lock = 8,
1223
	.of_parse = l2c310_of_parse,
1224
	.enable = l2c310_enable,
1225
	.fixup = l2c310_fixup,
1226
	.save  = l2c310_save,
1227
	.configure = l2c310_configure,
1228
	.outer_cache = {
1229 1230 1231 1232
		.inv_range   = l2c210_inv_range,
		.clean_range = l2c210_clean_range,
		.flush_range = l2c210_flush_range,
		.flush_all   = l2c210_flush_all,
1233
		.disable     = l2c310_disable,
1234
		.sync        = l2c210_sync,
1235
		.resume      = l2c310_resume,
1236 1237 1238
	},
};

1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
/*
 * This is a variant of the of_l2c310_data with .sync set to
 * NULL. Outer sync operations are not needed when the system is I/O
 * coherent, and potentially harmful in certain situations (PCIe/PL310
 * deadlock on Armada 375/38x due to hardware I/O coherency). The
 * other operations are kept because they are infrequent (therefore do
 * not cause the deadlock in practice) and needed for secondary CPU
 * boot and other power management activities.
 */
static const struct l2c_init_data of_l2c310_coherent_data __initconst = {
	.type = "L2C-310 Coherent",
	.way_size_0 = SZ_8K,
	.num_lock = 8,
	.of_parse = l2c310_of_parse,
	.enable = l2c310_enable,
	.fixup = l2c310_fixup,
	.save  = l2c310_save,
1256
	.configure = l2c310_configure,
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
	.outer_cache = {
		.inv_range   = l2c210_inv_range,
		.clean_range = l2c210_clean_range,
		.flush_range = l2c210_flush_range,
		.flush_all   = l2c210_flush_all,
		.disable     = l2c310_disable,
		.resume      = l2c310_resume,
	},
};

1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
/*
 * Note that the end addresses passed to Linux primitives are
 * noninclusive, while the hardware cache range operations use
 * inclusive start and end addresses.
 */
static unsigned long calc_range_end(unsigned long start, unsigned long end)
{
	/*
	 * Limit the number of cache lines processed at once,
	 * since cache range operations stall the CPU pipeline
	 * until completion.
	 */
	if (end > start + MAX_RANGE_SIZE)
		end = start + MAX_RANGE_SIZE;

	/*
	 * Cache range operations can't straddle a page boundary.
	 */
	if (end > PAGE_ALIGN(start+1))
		end = PAGE_ALIGN(start+1);

	return end;
}

/*
 * Make sure 'start' and 'end' reference the same page, as L2 is PIPT
 * and range operations only do a TLB lookup on the start address.
 */
static void aurora_pa_range(unsigned long start, unsigned long end,
			unsigned long offset)
{
	unsigned long flags;

	raw_spin_lock_irqsave(&l2x0_lock, flags);
1301 1302
	writel_relaxed(start, l2x0_base + AURORA_RANGE_BASE_ADDR_REG);
	writel_relaxed(end, l2x0_base + offset);
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);

	cache_sync();
}

static void aurora_inv_range(unsigned long start, unsigned long end)
{
	/*
	 * round start and end adresses up to cache line size
	 */
	start &= ~(CACHE_LINE_SIZE - 1);
	end = ALIGN(end, CACHE_LINE_SIZE);

	/*
	 * Invalidate all full cache lines between 'start' and 'end'.
	 */
	while (start < end) {
		unsigned long range_end = calc_range_end(start, end);
		aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
				AURORA_INVAL_RANGE_REG);
		start = range_end;
	}
}

static void aurora_clean_range(unsigned long start, unsigned long end)
{
	/*
	 * If L2 is forced to WT, the L2 will always be clean and we
	 * don't need to do anything here.
	 */
	if (!l2_wt_override) {
		start &= ~(CACHE_LINE_SIZE - 1);
		end = ALIGN(end, CACHE_LINE_SIZE);
		while (start != end) {
			unsigned long range_end = calc_range_end(start, end);
			aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
					AURORA_CLEAN_RANGE_REG);
			start = range_end;
		}
	}
}

static void aurora_flush_range(unsigned long start, unsigned long end)
{
1347 1348 1349 1350 1351 1352 1353 1354 1355
	start &= ~(CACHE_LINE_SIZE - 1);
	end = ALIGN(end, CACHE_LINE_SIZE);
	while (start != end) {
		unsigned long range_end = calc_range_end(start, end);
		/*
		 * If L2 is forced to WT, the L2 will always be clean and we
		 * just need to invalidate.
		 */
		if (l2_wt_override)
1356
			aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
1357 1358 1359 1360 1361
							AURORA_INVAL_RANGE_REG);
		else
			aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
							AURORA_FLUSH_RANGE_REG);
		start = range_end;
1362 1363 1364
	}
}

1365 1366 1367 1368 1369 1370
static void aurora_save(void __iomem *base)
{
	l2x0_saved_regs.ctrl = readl_relaxed(base + L2X0_CTRL);
	l2x0_saved_regs.aux_ctrl = readl_relaxed(base + L2X0_AUX_CTRL);
}

1371 1372 1373 1374 1375 1376
/*
 * For Aurora cache in no outer mode, enable via the CP15 coprocessor
 * broadcasting of cache commands to L2.
 */
static void __init aurora_enable_no_outer(void __iomem *base, u32 aux,
	unsigned num_lock)
1377
{
1378 1379 1380
	u32 u;

	asm volatile("mrc p15, 1, %0, c15, c2, 0" : "=r" (u));
1381
	u |= AURORA_CTRL_FW;		/* Set the FW bit */
1382 1383
	asm volatile("mcr p15, 1, %0, c15, c2, 0" : : "r" (u));

1384
	isb();
1385 1386

	l2c_enable(base, aux, num_lock);
1387 1388
}

1389 1390 1391 1392 1393 1394
static void __init aurora_fixup(void __iomem *base, u32 cache_id,
	struct outer_cache_fns *fns)
{
	sync_reg_offset = AURORA_SYNC_REG;
}

1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
static void __init aurora_of_parse(const struct device_node *np,
				u32 *aux_val, u32 *aux_mask)
{
	u32 val = AURORA_ACR_REPLACEMENT_TYPE_SEMIPLRU;
	u32 mask =  AURORA_ACR_REPLACEMENT_MASK;

	of_property_read_u32(np, "cache-id-part",
			&cache_id_part_number_from_dt);

	/* Determine and save the write policy */
	l2_wt_override = of_property_read_bool(np, "wt-override");

	if (l2_wt_override) {
		val |= AURORA_ACR_FORCE_WRITE_THRO_POLICY;
		mask |= AURORA_ACR_FORCE_WRITE_POLICY_MASK;
	}

	*aux_val &= ~mask;
	*aux_val |= val;
	*aux_mask &= ~mask;
}

static const struct l2c_init_data of_aurora_with_outer_data __initconst = {
1418
	.type = "Aurora",
1419
	.way_size_0 = SZ_4K,
R
Russell King 已提交
1420
	.num_lock = 4,
1421
	.of_parse = aurora_of_parse,
R
Russell King 已提交
1422
	.enable = l2c_enable,
1423
	.fixup = aurora_fixup,
1424 1425 1426 1427 1428 1429 1430 1431
	.save  = aurora_save,
	.outer_cache = {
		.inv_range   = aurora_inv_range,
		.clean_range = aurora_clean_range,
		.flush_range = aurora_flush_range,
		.flush_all   = l2x0_flush_all,
		.disable     = l2x0_disable,
		.sync        = l2x0_cache_sync,
1432
		.resume      = l2c_resume,
1433 1434 1435 1436
	},
};

static const struct l2c_init_data of_aurora_no_outer_data __initconst = {
1437
	.type = "Aurora",
1438
	.way_size_0 = SZ_4K,
R
Russell King 已提交
1439
	.num_lock = 4,
1440
	.of_parse = aurora_of_parse,
1441
	.enable = aurora_enable_no_outer,
1442
	.fixup = aurora_fixup,
1443 1444
	.save  = aurora_save,
	.outer_cache = {
1445
		.resume      = l2c_resume,
1446 1447 1448
	},
};

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
/*
 * For certain Broadcom SoCs, depending on the address range, different offsets
 * need to be added to the address before passing it to L2 for
 * invalidation/clean/flush
 *
 * Section Address Range              Offset        EMI
 *   1     0x00000000 - 0x3FFFFFFF    0x80000000    VC
 *   2     0x40000000 - 0xBFFFFFFF    0x40000000    SYS
 *   3     0xC0000000 - 0xFFFFFFFF    0x80000000    VC
 *
 * When the start and end addresses have crossed two different sections, we
 * need to break the L2 operation into two, each within its own section.
 * For example, if we need to invalidate addresses starts at 0xBFFF0000 and
 * ends at 0xC0001000, we need do invalidate 1) 0xBFFF0000 - 0xBFFFFFFF and 2)
 * 0xC0000000 - 0xC0001000
 *
 * Note 1:
 * By breaking a single L2 operation into two, we may potentially suffer some
 * performance hit, but keep in mind the cross section case is very rare
 *
 * Note 2:
 * We do not need to handle the case when the start address is in
 * Section 1 and the end address is in Section 3, since it is not a valid use
 * case
 *
 * Note 3:
 * Section 1 in practical terms can no longer be used on rev A2. Because of
 * that the code does not need to handle section 1 at all.
 *
 */
#define BCM_SYS_EMI_START_ADDR        0x40000000UL
#define BCM_VC_EMI_SEC3_START_ADDR    0xC0000000UL

#define BCM_SYS_EMI_OFFSET            0x40000000UL
#define BCM_VC_EMI_OFFSET             0x80000000UL

static inline int bcm_addr_is_sys_emi(unsigned long addr)
{
	return (addr >= BCM_SYS_EMI_START_ADDR) &&
		(addr < BCM_VC_EMI_SEC3_START_ADDR);
}

static inline unsigned long bcm_l2_phys_addr(unsigned long addr)
{
	if (bcm_addr_is_sys_emi(addr))
		return addr + BCM_SYS_EMI_OFFSET;
	else
		return addr + BCM_VC_EMI_OFFSET;
}

static void bcm_inv_range(unsigned long start, unsigned long end)
{
	unsigned long new_start, new_end;

	BUG_ON(start < BCM_SYS_EMI_START_ADDR);

	if (unlikely(end <= start))
		return;

	new_start = bcm_l2_phys_addr(start);
	new_end = bcm_l2_phys_addr(end);

	/* normal case, no cross section between start and end */
	if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
1513
		l2c210_inv_range(new_start, new_end);
1514 1515 1516 1517 1518 1519
		return;
	}

	/* They cross sections, so it can only be a cross from section
	 * 2 to section 3
	 */
1520
	l2c210_inv_range(new_start,
1521
		bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
1522
	l2c210_inv_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
		new_end);
}

static void bcm_clean_range(unsigned long start, unsigned long end)
{
	unsigned long new_start, new_end;

	BUG_ON(start < BCM_SYS_EMI_START_ADDR);

	if (unlikely(end <= start))
		return;

	new_start = bcm_l2_phys_addr(start);
	new_end = bcm_l2_phys_addr(end);

	/* normal case, no cross section between start and end */
	if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
1540
		l2c210_clean_range(new_start, new_end);
1541 1542 1543 1544 1545 1546
		return;
	}

	/* They cross sections, so it can only be a cross from section
	 * 2 to section 3
	 */
1547
	l2c210_clean_range(new_start,
1548
		bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
1549
	l2c210_clean_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
		new_end);
}

static void bcm_flush_range(unsigned long start, unsigned long end)
{
	unsigned long new_start, new_end;

	BUG_ON(start < BCM_SYS_EMI_START_ADDR);

	if (unlikely(end <= start))
		return;

	if ((end - start) >= l2x0_size) {
1563
		outer_cache.flush_all();
1564 1565 1566 1567 1568 1569 1570 1571
		return;
	}

	new_start = bcm_l2_phys_addr(start);
	new_end = bcm_l2_phys_addr(end);

	/* normal case, no cross section between start and end */
	if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
1572
		l2c210_flush_range(new_start, new_end);
1573 1574 1575 1576 1577 1578
		return;
	}

	/* They cross sections, so it can only be a cross from section
	 * 2 to section 3
	 */
1579
	l2c210_flush_range(new_start,
1580
		bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
1581
	l2c210_flush_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
1582 1583 1584
		new_end);
}

1585
/* Broadcom L2C-310 start from ARMs R3P2 or later, and require no fixups */
1586
static const struct l2c_init_data of_bcm_l2x0_data __initconst = {
1587
	.type = "BCM-L2C-310",
1588
	.way_size_0 = SZ_8K,
R
Russell King 已提交
1589
	.num_lock = 8,
1590
	.of_parse = l2c310_of_parse,
1591
	.enable = l2c310_enable,
1592
	.save  = l2c310_save,
1593
	.configure = l2c310_configure,
1594 1595 1596 1597
	.outer_cache = {
		.inv_range   = bcm_inv_range,
		.clean_range = bcm_clean_range,
		.flush_range = bcm_flush_range,
1598
		.flush_all   = l2c210_flush_all,
1599
		.disable     = l2c310_disable,
1600
		.sync        = l2c210_sync,
1601
		.resume      = l2c310_resume,
1602 1603
	},
};
1604

1605
static void __init tauros3_save(void __iomem *base)
1606
{
1607 1608
	l2c_save(base);

1609
	l2x0_saved_regs.aux2_ctrl =
1610
		readl_relaxed(base + TAUROS3_AUX2_CTRL);
1611
	l2x0_saved_regs.prefetch_ctrl =
R
Russell King 已提交
1612
		readl_relaxed(base + L310_PREFETCH_CTRL);
1613 1614
}

1615
static void tauros3_configure(void __iomem *base)
1616
{
1617 1618 1619 1620
	writel_relaxed(l2x0_saved_regs.aux2_ctrl,
		       base + TAUROS3_AUX2_CTRL);
	writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
		       base + L310_PREFETCH_CTRL);
1621 1622
}

1623
static const struct l2c_init_data of_tauros3_data __initconst = {
1624
	.type = "Tauros3",
1625
	.way_size_0 = SZ_8K,
R
Russell King 已提交
1626 1627
	.num_lock = 8,
	.enable = l2c_enable,
1628
	.save  = tauros3_save,
1629
	.configure = tauros3_configure,
1630 1631
	/* Tauros3 broadcasts L1 cache operations to L2 */
	.outer_cache = {
1632
		.resume      = l2c_resume,
1633 1634 1635
	},
};

1636
#define L2C_ID(name, fns) { .compatible = name, .data = (void *)&fns }
1637
static const struct of_device_id l2x0_ids[] __initconst = {
1638
	L2C_ID("arm,l210-cache", of_l2c210_data),
1639
	L2C_ID("arm,l220-cache", of_l2c220_data),
1640
	L2C_ID("arm,pl310-cache", of_l2c310_data),
1641 1642 1643 1644
	L2C_ID("brcm,bcm11351-a2-pl310-cache", of_bcm_l2x0_data),
	L2C_ID("marvell,aurora-outer-cache", of_aurora_with_outer_data),
	L2C_ID("marvell,aurora-system-cache", of_aurora_no_outer_data),
	L2C_ID("marvell,tauros3-cache", of_tauros3_data),
1645
	/* Deprecated IDs */
1646
	L2C_ID("bcm,bcm11351-a2-pl310-cache", of_bcm_l2x0_data),
1647 1648 1649
	{}
};

1650
int __init l2x0_of_init(u32 aux_val, u32 aux_mask)
1651
{
1652
	const struct l2c_init_data *data;
1653
	struct device_node *np;
1654
	struct resource res;
1655
	u32 cache_id, old_aux;
1656 1657 1658 1659

	np = of_find_matching_node(NULL, l2x0_ids);
	if (!np)
		return -ENODEV;
1660 1661 1662 1663 1664

	if (of_address_to_resource(np, 0, &res))
		return -ENODEV;

	l2x0_base = ioremap(res.start, resource_size(&res));
1665 1666 1667
	if (!l2x0_base)
		return -ENOMEM;

1668 1669 1670 1671
	l2x0_saved_regs.phy_base = res.start;

	data = of_match_node(l2x0_ids, np)->data;

1672 1673 1674 1675
	if (of_device_is_compatible(np, "arm,pl310-cache") &&
	    of_property_read_bool(np, "arm,io-coherent"))
		data = &of_l2c310_coherent_data;

1676 1677 1678 1679 1680 1681 1682 1683
	old_aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
	if (old_aux != ((old_aux & aux_mask) | aux_val)) {
		pr_warn("L2C: platform modifies aux control register: 0x%08x -> 0x%08x\n",
		        old_aux, (old_aux & aux_mask) | aux_val);
	} else if (aux_mask != ~0U && aux_val != 0) {
		pr_alert("L2C: platform provided aux values match the hardware, so have no effect.  Please remove them.\n");
	}

1684 1685 1686 1687
	/* All L2 caches are unified, so this property should be specified */
	if (!of_property_read_bool(np, "cache-unified"))
		pr_err("L2C: device tree omits to specify unified cache\n");

1688 1689 1690 1691
	/* Read back current (default) hardware configuration */
	if (data->save)
		data->save(l2x0_base);

1692
	/* L2 configuration can only be changed if the cache is disabled */
1693
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN))
1694 1695
		if (data->of_parse)
			data->of_parse(np, &aux_val, &aux_mask);
1696

1697 1698 1699 1700 1701
	if (cache_id_part_number_from_dt)
		cache_id = cache_id_part_number_from_dt;
	else
		cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);

1702
	return __l2c_init(data, aux_val, aux_mask, cache_id);
1703 1704
}
#endif