cache-l2x0.c 29.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
 *
 * Copyright (C) 2007 ARM Limited
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
 */
19
#include <linux/err.h>
20
#include <linux/init.h>
21
#include <linux/spinlock.h>
22
#include <linux/io.h>
23 24
#include <linux/of.h>
#include <linux/of_address.h>
25 26 27

#include <asm/cacheflush.h>
#include <asm/hardware/cache-l2x0.h>
28
#include "cache-tauros3.h"
29
#include "cache-aurora-l2.h"
30

31
struct l2c_init_data {
R
Russell King 已提交
32
	unsigned num_lock;
33
	void (*of_parse)(const struct device_node *, u32 *, u32 *);
R
Russell King 已提交
34
	void (*enable)(void __iomem *, u32, unsigned);
35
	void (*fixup)(void __iomem *, u32, struct outer_cache_fns *);
36
	void (*save)(void __iomem *);
37 38 39
	struct outer_cache_fns outer_cache;
};

40 41 42
#define CACHE_LINE_SIZE		32

static void __iomem *l2x0_base;
43
static DEFINE_RAW_SPINLOCK(l2x0_lock);
44 45
static u32 l2x0_way_mask;	/* Bitmask of active ways */
static u32 l2x0_size;
46
static unsigned long sync_reg_offset = L2X0_CACHE_SYNC;
47

48 49
struct l2x0_regs l2x0_saved_regs;

50 51 52
/*
 * Common code for all cache controllers.
 */
R
Russell King 已提交
53
static inline void l2c_wait_mask(void __iomem *reg, unsigned long mask)
54
{
55
	/* wait for cache operation by line or way to complete */
56
	while (readl_relaxed(reg) & mask)
57
		cpu_relax();
58 59
}

60 61 62 63 64 65 66 67 68 69
/*
 * This should only be called when we have a requirement that the
 * register be written due to a work-around, as platforms running
 * in non-secure mode may not be able to access this register.
 */
static inline void l2c_set_debug(void __iomem *base, unsigned long val)
{
	outer_cache.set_debug(val);
}

70 71 72
static void __l2c_op_way(void __iomem *reg)
{
	writel_relaxed(l2x0_way_mask, reg);
R
Russell King 已提交
73
	l2c_wait_mask(reg, l2x0_way_mask);
74 75
}

76 77 78 79 80 81 82 83 84 85 86 87
static inline void l2c_unlock(void __iomem *base, unsigned num)
{
	unsigned i;

	for (i = 0; i < num; i++) {
		writel_relaxed(0, base + L2X0_LOCKDOWN_WAY_D_BASE +
			       i * L2X0_LOCKDOWN_STRIDE);
		writel_relaxed(0, base + L2X0_LOCKDOWN_WAY_I_BASE +
			       i * L2X0_LOCKDOWN_STRIDE);
	}
}

R
Russell King 已提交
88 89 90 91 92 93 94 95
/*
 * Enable the L2 cache controller.  This function must only be
 * called when the cache controller is known to be disabled.
 */
static void l2c_enable(void __iomem *base, u32 aux, unsigned num_lock)
{
	unsigned long flags;

96 97 98
	/* Only write the aux register if it needs changing */
	if (readl_relaxed(base + L2X0_AUX_CTRL) != aux)
		writel_relaxed(aux, base + L2X0_AUX_CTRL);
R
Russell King 已提交
99

100 101
	l2c_unlock(base, num_lock);

R
Russell King 已提交
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
	local_irq_save(flags);
	__l2c_op_way(base + L2X0_INV_WAY);
	writel_relaxed(0, base + sync_reg_offset);
	l2c_wait_mask(base + sync_reg_offset, 1);
	local_irq_restore(flags);

	writel_relaxed(L2X0_CTRL_EN, base + L2X0_CTRL);
}

static void l2c_disable(void)
{
	void __iomem *base = l2x0_base;

	outer_cache.flush_all();
	writel_relaxed(0, base + L2X0_CTRL);
	dsb(st);
}

120 121 122 123 124 125
#ifdef CONFIG_CACHE_PL310
static inline void cache_wait(void __iomem *reg, unsigned long mask)
{
	/* cache operations by line are atomic on PL310 */
}
#else
R
Russell King 已提交
126
#define cache_wait	l2c_wait_mask
127 128
#endif

129 130
static inline void cache_sync(void)
{
131
	void __iomem *base = l2x0_base;
132

133
	writel_relaxed(0, base + sync_reg_offset);
134
	cache_wait(base + L2X0_CACHE_SYNC, 1);
135 136
}

137 138 139 140
static inline void l2x0_clean_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
141
	writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
142 143 144 145 146 147
}

static inline void l2x0_inv_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_INV_LINE_PA, 1);
148
	writel_relaxed(addr, base + L2X0_INV_LINE_PA);
149 150
}

151
#if defined(CONFIG_PL310_ERRATA_588369) || defined(CONFIG_PL310_ERRATA_727915)
152 153 154
static inline void debug_writel(unsigned long val)
{
	if (outer_cache.set_debug)
155
		l2c_set_debug(l2x0_base, val);
156
}
157

158
static void pl310_set_debug(unsigned long val)
159 160
{
	writel_relaxed(val, l2x0_base + L2X0_DEBUG_CTRL);
161
}
162 163 164 165 166 167
#else
/* Optimised out for non-errata case */
static inline void debug_writel(unsigned long val)
{
}

168
#define pl310_set_debug	NULL
169
#endif
170

171
#ifdef CONFIG_PL310_ERRATA_588369
172 173 174 175 176 177
static inline void l2x0_flush_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;

	/* Clean by PA followed by Invalidate by PA */
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
178
	writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
179
	cache_wait(base + L2X0_INV_LINE_PA, 1);
180
	writel_relaxed(addr, base + L2X0_INV_LINE_PA);
181 182 183
}
#else

184 185 186 187
static inline void l2x0_flush_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
188
	writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
189
}
190
#endif
191

192 193 194 195
static void l2x0_cache_sync(void)
{
	unsigned long flags;

196
	raw_spin_lock_irqsave(&l2x0_lock, flags);
197
	cache_sync();
198
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
199 200
}

201
static void __l2x0_flush_all(void)
202
{
203
	debug_writel(0x03);
204
	__l2c_op_way(l2x0_base + L2X0_CLEAN_INV_WAY);
205
	cache_sync();
206
	debug_writel(0x00);
207 208 209 210 211 212 213
}

static void l2x0_flush_all(void)
{
	unsigned long flags;

	/* clean all ways */
214
	raw_spin_lock_irqsave(&l2x0_lock, flags);
215
	__l2x0_flush_all();
216
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
217 218
}

219 220 221 222 223
static void l2x0_clean_all(void)
{
	unsigned long flags;

	/* clean all ways */
224
	raw_spin_lock_irqsave(&l2x0_lock, flags);
225
	__l2c_op_way(l2x0_base + L2X0_CLEAN_WAY);
226
	cache_sync();
227
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
228 229
}

230
static void l2x0_inv_all(void)
231
{
232 233
	unsigned long flags;

234
	/* invalidate all ways */
235
	raw_spin_lock_irqsave(&l2x0_lock, flags);
236
	/* Invalidating when L2 is enabled is a nono */
237
	BUG_ON(readl(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN);
238
	__l2c_op_way(l2x0_base + L2X0_INV_WAY);
239
	cache_sync();
240
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
241 242 243 244
}

static void l2x0_inv_range(unsigned long start, unsigned long end)
{
245
	void __iomem *base = l2x0_base;
246
	unsigned long flags;
247

248
	raw_spin_lock_irqsave(&l2x0_lock, flags);
249 250
	if (start & (CACHE_LINE_SIZE - 1)) {
		start &= ~(CACHE_LINE_SIZE - 1);
251
		debug_writel(0x03);
252
		l2x0_flush_line(start);
253
		debug_writel(0x00);
254 255 256 257 258
		start += CACHE_LINE_SIZE;
	}

	if (end & (CACHE_LINE_SIZE - 1)) {
		end &= ~(CACHE_LINE_SIZE - 1);
259
		debug_writel(0x03);
260
		l2x0_flush_line(end);
261
		debug_writel(0x00);
262 263
	}

264 265 266 267
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
268
			l2x0_inv_line(start);
269 270 271 272
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
273 274
			raw_spin_unlock_irqrestore(&l2x0_lock, flags);
			raw_spin_lock_irqsave(&l2x0_lock, flags);
275 276
		}
	}
277
	cache_wait(base + L2X0_INV_LINE_PA, 1);
278
	cache_sync();
279
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
280 281 282 283
}

static void l2x0_clean_range(unsigned long start, unsigned long end)
{
284
	void __iomem *base = l2x0_base;
285
	unsigned long flags;
286

287 288 289 290 291
	if ((end - start) >= l2x0_size) {
		l2x0_clean_all();
		return;
	}

292
	raw_spin_lock_irqsave(&l2x0_lock, flags);
293
	start &= ~(CACHE_LINE_SIZE - 1);
294 295 296 297
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
298
			l2x0_clean_line(start);
299 300 301 302
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
303 304
			raw_spin_unlock_irqrestore(&l2x0_lock, flags);
			raw_spin_lock_irqsave(&l2x0_lock, flags);
305 306
		}
	}
307
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
308
	cache_sync();
309
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
310 311 312 313
}

static void l2x0_flush_range(unsigned long start, unsigned long end)
{
314
	void __iomem *base = l2x0_base;
315
	unsigned long flags;
316

317 318 319 320 321
	if ((end - start) >= l2x0_size) {
		l2x0_flush_all();
		return;
	}

322
	raw_spin_lock_irqsave(&l2x0_lock, flags);
323
	start &= ~(CACHE_LINE_SIZE - 1);
324 325 326
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

327
		debug_writel(0x03);
328
		while (start < blk_end) {
329
			l2x0_flush_line(start);
330 331
			start += CACHE_LINE_SIZE;
		}
332
		debug_writel(0x00);
333 334

		if (blk_end < end) {
335 336
			raw_spin_unlock_irqrestore(&l2x0_lock, flags);
			raw_spin_lock_irqsave(&l2x0_lock, flags);
337 338
		}
	}
339
	cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
340
	cache_sync();
341
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
342 343
}

344 345 346 347
static void l2x0_disable(void)
{
	unsigned long flags;

348
	raw_spin_lock_irqsave(&l2x0_lock, flags);
349 350
	__l2x0_flush_all();
	writel_relaxed(0, l2x0_base + L2X0_CTRL);
351
	dsb(st);
352
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
353 354
}

355
static void l2x0_unlock(u32 cache_id)
356 357 358
{
	int lockregs;

359
	switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
360
	case L2X0_CACHE_ID_PART_L310:
361
		lockregs = 8;
362 363
		break;
	default:
364 365
		/* L210 and unknown types */
		lockregs = 1;
366 367
		break;
	}
368

369
	l2c_unlock(l2x0_base, lockregs);
370 371
}

R
Russell King 已提交
372 373 374 375 376
static void l2x0_enable(void __iomem *base, u32 aux, unsigned num_lock)
{
	/* l2x0 controller is disabled */
	writel_relaxed(aux, base + L2X0_AUX_CTRL);

377 378 379
	/* Make sure that I&D is not locked down when starting */
	l2x0_unlock(readl_relaxed(base + L2X0_CACHE_ID));

R
Russell King 已提交
380 381 382 383 384 385
	l2x0_inv_all();

	/* enable L2X0 */
	writel_relaxed(L2X0_CTRL_EN, base + L2X0_CTRL);
}

386
static const struct l2c_init_data l2x0_init_fns __initconst = {
R
Russell King 已提交
387
	.enable = l2x0_enable,
388 389 390 391 392 393 394 395 396 397
	.outer_cache = {
		.inv_range = l2x0_inv_range,
		.clean_range = l2x0_clean_range,
		.flush_range = l2x0_flush_range,
		.flush_all = l2x0_flush_all,
		.disable = l2x0_disable,
		.sync = l2x0_cache_sync,
	},
};

398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
/*
 * L2C-310 specific code.
 *
 * Errata:
 * 588369: PL310 R0P0->R1P0, fixed R2P0.
 *	Affects: all clean+invalidate operations
 *	clean and invalidate skips the invalidate step, so we need to issue
 *	separate operations.  We also require the above debug workaround
 *	enclosing this code fragment on affected parts.  On unaffected parts,
 *	we must not use this workaround without the debug register writes
 *	to avoid exposing a problem similar to 727915.
 *
 * 727915: PL310 R2P0->R3P0, fixed R3P1.
 *	Affects: clean+invalidate by way
 *	clean and invalidate by way runs in the background, and a store can
 *	hit the line between the clean operation and invalidate operation,
 *	resulting in the store being lost.
 *
 * 753970: PL310 R3P0, fixed R3P1.
 *	Affects: sync
 *	prevents merging writes after the sync operation, until another L2C
 *	operation is performed (or a number of other conditions.)
 *
 * 769419: PL310 R0P0->R3P1, fixed R3P2.
 *	Affects: store buffer
 *	store buffer is not automatically drained.
 */
static void __init l2c310_fixup(void __iomem *base, u32 cache_id,
	struct outer_cache_fns *fns)
{
	unsigned revision = cache_id & L2X0_CACHE_ID_RTL_MASK;
	const char *errata[4];
	unsigned n = 0;

	if (revision <= L310_CACHE_ID_RTL_R3P0)
		fns->set_debug = pl310_set_debug;

	if (IS_ENABLED(CONFIG_PL310_ERRATA_753970) &&
	    revision == L310_CACHE_ID_RTL_R3P0) {
		sync_reg_offset = L2X0_DUMMY_REG;
		errata[n++] = "753970";
	}

	if (IS_ENABLED(CONFIG_PL310_ERRATA_769419))
		errata[n++] = "769419";

	if (n) {
		unsigned i;

		pr_info("L2C-310 errat%s", n > 1 ? "a" : "um");
		for (i = 0; i < n; i++)
			pr_cont(" %s", errata[i]);
		pr_cont(" enabled\n");
	}
}

static const struct l2c_init_data l2c310_init_fns __initconst = {
	.num_lock = 8,
	.enable = l2c_enable,
	.fixup = l2c310_fixup,
	.outer_cache = {
		.inv_range = l2x0_inv_range,
		.clean_range = l2x0_clean_range,
		.flush_range = l2x0_flush_range,
		.flush_all = l2x0_flush_all,
		.disable = l2x0_disable,
		.sync = l2x0_cache_sync,
	},
};

468 469
static void __init __l2c_init(const struct l2c_init_data *data,
	u32 aux_val, u32 aux_mask, u32 cache_id)
470
{
471
	struct outer_cache_fns fns;
472 473
	u32 aux;
	u32 way_size = 0;
474
	int ways;
475
	int way_size_shift = L2X0_WAY_SIZE_SHIFT;
476
	const char *type;
477

478 479 480 481 482 483 484
	/*
	 * It is strange to save the register state before initialisation,
	 * but hey, this is what the DT implementations decided to do.
	 */
	if (data->save)
		data->save(l2x0_base);

485
	aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
486

487 488 489
	aux &= aux_mask;
	aux |= aux_val;

490
	/* Determine the number of ways */
491
	switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
492 493 494 495 496 497 498
	case L2X0_CACHE_ID_PART_L310:
		if (aux & (1 << 16))
			ways = 16;
		else
			ways = 8;
		type = "L310";
		break;
499

500 501 502 503
	case L2X0_CACHE_ID_PART_L210:
		ways = (aux >> 13) & 0xf;
		type = "L210";
		break;
504 505 506 507 508 509 510

	case AURORA_CACHE_ID:
		ways = (aux >> 13) & 0xf;
		ways = 2 << ((ways + 1) >> 2);
		way_size_shift = AURORA_WAY_SIZE_SHIFT;
		type = "Aurora";
		break;
511

512 513 514 515 516 517 518 519 520
	default:
		/* Assume unknown chips have 8 ways */
		ways = 8;
		type = "L2x0 series";
		break;
	}

	l2x0_way_mask = (1 << ways) - 1;

521 522 523 524
	/*
	 * L2 cache Size =  Way size * Number of ways
	 */
	way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17;
525 526
	way_size = 1 << (way_size + way_size_shift);

527 528
	l2x0_size = ways * way_size * SZ_1K;

529 530 531 532
	fns = data->outer_cache;
	if (data->fixup)
		data->fixup(l2x0_base, cache_id, &fns);

533
	/*
R
Russell King 已提交
534 535
	 * Check if l2x0 controller is already enabled.  If we are booting
	 * in non-secure mode accessing the below registers will fault.
536
	 */
R
Russell King 已提交
537 538
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN))
		data->enable(l2x0_base, aux, data->num_lock);
539

540 541 542 543 544 545
	/* Re-read it in case some bits are reserved. */
	aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);

	/* Save the value for resuming. */
	l2x0_saved_regs.aux_ctrl = aux;

546
	outer_cache = fns;
547

548 549 550 551
	pr_info("%s cache controller enabled, %d ways, %d kB\n",
		type, ways, l2x0_size >> 10);
	pr_info("%s: CACHE_ID 0x%08x, AUX_CTRL 0x%08x\n",
		type, cache_id, aux);
552
}
553

554 555
void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask)
{
556
	const struct l2c_init_data *data;
557 558 559 560 561 562
	u32 cache_id;

	l2x0_base = base;

	cache_id = readl_relaxed(base + L2X0_CACHE_ID);

563 564 565 566 567 568 569 570 571 572 573
	switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
	default:
		data = &l2x0_init_fns;
		break;

	case L2X0_CACHE_ID_PART_L310:
		data = &l2c310_init_fns;
		break;
	}

	__l2c_init(data, aux_val, aux_mask, cache_id);
574 575
}

576
#ifdef CONFIG_OF
577 578
static int l2_wt_override;

579 580 581 582
/* Aurora don't have the cache ID register available, so we have to
 * pass it though the device tree */
static u32 cache_id_part_number_from_dt;

583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
static void __init l2x0_of_parse(const struct device_node *np,
				 u32 *aux_val, u32 *aux_mask)
{
	u32 data[2] = { 0, 0 };
	u32 tag = 0;
	u32 dirty = 0;
	u32 val = 0, mask = 0;

	of_property_read_u32(np, "arm,tag-latency", &tag);
	if (tag) {
		mask |= L2X0_AUX_CTRL_TAG_LATENCY_MASK;
		val |= (tag - 1) << L2X0_AUX_CTRL_TAG_LATENCY_SHIFT;
	}

	of_property_read_u32_array(np, "arm,data-latency",
				   data, ARRAY_SIZE(data));
	if (data[0] && data[1]) {
		mask |= L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK |
			L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK;
		val |= ((data[0] - 1) << L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT) |
		       ((data[1] - 1) << L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT);
	}

	of_property_read_u32(np, "arm,dirty-latency", &dirty);
	if (dirty) {
		mask |= L2X0_AUX_CTRL_DIRTY_LATENCY_MASK;
		val |= (dirty - 1) << L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT;
	}

	*aux_val &= ~mask;
	*aux_val |= val;
	*aux_mask &= ~mask;
}

static void l2x0_resume(void)
{
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
		/* restore aux ctrl and enable l2 */
		l2x0_unlock(readl_relaxed(l2x0_base + L2X0_CACHE_ID));

		writel_relaxed(l2x0_saved_regs.aux_ctrl, l2x0_base +
			L2X0_AUX_CTRL);

		l2x0_inv_all();

		writel_relaxed(L2X0_CTRL_EN, l2x0_base + L2X0_CTRL);
	}
}

static const struct l2c_init_data of_l2x0_data __initconst = {
	.of_parse = l2x0_of_parse,
R
Russell King 已提交
634
	.enable = l2x0_enable,
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
	.outer_cache = {
		.inv_range   = l2x0_inv_range,
		.clean_range = l2x0_clean_range,
		.flush_range = l2x0_flush_range,
		.flush_all   = l2x0_flush_all,
		.disable     = l2x0_disable,
		.sync        = l2x0_cache_sync,
		.resume      = l2x0_resume,
	},
};

static void __init pl310_of_parse(const struct device_node *np,
				  u32 *aux_val, u32 *aux_mask)
{
	u32 data[3] = { 0, 0, 0 };
	u32 tag[3] = { 0, 0, 0 };
	u32 filter[2] = { 0, 0 };

	of_property_read_u32_array(np, "arm,tag-latency", tag, ARRAY_SIZE(tag));
	if (tag[0] && tag[1] && tag[2])
		writel_relaxed(
			((tag[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
			((tag[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
			((tag[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
			l2x0_base + L2X0_TAG_LATENCY_CTRL);

	of_property_read_u32_array(np, "arm,data-latency",
				   data, ARRAY_SIZE(data));
	if (data[0] && data[1] && data[2])
		writel_relaxed(
			((data[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
			((data[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
			((data[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
			l2x0_base + L2X0_DATA_LATENCY_CTRL);

	of_property_read_u32_array(np, "arm,filter-ranges",
				   filter, ARRAY_SIZE(filter));
	if (filter[1]) {
		writel_relaxed(ALIGN(filter[0] + filter[1], SZ_1M),
			       l2x0_base + L2X0_ADDR_FILTER_END);
		writel_relaxed((filter[0] & ~(SZ_1M - 1)) | L2X0_ADDR_FILTER_EN,
			       l2x0_base + L2X0_ADDR_FILTER_START);
	}
}

static void __init pl310_save(void __iomem *base)
{
	u32 l2x0_revision = readl_relaxed(base + L2X0_CACHE_ID) &
		L2X0_CACHE_ID_RTL_MASK;

	l2x0_saved_regs.tag_latency = readl_relaxed(base +
		L2X0_TAG_LATENCY_CTRL);
	l2x0_saved_regs.data_latency = readl_relaxed(base +
		L2X0_DATA_LATENCY_CTRL);
	l2x0_saved_regs.filter_end = readl_relaxed(base +
		L2X0_ADDR_FILTER_END);
	l2x0_saved_regs.filter_start = readl_relaxed(base +
		L2X0_ADDR_FILTER_START);

	if (l2x0_revision >= L310_CACHE_ID_RTL_R2P0) {
		/*
		 * From r2p0, there is Prefetch offset/control register
		 */
		l2x0_saved_regs.prefetch_ctrl = readl_relaxed(base +
			L2X0_PREFETCH_CTRL);
		/*
		 * From r3p0, there is Power control register
		 */
		if (l2x0_revision >= L310_CACHE_ID_RTL_R3P0)
			l2x0_saved_regs.pwr_ctrl = readl_relaxed(base +
				L2X0_POWER_CTRL);
	}
}

static void pl310_resume(void)
{
	u32 l2x0_revision;

	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
		/* restore pl310 setup */
		writel_relaxed(l2x0_saved_regs.tag_latency,
			l2x0_base + L2X0_TAG_LATENCY_CTRL);
		writel_relaxed(l2x0_saved_regs.data_latency,
			l2x0_base + L2X0_DATA_LATENCY_CTRL);
		writel_relaxed(l2x0_saved_regs.filter_end,
			l2x0_base + L2X0_ADDR_FILTER_END);
		writel_relaxed(l2x0_saved_regs.filter_start,
			l2x0_base + L2X0_ADDR_FILTER_START);

		l2x0_revision = readl_relaxed(l2x0_base + L2X0_CACHE_ID) &
			L2X0_CACHE_ID_RTL_MASK;

		if (l2x0_revision >= L310_CACHE_ID_RTL_R2P0) {
			writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
				l2x0_base + L2X0_PREFETCH_CTRL);
			if (l2x0_revision >= L310_CACHE_ID_RTL_R3P0)
				writel_relaxed(l2x0_saved_regs.pwr_ctrl,
					l2x0_base + L2X0_POWER_CTRL);
		}
	}

	l2x0_resume();
}

static const struct l2c_init_data of_pl310_data __initconst = {
R
Russell King 已提交
740
	.num_lock = 8,
741
	.of_parse = pl310_of_parse,
R
Russell King 已提交
742
	.enable = l2c_enable,
743
	.fixup = l2c310_fixup,
744 745 746 747 748 749 750 751 752 753 754 755
	.save  = pl310_save,
	.outer_cache = {
		.inv_range   = l2x0_inv_range,
		.clean_range = l2x0_clean_range,
		.flush_range = l2x0_flush_range,
		.flush_all   = l2x0_flush_all,
		.disable     = l2x0_disable,
		.sync        = l2x0_cache_sync,
		.resume      = pl310_resume,
	},
};

756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
/*
 * Note that the end addresses passed to Linux primitives are
 * noninclusive, while the hardware cache range operations use
 * inclusive start and end addresses.
 */
static unsigned long calc_range_end(unsigned long start, unsigned long end)
{
	/*
	 * Limit the number of cache lines processed at once,
	 * since cache range operations stall the CPU pipeline
	 * until completion.
	 */
	if (end > start + MAX_RANGE_SIZE)
		end = start + MAX_RANGE_SIZE;

	/*
	 * Cache range operations can't straddle a page boundary.
	 */
	if (end > PAGE_ALIGN(start+1))
		end = PAGE_ALIGN(start+1);

	return end;
}

/*
 * Make sure 'start' and 'end' reference the same page, as L2 is PIPT
 * and range operations only do a TLB lookup on the start address.
 */
static void aurora_pa_range(unsigned long start, unsigned long end,
			unsigned long offset)
{
	unsigned long flags;

	raw_spin_lock_irqsave(&l2x0_lock, flags);
790 791
	writel_relaxed(start, l2x0_base + AURORA_RANGE_BASE_ADDR_REG);
	writel_relaxed(end, l2x0_base + offset);
792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);

	cache_sync();
}

static void aurora_inv_range(unsigned long start, unsigned long end)
{
	/*
	 * round start and end adresses up to cache line size
	 */
	start &= ~(CACHE_LINE_SIZE - 1);
	end = ALIGN(end, CACHE_LINE_SIZE);

	/*
	 * Invalidate all full cache lines between 'start' and 'end'.
	 */
	while (start < end) {
		unsigned long range_end = calc_range_end(start, end);
		aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
				AURORA_INVAL_RANGE_REG);
		start = range_end;
	}
}

static void aurora_clean_range(unsigned long start, unsigned long end)
{
	/*
	 * If L2 is forced to WT, the L2 will always be clean and we
	 * don't need to do anything here.
	 */
	if (!l2_wt_override) {
		start &= ~(CACHE_LINE_SIZE - 1);
		end = ALIGN(end, CACHE_LINE_SIZE);
		while (start != end) {
			unsigned long range_end = calc_range_end(start, end);
			aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
					AURORA_CLEAN_RANGE_REG);
			start = range_end;
		}
	}
}

static void aurora_flush_range(unsigned long start, unsigned long end)
{
836 837 838 839 840 841 842 843 844
	start &= ~(CACHE_LINE_SIZE - 1);
	end = ALIGN(end, CACHE_LINE_SIZE);
	while (start != end) {
		unsigned long range_end = calc_range_end(start, end);
		/*
		 * If L2 is forced to WT, the L2 will always be clean and we
		 * just need to invalidate.
		 */
		if (l2_wt_override)
845
			aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
846 847 848 849 850
							AURORA_INVAL_RANGE_REG);
		else
			aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
							AURORA_FLUSH_RANGE_REG);
		start = range_end;
851 852 853
	}
}

854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
static void aurora_save(void __iomem *base)
{
	l2x0_saved_regs.ctrl = readl_relaxed(base + L2X0_CTRL);
	l2x0_saved_regs.aux_ctrl = readl_relaxed(base + L2X0_AUX_CTRL);
}

static void aurora_resume(void)
{
	if (!(readl(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
		writel_relaxed(l2x0_saved_regs.aux_ctrl,
				l2x0_base + L2X0_AUX_CTRL);
		writel_relaxed(l2x0_saved_regs.ctrl, l2x0_base + L2X0_CTRL);
	}
}

869 870 871 872 873 874
/*
 * For Aurora cache in no outer mode, enable via the CP15 coprocessor
 * broadcasting of cache commands to L2.
 */
static void __init aurora_enable_no_outer(void __iomem *base, u32 aux,
	unsigned num_lock)
875
{
876 877 878
	u32 u;

	asm volatile("mrc p15, 1, %0, c15, c2, 0" : "=r" (u));
879
	u |= AURORA_CTRL_FW;		/* Set the FW bit */
880 881
	asm volatile("mcr p15, 1, %0, c15, c2, 0" : : "r" (u));

882
	isb();
883 884

	l2c_enable(base, aux, num_lock);
885 886
}

887 888 889 890 891 892
static void __init aurora_fixup(void __iomem *base, u32 cache_id,
	struct outer_cache_fns *fns)
{
	sync_reg_offset = AURORA_SYNC_REG;
}

893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
static void __init aurora_of_parse(const struct device_node *np,
				u32 *aux_val, u32 *aux_mask)
{
	u32 val = AURORA_ACR_REPLACEMENT_TYPE_SEMIPLRU;
	u32 mask =  AURORA_ACR_REPLACEMENT_MASK;

	of_property_read_u32(np, "cache-id-part",
			&cache_id_part_number_from_dt);

	/* Determine and save the write policy */
	l2_wt_override = of_property_read_bool(np, "wt-override");

	if (l2_wt_override) {
		val |= AURORA_ACR_FORCE_WRITE_THRO_POLICY;
		mask |= AURORA_ACR_FORCE_WRITE_POLICY_MASK;
	}

	*aux_val &= ~mask;
	*aux_val |= val;
	*aux_mask &= ~mask;
}

static const struct l2c_init_data of_aurora_with_outer_data __initconst = {
R
Russell King 已提交
916
	.num_lock = 4,
917
	.of_parse = aurora_of_parse,
R
Russell King 已提交
918
	.enable = l2c_enable,
919
	.fixup = aurora_fixup,
920 921 922 923 924 925 926 927 928 929 930 931 932
	.save  = aurora_save,
	.outer_cache = {
		.inv_range   = aurora_inv_range,
		.clean_range = aurora_clean_range,
		.flush_range = aurora_flush_range,
		.flush_all   = l2x0_flush_all,
		.disable     = l2x0_disable,
		.sync        = l2x0_cache_sync,
		.resume      = aurora_resume,
	},
};

static const struct l2c_init_data of_aurora_no_outer_data __initconst = {
R
Russell King 已提交
933
	.num_lock = 4,
934
	.of_parse = aurora_of_parse,
935
	.enable = aurora_enable_no_outer,
936
	.fixup = aurora_fixup,
937 938 939 940 941 942
	.save  = aurora_save,
	.outer_cache = {
		.resume      = aurora_resume,
	},
};

943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
/*
 * For certain Broadcom SoCs, depending on the address range, different offsets
 * need to be added to the address before passing it to L2 for
 * invalidation/clean/flush
 *
 * Section Address Range              Offset        EMI
 *   1     0x00000000 - 0x3FFFFFFF    0x80000000    VC
 *   2     0x40000000 - 0xBFFFFFFF    0x40000000    SYS
 *   3     0xC0000000 - 0xFFFFFFFF    0x80000000    VC
 *
 * When the start and end addresses have crossed two different sections, we
 * need to break the L2 operation into two, each within its own section.
 * For example, if we need to invalidate addresses starts at 0xBFFF0000 and
 * ends at 0xC0001000, we need do invalidate 1) 0xBFFF0000 - 0xBFFFFFFF and 2)
 * 0xC0000000 - 0xC0001000
 *
 * Note 1:
 * By breaking a single L2 operation into two, we may potentially suffer some
 * performance hit, but keep in mind the cross section case is very rare
 *
 * Note 2:
 * We do not need to handle the case when the start address is in
 * Section 1 and the end address is in Section 3, since it is not a valid use
 * case
 *
 * Note 3:
 * Section 1 in practical terms can no longer be used on rev A2. Because of
 * that the code does not need to handle section 1 at all.
 *
 */
#define BCM_SYS_EMI_START_ADDR        0x40000000UL
#define BCM_VC_EMI_SEC3_START_ADDR    0xC0000000UL

#define BCM_SYS_EMI_OFFSET            0x40000000UL
#define BCM_VC_EMI_OFFSET             0x80000000UL

static inline int bcm_addr_is_sys_emi(unsigned long addr)
{
	return (addr >= BCM_SYS_EMI_START_ADDR) &&
		(addr < BCM_VC_EMI_SEC3_START_ADDR);
}

static inline unsigned long bcm_l2_phys_addr(unsigned long addr)
{
	if (bcm_addr_is_sys_emi(addr))
		return addr + BCM_SYS_EMI_OFFSET;
	else
		return addr + BCM_VC_EMI_OFFSET;
}

static void bcm_inv_range(unsigned long start, unsigned long end)
{
	unsigned long new_start, new_end;

	BUG_ON(start < BCM_SYS_EMI_START_ADDR);

	if (unlikely(end <= start))
		return;

	new_start = bcm_l2_phys_addr(start);
	new_end = bcm_l2_phys_addr(end);

	/* normal case, no cross section between start and end */
	if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
		l2x0_inv_range(new_start, new_end);
		return;
	}

	/* They cross sections, so it can only be a cross from section
	 * 2 to section 3
	 */
	l2x0_inv_range(new_start,
		bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
	l2x0_inv_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
		new_end);
}

static void bcm_clean_range(unsigned long start, unsigned long end)
{
	unsigned long new_start, new_end;

	BUG_ON(start < BCM_SYS_EMI_START_ADDR);

	if (unlikely(end <= start))
		return;

	if ((end - start) >= l2x0_size) {
		l2x0_clean_all();
		return;
	}

	new_start = bcm_l2_phys_addr(start);
	new_end = bcm_l2_phys_addr(end);

	/* normal case, no cross section between start and end */
	if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
		l2x0_clean_range(new_start, new_end);
		return;
	}

	/* They cross sections, so it can only be a cross from section
	 * 2 to section 3
	 */
	l2x0_clean_range(new_start,
		bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
	l2x0_clean_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
		new_end);
}

static void bcm_flush_range(unsigned long start, unsigned long end)
{
	unsigned long new_start, new_end;

	BUG_ON(start < BCM_SYS_EMI_START_ADDR);

	if (unlikely(end <= start))
		return;

	if ((end - start) >= l2x0_size) {
		l2x0_flush_all();
		return;
	}

	new_start = bcm_l2_phys_addr(start);
	new_end = bcm_l2_phys_addr(end);

	/* normal case, no cross section between start and end */
	if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
		l2x0_flush_range(new_start, new_end);
		return;
	}

	/* They cross sections, so it can only be a cross from section
	 * 2 to section 3
	 */
	l2x0_flush_range(new_start,
		bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
	l2x0_flush_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
		new_end);
}

1084
static const struct l2c_init_data of_bcm_l2x0_data __initconst = {
R
Russell King 已提交
1085
	.num_lock = 8,
1086
	.of_parse = pl310_of_parse,
R
Russell King 已提交
1087
	.enable = l2c_enable,
1088
	.fixup = l2c310_fixup,
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
	.save  = pl310_save,
	.outer_cache = {
		.inv_range   = bcm_inv_range,
		.clean_range = bcm_clean_range,
		.flush_range = bcm_flush_range,
		.flush_all   = l2x0_flush_all,
		.disable     = l2x0_disable,
		.sync        = l2x0_cache_sync,
		.resume      = pl310_resume,
	},
};
1100

1101
static void __init tauros3_save(void __iomem *base)
1102 1103
{
	l2x0_saved_regs.aux2_ctrl =
1104
		readl_relaxed(base + TAUROS3_AUX2_CTRL);
1105
	l2x0_saved_regs.prefetch_ctrl =
1106
		readl_relaxed(base + L2X0_PREFETCH_CTRL);
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
}

static void tauros3_resume(void)
{
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
		writel_relaxed(l2x0_saved_regs.aux2_ctrl,
			       l2x0_base + TAUROS3_AUX2_CTRL);
		writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
			       l2x0_base + L2X0_PREFETCH_CTRL);
	}

	l2x0_resume();
}

1121
static const struct l2c_init_data of_tauros3_data __initconst = {
R
Russell King 已提交
1122 1123
	.num_lock = 8,
	.enable = l2c_enable,
1124 1125 1126 1127 1128 1129 1130
	.save  = tauros3_save,
	/* Tauros3 broadcasts L1 cache operations to L2 */
	.outer_cache = {
		.resume      = tauros3_resume,
	},
};

1131
#define L2C_ID(name, fns) { .compatible = name, .data = (void *)&fns }
1132
static const struct of_device_id l2x0_ids[] __initconst = {
1133 1134 1135 1136 1137 1138 1139
	L2C_ID("arm,l210-cache", of_l2x0_data),
	L2C_ID("arm,l220-cache", of_l2x0_data),
	L2C_ID("arm,pl310-cache", of_pl310_data),
	L2C_ID("brcm,bcm11351-a2-pl310-cache", of_bcm_l2x0_data),
	L2C_ID("marvell,aurora-outer-cache", of_aurora_with_outer_data),
	L2C_ID("marvell,aurora-system-cache", of_aurora_no_outer_data),
	L2C_ID("marvell,tauros3-cache", of_tauros3_data),
1140
	/* Deprecated IDs */
1141
	L2C_ID("bcm,bcm11351-a2-pl310-cache", of_bcm_l2x0_data),
1142 1143 1144
	{}
};

1145
int __init l2x0_of_init(u32 aux_val, u32 aux_mask)
1146
{
1147
	const struct l2c_init_data *data;
1148
	struct device_node *np;
1149
	struct resource res;
1150
	u32 cache_id;
1151 1152 1153 1154

	np = of_find_matching_node(NULL, l2x0_ids);
	if (!np)
		return -ENODEV;
1155 1156 1157 1158 1159

	if (of_address_to_resource(np, 0, &res))
		return -ENODEV;

	l2x0_base = ioremap(res.start, resource_size(&res));
1160 1161 1162
	if (!l2x0_base)
		return -ENOMEM;

1163 1164 1165 1166
	l2x0_saved_regs.phy_base = res.start;

	data = of_match_node(l2x0_ids, np)->data;

1167
	/* L2 configuration can only be changed if the cache is disabled */
1168
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN))
1169 1170
		if (data->of_parse)
			data->of_parse(np, &aux_val, &aux_mask);
1171

1172 1173 1174 1175 1176 1177
	if (cache_id_part_number_from_dt)
		cache_id = cache_id_part_number_from_dt;
	else
		cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);

	__l2c_init(data, aux_val, aux_mask, cache_id);
1178

1179 1180 1181
	return 0;
}
#endif