cache-l2x0.c 8.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
 *
 * Copyright (C) 2007 ARM Limited
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
 */
#include <linux/init.h>
20
#include <linux/spinlock.h>
21
#include <linux/io.h>
22 23 24 25 26 27 28

#include <asm/cacheflush.h>
#include <asm/hardware/cache-l2x0.h>

#define CACHE_LINE_SIZE		32

static void __iomem *l2x0_base;
29
static DEFINE_SPINLOCK(l2x0_lock);
30
static uint32_t l2x0_way_mask;	/* Bitmask of active ways */
31
static uint32_t l2x0_size;
32

33
static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
34
{
35
	/* wait for cache operation by line or way to complete */
36
	while (readl_relaxed(reg) & mask)
37 38 39
		;
}

40 41 42 43 44 45 46 47 48
#ifdef CONFIG_CACHE_PL310
static inline void cache_wait(void __iomem *reg, unsigned long mask)
{
	/* cache operations by line are atomic on PL310 */
}
#else
#define cache_wait	cache_wait_way
#endif

49 50
static inline void cache_sync(void)
{
51
	void __iomem *base = l2x0_base;
52
	writel_relaxed(0, base + L2X0_CACHE_SYNC);
53
	cache_wait(base + L2X0_CACHE_SYNC, 1);
54 55
}

56 57 58 59
static inline void l2x0_clean_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
60
	writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
61 62 63 64 65 66
}

static inline void l2x0_inv_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_INV_LINE_PA, 1);
67
	writel_relaxed(addr, base + L2X0_INV_LINE_PA);
68 69
}

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
#ifdef CONFIG_PL310_ERRATA_588369
static void debug_writel(unsigned long val)
{
	extern void omap_smc1(u32 fn, u32 arg);

	/*
	 * Texas Instrument secure monitor api to modify the
	 * PL310 Debug Control Register.
	 */
	omap_smc1(0x100, val);
}

static inline void l2x0_flush_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;

	/* Clean by PA followed by Invalidate by PA */
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
88
	writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
89
	cache_wait(base + L2X0_INV_LINE_PA, 1);
90
	writel_relaxed(addr, base + L2X0_INV_LINE_PA);
91 92 93 94 95 96 97 98
}
#else

/* Optimised out for non-errata case */
static inline void debug_writel(unsigned long val)
{
}

99 100 101 102
static inline void l2x0_flush_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
103
	writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
104
}
105
#endif
106

107 108 109 110 111 112 113 114 115
static void l2x0_cache_sync(void)
{
	unsigned long flags;

	spin_lock_irqsave(&l2x0_lock, flags);
	cache_sync();
	spin_unlock_irqrestore(&l2x0_lock, flags);
}

116 117 118 119 120 121 122 123 124 125 126 127
static void l2x0_flush_all(void)
{
	unsigned long flags;

	/* clean all ways */
	spin_lock_irqsave(&l2x0_lock, flags);
	writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY);
	cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask);
	cache_sync();
	spin_unlock_irqrestore(&l2x0_lock, flags);
}

128 129 130 131 132 133 134 135 136 137 138 139
static void l2x0_clean_all(void)
{
	unsigned long flags;

	/* clean all ways */
	spin_lock_irqsave(&l2x0_lock, flags);
	writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_WAY);
	cache_wait_way(l2x0_base + L2X0_CLEAN_WAY, l2x0_way_mask);
	cache_sync();
	spin_unlock_irqrestore(&l2x0_lock, flags);
}

140
static void l2x0_inv_all(void)
141
{
142 143
	unsigned long flags;

144
	/* invalidate all ways */
145
	spin_lock_irqsave(&l2x0_lock, flags);
146 147
	/* Invalidating when L2 is enabled is a nono */
	BUG_ON(readl(l2x0_base + L2X0_CTRL) & 1);
148
	writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
149
	cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
150
	cache_sync();
151
	spin_unlock_irqrestore(&l2x0_lock, flags);
152 153 154 155
}

static void l2x0_inv_range(unsigned long start, unsigned long end)
{
156
	void __iomem *base = l2x0_base;
157
	unsigned long flags;
158

159
	spin_lock_irqsave(&l2x0_lock, flags);
160 161
	if (start & (CACHE_LINE_SIZE - 1)) {
		start &= ~(CACHE_LINE_SIZE - 1);
162
		debug_writel(0x03);
163
		l2x0_flush_line(start);
164
		debug_writel(0x00);
165 166 167 168 169
		start += CACHE_LINE_SIZE;
	}

	if (end & (CACHE_LINE_SIZE - 1)) {
		end &= ~(CACHE_LINE_SIZE - 1);
170
		debug_writel(0x03);
171
		l2x0_flush_line(end);
172
		debug_writel(0x00);
173 174
	}

175 176 177 178
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
179
			l2x0_inv_line(start);
180 181 182 183 184 185 186 187
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
			spin_unlock_irqrestore(&l2x0_lock, flags);
			spin_lock_irqsave(&l2x0_lock, flags);
		}
	}
188
	cache_wait(base + L2X0_INV_LINE_PA, 1);
189
	cache_sync();
190
	spin_unlock_irqrestore(&l2x0_lock, flags);
191 192 193 194
}

static void l2x0_clean_range(unsigned long start, unsigned long end)
{
195
	void __iomem *base = l2x0_base;
196
	unsigned long flags;
197

198 199 200 201 202
	if ((end - start) >= l2x0_size) {
		l2x0_clean_all();
		return;
	}

203
	spin_lock_irqsave(&l2x0_lock, flags);
204
	start &= ~(CACHE_LINE_SIZE - 1);
205 206 207 208
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
209
			l2x0_clean_line(start);
210 211 212 213 214 215 216 217
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
			spin_unlock_irqrestore(&l2x0_lock, flags);
			spin_lock_irqsave(&l2x0_lock, flags);
		}
	}
218
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
219
	cache_sync();
220
	spin_unlock_irqrestore(&l2x0_lock, flags);
221 222 223 224
}

static void l2x0_flush_range(unsigned long start, unsigned long end)
{
225
	void __iomem *base = l2x0_base;
226
	unsigned long flags;
227

228 229 230 231 232
	if ((end - start) >= l2x0_size) {
		l2x0_flush_all();
		return;
	}

233
	spin_lock_irqsave(&l2x0_lock, flags);
234
	start &= ~(CACHE_LINE_SIZE - 1);
235 236 237
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

238
		debug_writel(0x03);
239
		while (start < blk_end) {
240
			l2x0_flush_line(start);
241 242
			start += CACHE_LINE_SIZE;
		}
243
		debug_writel(0x00);
244 245 246 247 248 249

		if (blk_end < end) {
			spin_unlock_irqrestore(&l2x0_lock, flags);
			spin_lock_irqsave(&l2x0_lock, flags);
		}
	}
250
	cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
251
	cache_sync();
252
	spin_unlock_irqrestore(&l2x0_lock, flags);
253 254
}

255 256 257 258 259 260 261 262 263
static void l2x0_disable(void)
{
	unsigned long flags;

	spin_lock_irqsave(&l2x0_lock, flags);
	writel(0, l2x0_base + L2X0_CTRL);
	spin_unlock_irqrestore(&l2x0_lock, flags);
}

264 265 266
void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask)
{
	__u32 aux;
267
	__u32 cache_id;
268
	__u32 way_size = 0;
269 270
	int ways;
	const char *type;
271 272 273

	l2x0_base = base;

274 275
	cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
	aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
276

277 278 279
	aux &= aux_mask;
	aux |= aux_val;

280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
	/* Determine the number of ways */
	switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
	case L2X0_CACHE_ID_PART_L310:
		if (aux & (1 << 16))
			ways = 16;
		else
			ways = 8;
		type = "L310";
		break;
	case L2X0_CACHE_ID_PART_L210:
		ways = (aux >> 13) & 0xf;
		type = "L210";
		break;
	default:
		/* Assume unknown chips have 8 ways */
		ways = 8;
		type = "L2x0 series";
		break;
	}

	l2x0_way_mask = (1 << ways) - 1;

302 303 304 305 306 307 308
	/*
	 * L2 cache Size =  Way size * Number of ways
	 */
	way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17;
	way_size = 1 << (way_size + 3);
	l2x0_size = ways * way_size * SZ_1K;

309 310 311 312 313
	/*
	 * Check if l2x0 controller is already enabled.
	 * If you are booting from non-secure mode
	 * accessing the below registers will fault.
	 */
314
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
315

316
		/* l2x0 controller is disabled */
317
		writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
318

319 320 321
		l2x0_inv_all();

		/* enable L2X0 */
322
		writel_relaxed(1, l2x0_base + L2X0_CTRL);
323
	}
324 325 326 327

	outer_cache.inv_range = l2x0_inv_range;
	outer_cache.clean_range = l2x0_clean_range;
	outer_cache.flush_range = l2x0_flush_range;
328
	outer_cache.sync = l2x0_cache_sync;
329 330 331
	outer_cache.flush_all = l2x0_flush_all;
	outer_cache.inv_all = l2x0_inv_all;
	outer_cache.disable = l2x0_disable;
332

333
	printk(KERN_INFO "%s cache controller enabled\n", type);
334 335
	printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x, Cache size: %d B\n",
			ways, cache_id, aux, l2x0_size);
336
}