cache-l2x0.c 26.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
 *
 * Copyright (C) 2007 ARM Limited
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
 */
19
#include <linux/err.h>
20
#include <linux/init.h>
21
#include <linux/spinlock.h>
22
#include <linux/io.h>
23 24
#include <linux/of.h>
#include <linux/of_address.h>
25 26 27

#include <asm/cacheflush.h>
#include <asm/hardware/cache-l2x0.h>
28
#include "cache-tauros3.h"
29
#include "cache-aurora-l2.h"
30

31 32
struct l2c_init_data {
	void (*of_parse)(const struct device_node *, u32 *, u32 *);
33
	void (*save)(void __iomem *);
34 35 36
	struct outer_cache_fns outer_cache;
};

37 38 39
#define CACHE_LINE_SIZE		32

static void __iomem *l2x0_base;
40
static DEFINE_RAW_SPINLOCK(l2x0_lock);
41 42
static u32 l2x0_way_mask;	/* Bitmask of active ways */
static u32 l2x0_size;
43
static unsigned long sync_reg_offset = L2X0_CACHE_SYNC;
44

45 46
struct l2x0_regs l2x0_saved_regs;

47 48 49
/*
 * Common code for all cache controllers.
 */
R
Russell King 已提交
50
static inline void l2c_wait_mask(void __iomem *reg, unsigned long mask)
51
{
52
	/* wait for cache operation by line or way to complete */
53
	while (readl_relaxed(reg) & mask)
54
		cpu_relax();
55 56
}

57 58 59 60 61 62 63 64 65 66
/*
 * This should only be called when we have a requirement that the
 * register be written due to a work-around, as platforms running
 * in non-secure mode may not be able to access this register.
 */
static inline void l2c_set_debug(void __iomem *base, unsigned long val)
{
	outer_cache.set_debug(val);
}

67 68 69
static void __l2c_op_way(void __iomem *reg)
{
	writel_relaxed(l2x0_way_mask, reg);
R
Russell King 已提交
70
	l2c_wait_mask(reg, l2x0_way_mask);
71 72
}

73 74 75 76 77 78 79 80 81 82 83 84
static inline void l2c_unlock(void __iomem *base, unsigned num)
{
	unsigned i;

	for (i = 0; i < num; i++) {
		writel_relaxed(0, base + L2X0_LOCKDOWN_WAY_D_BASE +
			       i * L2X0_LOCKDOWN_STRIDE);
		writel_relaxed(0, base + L2X0_LOCKDOWN_WAY_I_BASE +
			       i * L2X0_LOCKDOWN_STRIDE);
	}
}

85 86 87 88 89 90
#ifdef CONFIG_CACHE_PL310
static inline void cache_wait(void __iomem *reg, unsigned long mask)
{
	/* cache operations by line are atomic on PL310 */
}
#else
R
Russell King 已提交
91
#define cache_wait	l2c_wait_mask
92 93
#endif

94 95
static inline void cache_sync(void)
{
96
	void __iomem *base = l2x0_base;
97

98
	writel_relaxed(0, base + sync_reg_offset);
99
	cache_wait(base + L2X0_CACHE_SYNC, 1);
100 101
}

102 103 104 105
static inline void l2x0_clean_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
106
	writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
107 108 109 110 111 112
}

static inline void l2x0_inv_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_INV_LINE_PA, 1);
113
	writel_relaxed(addr, base + L2X0_INV_LINE_PA);
114 115
}

116
#if defined(CONFIG_PL310_ERRATA_588369) || defined(CONFIG_PL310_ERRATA_727915)
117 118 119
static inline void debug_writel(unsigned long val)
{
	if (outer_cache.set_debug)
120
		l2c_set_debug(l2x0_base, val);
121
}
122

123
static void pl310_set_debug(unsigned long val)
124 125
{
	writel_relaxed(val, l2x0_base + L2X0_DEBUG_CTRL);
126
}
127 128 129 130 131 132
#else
/* Optimised out for non-errata case */
static inline void debug_writel(unsigned long val)
{
}

133
#define pl310_set_debug	NULL
134
#endif
135

136
#ifdef CONFIG_PL310_ERRATA_588369
137 138 139 140 141 142
static inline void l2x0_flush_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;

	/* Clean by PA followed by Invalidate by PA */
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
143
	writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
144
	cache_wait(base + L2X0_INV_LINE_PA, 1);
145
	writel_relaxed(addr, base + L2X0_INV_LINE_PA);
146 147 148
}
#else

149 150 151 152
static inline void l2x0_flush_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
153
	writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
154
}
155
#endif
156

157 158 159 160
static void l2x0_cache_sync(void)
{
	unsigned long flags;

161
	raw_spin_lock_irqsave(&l2x0_lock, flags);
162
	cache_sync();
163
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
164 165
}

166
static void __l2x0_flush_all(void)
167
{
168
	debug_writel(0x03);
169
	__l2c_op_way(l2x0_base + L2X0_CLEAN_INV_WAY);
170
	cache_sync();
171
	debug_writel(0x00);
172 173 174 175 176 177 178
}

static void l2x0_flush_all(void)
{
	unsigned long flags;

	/* clean all ways */
179
	raw_spin_lock_irqsave(&l2x0_lock, flags);
180
	__l2x0_flush_all();
181
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
182 183
}

184 185 186 187 188
static void l2x0_clean_all(void)
{
	unsigned long flags;

	/* clean all ways */
189
	raw_spin_lock_irqsave(&l2x0_lock, flags);
190
	__l2c_op_way(l2x0_base + L2X0_CLEAN_WAY);
191
	cache_sync();
192
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
193 194
}

195
static void l2x0_inv_all(void)
196
{
197 198
	unsigned long flags;

199
	/* invalidate all ways */
200
	raw_spin_lock_irqsave(&l2x0_lock, flags);
201
	/* Invalidating when L2 is enabled is a nono */
202
	BUG_ON(readl(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN);
203
	__l2c_op_way(l2x0_base + L2X0_INV_WAY);
204
	cache_sync();
205
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
206 207 208 209
}

static void l2x0_inv_range(unsigned long start, unsigned long end)
{
210
	void __iomem *base = l2x0_base;
211
	unsigned long flags;
212

213
	raw_spin_lock_irqsave(&l2x0_lock, flags);
214 215
	if (start & (CACHE_LINE_SIZE - 1)) {
		start &= ~(CACHE_LINE_SIZE - 1);
216
		debug_writel(0x03);
217
		l2x0_flush_line(start);
218
		debug_writel(0x00);
219 220 221 222 223
		start += CACHE_LINE_SIZE;
	}

	if (end & (CACHE_LINE_SIZE - 1)) {
		end &= ~(CACHE_LINE_SIZE - 1);
224
		debug_writel(0x03);
225
		l2x0_flush_line(end);
226
		debug_writel(0x00);
227 228
	}

229 230 231 232
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
233
			l2x0_inv_line(start);
234 235 236 237
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
238 239
			raw_spin_unlock_irqrestore(&l2x0_lock, flags);
			raw_spin_lock_irqsave(&l2x0_lock, flags);
240 241
		}
	}
242
	cache_wait(base + L2X0_INV_LINE_PA, 1);
243
	cache_sync();
244
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
245 246 247 248
}

static void l2x0_clean_range(unsigned long start, unsigned long end)
{
249
	void __iomem *base = l2x0_base;
250
	unsigned long flags;
251

252 253 254 255 256
	if ((end - start) >= l2x0_size) {
		l2x0_clean_all();
		return;
	}

257
	raw_spin_lock_irqsave(&l2x0_lock, flags);
258
	start &= ~(CACHE_LINE_SIZE - 1);
259 260 261 262
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
263
			l2x0_clean_line(start);
264 265 266 267
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
268 269
			raw_spin_unlock_irqrestore(&l2x0_lock, flags);
			raw_spin_lock_irqsave(&l2x0_lock, flags);
270 271
		}
	}
272
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
273
	cache_sync();
274
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
275 276 277 278
}

static void l2x0_flush_range(unsigned long start, unsigned long end)
{
279
	void __iomem *base = l2x0_base;
280
	unsigned long flags;
281

282 283 284 285 286
	if ((end - start) >= l2x0_size) {
		l2x0_flush_all();
		return;
	}

287
	raw_spin_lock_irqsave(&l2x0_lock, flags);
288
	start &= ~(CACHE_LINE_SIZE - 1);
289 290 291
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

292
		debug_writel(0x03);
293
		while (start < blk_end) {
294
			l2x0_flush_line(start);
295 296
			start += CACHE_LINE_SIZE;
		}
297
		debug_writel(0x00);
298 299

		if (blk_end < end) {
300 301
			raw_spin_unlock_irqrestore(&l2x0_lock, flags);
			raw_spin_lock_irqsave(&l2x0_lock, flags);
302 303
		}
	}
304
	cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
305
	cache_sync();
306
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
307 308
}

309 310 311 312
static void l2x0_disable(void)
{
	unsigned long flags;

313
	raw_spin_lock_irqsave(&l2x0_lock, flags);
314 315
	__l2x0_flush_all();
	writel_relaxed(0, l2x0_base + L2X0_CTRL);
316
	dsb(st);
317
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);
318 319
}

320
static void l2x0_unlock(u32 cache_id)
321 322 323
{
	int lockregs;

324
	switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
325
	case L2X0_CACHE_ID_PART_L310:
326
		lockregs = 8;
327 328 329 330 331
		break;
	case AURORA_CACHE_ID:
		lockregs = 4;
		break;
	default:
332 333
		/* L210 and unknown types */
		lockregs = 1;
334 335
		break;
	}
336

337
	l2c_unlock(l2x0_base, lockregs);
338 339
}

340 341 342 343 344 345 346 347 348 349 350 351 352
static const struct l2c_init_data l2x0_init_fns __initconst = {
	.outer_cache = {
		.inv_range = l2x0_inv_range,
		.clean_range = l2x0_clean_range,
		.flush_range = l2x0_flush_range,
		.flush_all = l2x0_flush_all,
		.disable = l2x0_disable,
		.sync = l2x0_cache_sync,
	},
};

static void __init __l2c_init(const struct l2c_init_data *data,
	u32 aux_val, u32 aux_mask, u32 cache_id)
353
{
354 355
	u32 aux;
	u32 way_size = 0;
356
	int ways;
357
	int way_size_shift = L2X0_WAY_SIZE_SHIFT;
358
	const char *type;
359

360 361 362 363 364 365 366
	/*
	 * It is strange to save the register state before initialisation,
	 * but hey, this is what the DT implementations decided to do.
	 */
	if (data->save)
		data->save(l2x0_base);

367
	aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
368

369 370 371
	aux &= aux_mask;
	aux |= aux_val;

372
	/* Determine the number of ways */
373
	switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
374 375 376 377 378 379
	case L2X0_CACHE_ID_PART_L310:
		if (aux & (1 << 16))
			ways = 16;
		else
			ways = 8;
		type = "L310";
380 381 382 383
#ifdef CONFIG_PL310_ERRATA_753970
		/* Unmapped register. */
		sync_reg_offset = L2X0_DUMMY_REG;
#endif
384 385 386 387 388
		break;
	case L2X0_CACHE_ID_PART_L210:
		ways = (aux >> 13) & 0xf;
		type = "L210";
		break;
389 390 391 392 393 394 395 396

	case AURORA_CACHE_ID:
		sync_reg_offset = AURORA_SYNC_REG;
		ways = (aux >> 13) & 0xf;
		ways = 2 << ((ways + 1) >> 2);
		way_size_shift = AURORA_WAY_SIZE_SHIFT;
		type = "Aurora";
		break;
397 398 399 400 401 402 403 404 405
	default:
		/* Assume unknown chips have 8 ways */
		ways = 8;
		type = "L2x0 series";
		break;
	}

	l2x0_way_mask = (1 << ways) - 1;

406 407 408 409
	/*
	 * L2 cache Size =  Way size * Number of ways
	 */
	way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17;
410 411
	way_size = 1 << (way_size + way_size_shift);

412 413
	l2x0_size = ways * way_size * SZ_1K;

414 415 416 417 418
	/*
	 * Check if l2x0 controller is already enabled.
	 * If you are booting from non-secure mode
	 * accessing the below registers will fault.
	 */
419
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
420 421
		/* Make sure that I&D is not locked down when starting */
		l2x0_unlock(cache_id);
422

423
		/* l2x0 controller is disabled */
424
		writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
425

426 427 428
		l2x0_inv_all();

		/* enable L2X0 */
429
		writel_relaxed(L2X0_CTRL_EN, l2x0_base + L2X0_CTRL);
430
	}
431

432 433 434 435 436 437
	/* Re-read it in case some bits are reserved. */
	aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);

	/* Save the value for resuming. */
	l2x0_saved_regs.aux_ctrl = aux;

438 439 440 441 442
	outer_cache = data->outer_cache;

	if ((cache_id & L2X0_CACHE_ID_PART_MASK) == L2X0_CACHE_ID_PART_L310 &&
	    (cache_id & L2X0_CACHE_ID_RTL_MASK) <= L310_CACHE_ID_RTL_R3P0)
		outer_cache.set_debug = pl310_set_debug;
443

444 445 446
	pr_info("%s cache controller enabled\n", type);
	pr_info("l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x, Cache size: %d kB\n",
		ways, cache_id, aux, l2x0_size >> 10);
447
}
448

449 450 451 452 453 454 455 456 457 458 459
void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask)
{
	u32 cache_id;

	l2x0_base = base;

	cache_id = readl_relaxed(base + L2X0_CACHE_ID);

	__l2c_init(&l2x0_init_fns, aux_val, aux_mask, cache_id);
}

460
#ifdef CONFIG_OF
461 462
static int l2_wt_override;

463 464 465 466
/* Aurora don't have the cache ID register available, so we have to
 * pass it though the device tree */
static u32 cache_id_part_number_from_dt;

467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
/*
 * Note that the end addresses passed to Linux primitives are
 * noninclusive, while the hardware cache range operations use
 * inclusive start and end addresses.
 */
static unsigned long calc_range_end(unsigned long start, unsigned long end)
{
	/*
	 * Limit the number of cache lines processed at once,
	 * since cache range operations stall the CPU pipeline
	 * until completion.
	 */
	if (end > start + MAX_RANGE_SIZE)
		end = start + MAX_RANGE_SIZE;

	/*
	 * Cache range operations can't straddle a page boundary.
	 */
	if (end > PAGE_ALIGN(start+1))
		end = PAGE_ALIGN(start+1);

	return end;
}

/*
 * Make sure 'start' and 'end' reference the same page, as L2 is PIPT
 * and range operations only do a TLB lookup on the start address.
 */
static void aurora_pa_range(unsigned long start, unsigned long end,
			unsigned long offset)
{
	unsigned long flags;

	raw_spin_lock_irqsave(&l2x0_lock, flags);
501 502
	writel_relaxed(start, l2x0_base + AURORA_RANGE_BASE_ADDR_REG);
	writel_relaxed(end, l2x0_base + offset);
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
	raw_spin_unlock_irqrestore(&l2x0_lock, flags);

	cache_sync();
}

static void aurora_inv_range(unsigned long start, unsigned long end)
{
	/*
	 * round start and end adresses up to cache line size
	 */
	start &= ~(CACHE_LINE_SIZE - 1);
	end = ALIGN(end, CACHE_LINE_SIZE);

	/*
	 * Invalidate all full cache lines between 'start' and 'end'.
	 */
	while (start < end) {
		unsigned long range_end = calc_range_end(start, end);
		aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
				AURORA_INVAL_RANGE_REG);
		start = range_end;
	}
}

static void aurora_clean_range(unsigned long start, unsigned long end)
{
	/*
	 * If L2 is forced to WT, the L2 will always be clean and we
	 * don't need to do anything here.
	 */
	if (!l2_wt_override) {
		start &= ~(CACHE_LINE_SIZE - 1);
		end = ALIGN(end, CACHE_LINE_SIZE);
		while (start != end) {
			unsigned long range_end = calc_range_end(start, end);
			aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
					AURORA_CLEAN_RANGE_REG);
			start = range_end;
		}
	}
}

static void aurora_flush_range(unsigned long start, unsigned long end)
{
547 548 549 550 551 552 553 554 555
	start &= ~(CACHE_LINE_SIZE - 1);
	end = ALIGN(end, CACHE_LINE_SIZE);
	while (start != end) {
		unsigned long range_end = calc_range_end(start, end);
		/*
		 * If L2 is forced to WT, the L2 will always be clean and we
		 * just need to invalidate.
		 */
		if (l2_wt_override)
556
			aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
557 558 559 560 561
							AURORA_INVAL_RANGE_REG);
		else
			aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
							AURORA_FLUSH_RANGE_REG);
		start = range_end;
562 563 564
	}
}

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
/*
 * For certain Broadcom SoCs, depending on the address range, different offsets
 * need to be added to the address before passing it to L2 for
 * invalidation/clean/flush
 *
 * Section Address Range              Offset        EMI
 *   1     0x00000000 - 0x3FFFFFFF    0x80000000    VC
 *   2     0x40000000 - 0xBFFFFFFF    0x40000000    SYS
 *   3     0xC0000000 - 0xFFFFFFFF    0x80000000    VC
 *
 * When the start and end addresses have crossed two different sections, we
 * need to break the L2 operation into two, each within its own section.
 * For example, if we need to invalidate addresses starts at 0xBFFF0000 and
 * ends at 0xC0001000, we need do invalidate 1) 0xBFFF0000 - 0xBFFFFFFF and 2)
 * 0xC0000000 - 0xC0001000
 *
 * Note 1:
 * By breaking a single L2 operation into two, we may potentially suffer some
 * performance hit, but keep in mind the cross section case is very rare
 *
 * Note 2:
 * We do not need to handle the case when the start address is in
 * Section 1 and the end address is in Section 3, since it is not a valid use
 * case
 *
 * Note 3:
 * Section 1 in practical terms can no longer be used on rev A2. Because of
 * that the code does not need to handle section 1 at all.
 *
 */
#define BCM_SYS_EMI_START_ADDR        0x40000000UL
#define BCM_VC_EMI_SEC3_START_ADDR    0xC0000000UL

#define BCM_SYS_EMI_OFFSET            0x40000000UL
#define BCM_VC_EMI_OFFSET             0x80000000UL

static inline int bcm_addr_is_sys_emi(unsigned long addr)
{
	return (addr >= BCM_SYS_EMI_START_ADDR) &&
		(addr < BCM_VC_EMI_SEC3_START_ADDR);
}

static inline unsigned long bcm_l2_phys_addr(unsigned long addr)
{
	if (bcm_addr_is_sys_emi(addr))
		return addr + BCM_SYS_EMI_OFFSET;
	else
		return addr + BCM_VC_EMI_OFFSET;
}

static void bcm_inv_range(unsigned long start, unsigned long end)
{
	unsigned long new_start, new_end;

	BUG_ON(start < BCM_SYS_EMI_START_ADDR);

	if (unlikely(end <= start))
		return;

	new_start = bcm_l2_phys_addr(start);
	new_end = bcm_l2_phys_addr(end);

	/* normal case, no cross section between start and end */
	if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
		l2x0_inv_range(new_start, new_end);
		return;
	}

	/* They cross sections, so it can only be a cross from section
	 * 2 to section 3
	 */
	l2x0_inv_range(new_start,
		bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
	l2x0_inv_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
		new_end);
}

static void bcm_clean_range(unsigned long start, unsigned long end)
{
	unsigned long new_start, new_end;

	BUG_ON(start < BCM_SYS_EMI_START_ADDR);

	if (unlikely(end <= start))
		return;

	if ((end - start) >= l2x0_size) {
		l2x0_clean_all();
		return;
	}

	new_start = bcm_l2_phys_addr(start);
	new_end = bcm_l2_phys_addr(end);

	/* normal case, no cross section between start and end */
	if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
		l2x0_clean_range(new_start, new_end);
		return;
	}

	/* They cross sections, so it can only be a cross from section
	 * 2 to section 3
	 */
	l2x0_clean_range(new_start,
		bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
	l2x0_clean_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
		new_end);
}

static void bcm_flush_range(unsigned long start, unsigned long end)
{
	unsigned long new_start, new_end;

	BUG_ON(start < BCM_SYS_EMI_START_ADDR);

	if (unlikely(end <= start))
		return;

	if ((end - start) >= l2x0_size) {
		l2x0_flush_all();
		return;
	}

	new_start = bcm_l2_phys_addr(start);
	new_end = bcm_l2_phys_addr(end);

	/* normal case, no cross section between start and end */
	if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
		l2x0_flush_range(new_start, new_end);
		return;
	}

	/* They cross sections, so it can only be a cross from section
	 * 2 to section 3
	 */
	l2x0_flush_range(new_start,
		bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
	l2x0_flush_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
		new_end);
}

706
static void __init l2x0_of_parse(const struct device_node *np,
707
				 u32 *aux_val, u32 *aux_mask)
708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
{
	u32 data[2] = { 0, 0 };
	u32 tag = 0;
	u32 dirty = 0;
	u32 val = 0, mask = 0;

	of_property_read_u32(np, "arm,tag-latency", &tag);
	if (tag) {
		mask |= L2X0_AUX_CTRL_TAG_LATENCY_MASK;
		val |= (tag - 1) << L2X0_AUX_CTRL_TAG_LATENCY_SHIFT;
	}

	of_property_read_u32_array(np, "arm,data-latency",
				   data, ARRAY_SIZE(data));
	if (data[0] && data[1]) {
		mask |= L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK |
			L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK;
		val |= ((data[0] - 1) << L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT) |
		       ((data[1] - 1) << L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT);
	}

	of_property_read_u32(np, "arm,dirty-latency", &dirty);
	if (dirty) {
		mask |= L2X0_AUX_CTRL_DIRTY_LATENCY_MASK;
		val |= (dirty - 1) << L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT;
	}

	*aux_val &= ~mask;
	*aux_val |= val;
	*aux_mask &= ~mask;
}

740
static void __init pl310_of_parse(const struct device_node *np,
741
				  u32 *aux_val, u32 *aux_mask)
742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765
{
	u32 data[3] = { 0, 0, 0 };
	u32 tag[3] = { 0, 0, 0 };
	u32 filter[2] = { 0, 0 };

	of_property_read_u32_array(np, "arm,tag-latency", tag, ARRAY_SIZE(tag));
	if (tag[0] && tag[1] && tag[2])
		writel_relaxed(
			((tag[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
			((tag[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
			((tag[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
			l2x0_base + L2X0_TAG_LATENCY_CTRL);

	of_property_read_u32_array(np, "arm,data-latency",
				   data, ARRAY_SIZE(data));
	if (data[0] && data[1] && data[2])
		writel_relaxed(
			((data[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
			((data[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
			((data[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
			l2x0_base + L2X0_DATA_LATENCY_CTRL);

	of_property_read_u32_array(np, "arm,filter-ranges",
				   filter, ARRAY_SIZE(filter));
766
	if (filter[1]) {
767 768 769 770 771 772 773
		writel_relaxed(ALIGN(filter[0] + filter[1], SZ_1M),
			       l2x0_base + L2X0_ADDR_FILTER_END);
		writel_relaxed((filter[0] & ~(SZ_1M - 1)) | L2X0_ADDR_FILTER_EN,
			       l2x0_base + L2X0_ADDR_FILTER_START);
	}
}

774
static void __init pl310_save(void __iomem *base)
775
{
776
	u32 l2x0_revision = readl_relaxed(base + L2X0_CACHE_ID) &
777 778
		L2X0_CACHE_ID_RTL_MASK;

779
	l2x0_saved_regs.tag_latency = readl_relaxed(base +
780
		L2X0_TAG_LATENCY_CTRL);
781
	l2x0_saved_regs.data_latency = readl_relaxed(base +
782
		L2X0_DATA_LATENCY_CTRL);
783
	l2x0_saved_regs.filter_end = readl_relaxed(base +
784
		L2X0_ADDR_FILTER_END);
785
	l2x0_saved_regs.filter_start = readl_relaxed(base +
786 787
		L2X0_ADDR_FILTER_START);

788
	if (l2x0_revision >= L310_CACHE_ID_RTL_R2P0) {
789 790 791
		/*
		 * From r2p0, there is Prefetch offset/control register
		 */
792
		l2x0_saved_regs.prefetch_ctrl = readl_relaxed(base +
793 794 795 796
			L2X0_PREFETCH_CTRL);
		/*
		 * From r3p0, there is Power control register
		 */
797
		if (l2x0_revision >= L310_CACHE_ID_RTL_R3P0)
798
			l2x0_saved_regs.pwr_ctrl = readl_relaxed(base +
799 800 801 802
				L2X0_POWER_CTRL);
	}
}

803
static void aurora_save(void __iomem *base)
804
{
805 806
	l2x0_saved_regs.ctrl = readl_relaxed(base + L2X0_CTRL);
	l2x0_saved_regs.aux_ctrl = readl_relaxed(base + L2X0_AUX_CTRL);
807 808
}

809
static void __init tauros3_save(void __iomem *base)
810 811
{
	l2x0_saved_regs.aux2_ctrl =
812
		readl_relaxed(base + TAUROS3_AUX2_CTRL);
813
	l2x0_saved_regs.prefetch_ctrl =
814
		readl_relaxed(base + L2X0_PREFETCH_CTRL);
815 816
}

817 818
static void l2x0_resume(void)
{
819
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
820 821 822 823 824 825 826 827
		/* restore aux ctrl and enable l2 */
		l2x0_unlock(readl_relaxed(l2x0_base + L2X0_CACHE_ID));

		writel_relaxed(l2x0_saved_regs.aux_ctrl, l2x0_base +
			L2X0_AUX_CTRL);

		l2x0_inv_all();

828
		writel_relaxed(L2X0_CTRL_EN, l2x0_base + L2X0_CTRL);
829 830 831 832 833 834 835
	}
}

static void pl310_resume(void)
{
	u32 l2x0_revision;

836
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
837 838 839 840 841 842 843 844 845 846 847 848 849
		/* restore pl310 setup */
		writel_relaxed(l2x0_saved_regs.tag_latency,
			l2x0_base + L2X0_TAG_LATENCY_CTRL);
		writel_relaxed(l2x0_saved_regs.data_latency,
			l2x0_base + L2X0_DATA_LATENCY_CTRL);
		writel_relaxed(l2x0_saved_regs.filter_end,
			l2x0_base + L2X0_ADDR_FILTER_END);
		writel_relaxed(l2x0_saved_regs.filter_start,
			l2x0_base + L2X0_ADDR_FILTER_START);

		l2x0_revision = readl_relaxed(l2x0_base + L2X0_CACHE_ID) &
			L2X0_CACHE_ID_RTL_MASK;

850
		if (l2x0_revision >= L310_CACHE_ID_RTL_R2P0) {
851 852
			writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
				l2x0_base + L2X0_PREFETCH_CTRL);
853
			if (l2x0_revision >= L310_CACHE_ID_RTL_R3P0)
854 855 856 857 858 859 860 861
				writel_relaxed(l2x0_saved_regs.pwr_ctrl,
					l2x0_base + L2X0_POWER_CTRL);
		}
	}

	l2x0_resume();
}

862 863 864
static void aurora_resume(void)
{
	if (!(readl(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
865 866 867
		writel_relaxed(l2x0_saved_regs.aux_ctrl,
				l2x0_base + L2X0_AUX_CTRL);
		writel_relaxed(l2x0_saved_regs.ctrl, l2x0_base + L2X0_CTRL);
868 869 870
	}
}

871 872 873 874 875 876 877 878 879 880 881 882
static void tauros3_resume(void)
{
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
		writel_relaxed(l2x0_saved_regs.aux2_ctrl,
			       l2x0_base + TAUROS3_AUX2_CTRL);
		writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
			       l2x0_base + L2X0_PREFETCH_CTRL);
	}

	l2x0_resume();
}

883 884 885 886 887 888 889 890 891 892
static void __init aurora_broadcast_l2_commands(void)
{
	__u32 u;
	/* Enable Broadcasting of cache commands to L2*/
	__asm__ __volatile__("mrc p15, 1, %0, c15, c2, 0" : "=r"(u));
	u |= AURORA_CTRL_FW;		/* Set the FW bit */
	__asm__ __volatile__("mcr p15, 1, %0, c15, c2, 0\n" : : "r"(u));
	isb();
}

893
static void __init aurora_of_parse(const struct device_node *np,
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
				u32 *aux_val, u32 *aux_mask)
{
	u32 val = AURORA_ACR_REPLACEMENT_TYPE_SEMIPLRU;
	u32 mask =  AURORA_ACR_REPLACEMENT_MASK;

	of_property_read_u32(np, "cache-id-part",
			&cache_id_part_number_from_dt);

	/* Determine and save the write policy */
	l2_wt_override = of_property_read_bool(np, "wt-override");

	if (l2_wt_override) {
		val |= AURORA_ACR_FORCE_WRITE_THRO_POLICY;
		mask |= AURORA_ACR_FORCE_WRITE_POLICY_MASK;
	}

	*aux_val &= ~mask;
	*aux_val |= val;
	*aux_mask &= ~mask;
}

915 916
static const struct l2c_init_data of_pl310_data __initconst = {
	.of_parse = pl310_of_parse,
917 918 919 920 921 922 923
	.save  = pl310_save,
	.outer_cache = {
		.inv_range   = l2x0_inv_range,
		.clean_range = l2x0_clean_range,
		.flush_range = l2x0_flush_range,
		.flush_all   = l2x0_flush_all,
		.disable     = l2x0_disable,
924 925
		.sync        = l2x0_cache_sync,
		.resume      = pl310_resume,
926
	},
927 928
};

929 930
static const struct l2c_init_data of_l2x0_data __initconst = {
	.of_parse = l2x0_of_parse,
931 932 933 934 935 936
	.outer_cache = {
		.inv_range   = l2x0_inv_range,
		.clean_range = l2x0_clean_range,
		.flush_range = l2x0_flush_range,
		.flush_all   = l2x0_flush_all,
		.disable     = l2x0_disable,
937 938
		.sync        = l2x0_cache_sync,
		.resume      = l2x0_resume,
939
	},
940 941
};

942 943
static const struct l2c_init_data of_aurora_with_outer_data __initconst = {
	.of_parse = aurora_of_parse,
944 945 946 947 948 949 950
	.save  = aurora_save,
	.outer_cache = {
		.inv_range   = aurora_inv_range,
		.clean_range = aurora_clean_range,
		.flush_range = aurora_flush_range,
		.flush_all   = l2x0_flush_all,
		.disable     = l2x0_disable,
951 952
		.sync        = l2x0_cache_sync,
		.resume      = aurora_resume,
953 954 955
	},
};

956 957
static const struct l2c_init_data of_aurora_no_outer_data __initconst = {
	.of_parse = aurora_of_parse,
958 959 960 961 962 963
	.save  = aurora_save,
	.outer_cache = {
		.resume      = aurora_resume,
	},
};

964
static const struct l2c_init_data of_tauros3_data __initconst = {
965 966 967 968 969 970 971
	.save  = tauros3_save,
	/* Tauros3 broadcasts L1 cache operations to L2 */
	.outer_cache = {
		.resume      = tauros3_resume,
	},
};

972 973
static const struct l2c_init_data of_bcm_l2x0_data __initconst = {
	.of_parse = pl310_of_parse,
974 975 976 977 978 979 980
	.save  = pl310_save,
	.outer_cache = {
		.inv_range   = bcm_inv_range,
		.clean_range = bcm_clean_range,
		.flush_range = bcm_flush_range,
		.flush_all   = l2x0_flush_all,
		.disable     = l2x0_disable,
981 982
		.sync        = l2x0_cache_sync,
		.resume      = pl310_resume,
983 984 985
	},
};

986
#define L2C_ID(name, fns) { .compatible = name, .data = (void *)&fns }
987
static const struct of_device_id l2x0_ids[] __initconst = {
988 989 990 991 992 993 994
	L2C_ID("arm,l210-cache", of_l2x0_data),
	L2C_ID("arm,l220-cache", of_l2x0_data),
	L2C_ID("arm,pl310-cache", of_pl310_data),
	L2C_ID("brcm,bcm11351-a2-pl310-cache", of_bcm_l2x0_data),
	L2C_ID("marvell,aurora-outer-cache", of_aurora_with_outer_data),
	L2C_ID("marvell,aurora-system-cache", of_aurora_no_outer_data),
	L2C_ID("marvell,tauros3-cache", of_tauros3_data),
995
	/* Deprecated IDs */
996
	L2C_ID("bcm,bcm11351-a2-pl310-cache", of_bcm_l2x0_data),
997 998 999
	{}
};

1000
int __init l2x0_of_init(u32 aux_val, u32 aux_mask)
1001
{
1002
	const struct l2c_init_data *data;
1003
	struct device_node *np;
1004
	struct resource res;
1005
	u32 cache_id;
1006 1007 1008 1009

	np = of_find_matching_node(NULL, l2x0_ids);
	if (!np)
		return -ENODEV;
1010 1011 1012 1013 1014

	if (of_address_to_resource(np, 0, &res))
		return -ENODEV;

	l2x0_base = ioremap(res.start, resource_size(&res));
1015 1016 1017
	if (!l2x0_base)
		return -ENOMEM;

1018 1019 1020 1021
	l2x0_saved_regs.phy_base = res.start;

	data = of_match_node(l2x0_ids, np)->data;

1022
	/* L2 configuration can only be changed if the cache is disabled */
1023
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
1024 1025
		if (data->of_parse)
			data->of_parse(np, &aux_val, &aux_mask);
1026 1027 1028

		/* For aurora cache in no outer mode select the
		 * correct mode using the coprocessor*/
1029
		if (data == &of_aurora_no_outer_data)
1030
			aurora_broadcast_l2_commands();
1031
	}
1032

1033 1034 1035 1036 1037 1038
	if (cache_id_part_number_from_dt)
		cache_id = cache_id_part_number_from_dt;
	else
		cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);

	__l2c_init(data, aux_val, aux_mask, cache_id);
1039

1040 1041 1042
	return 0;
}
#endif