i915_irq.c 90.8 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33 34
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
35
#include "i915_drv.h"
C
Chris Wilson 已提交
36
#include "i915_trace.h"
J
Jesse Barnes 已提交
37
#include "intel_drv.h"
L
Linus Torvalds 已提交
38

39 40 41 42 43 44 45 46 47 48
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
49
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

static const u32 hpd_status_gen4[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

82
/* For display hotplug interrupt */
83
static void
84
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
85
{
86 87
	assert_spin_locked(&dev_priv->irq_lock);

88 89 90
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
91
		POSTING_READ(DEIMR);
92 93 94
	}
}

95
static void
96
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
97
{
98 99
	assert_spin_locked(&dev_priv->irq_lock);

100 101 102
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
103
		POSTING_READ(DEIMR);
104 105 106
	}
}

107 108 109 110 111 112
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

113 114
	assert_spin_locked(&dev_priv->irq_lock);

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

131 132
	assert_spin_locked(&dev_priv->irq_lock);

133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
157
						  enum pipe pipe, bool enable)
158 159 160
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	if (enable) {
161 162
		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));

163 164 165 166 167
		if (!ivb_can_enable_err_int(dev))
			return;

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
168 169 170
		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);

		/* Change the state _after_ we've read out the current one. */
171
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
172 173 174 175 176 177

		if (!was_enabled &&
		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
				      pipe_name(pipe));
		}
178 179 180
	}
}

181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
					 uint32_t interrupt_mask,
					 uint32_t enabled_irq_mask)
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)

205 206
static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
207 208 209
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
210 211
	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
212 213

	if (enable)
214
		ibx_enable_display_interrupt(dev_priv, bit);
215
	else
216
		ibx_disable_display_interrupt(dev_priv, bit);
217 218 219 220 221 222 223 224 225
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
226 227 228
		I915_WRITE(SERR_INT,
			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));

229 230 231
		if (!cpt_can_enable_serr_int(dev))
			return;

232
		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
233
	} else {
234 235 236 237
		uint32_t tmp = I915_READ(SERR_INT);
		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);

		/* Change the state _after_ we've read out the current one. */
238
		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
239 240 241 242 243 244

		if (!was_enabled &&
		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
				      transcoder_name(pch_transcoder));
		}
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
	}
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	ret = !intel_crtc->cpu_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->cpu_fifo_underrun_disabled = !enable;

	if (IS_GEN5(dev) || IS_GEN6(dev))
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
283
		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308

done:
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
	return ret;
}

/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
309 310
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
311 312 313
	unsigned long flags;
	bool ret;

314 315 316 317 318 319 320 321
	/*
	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
	 * has only one pch transcoder A that all pipes can use. To avoid racy
	 * pch transcoder -> pipe lookups from interrupt code simply store the
	 * underrun statistics in crtc A. Since we never expose this anywhere
	 * nor use it outside of the fifo underrun code here using the "wrong"
	 * crtc on LPT won't cause issues.
	 */
322 323 324 325 326 327 328 329 330 331 332

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	ret = !intel_crtc->pch_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
333
		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
334 335 336 337 338 339 340 341 342
	else
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);

done:
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
	return ret;
}


343 344 345
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
346 347
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;
348

349 350
	assert_spin_locked(&dev_priv->irq_lock);

351 352 353 354 355 356 357
	if ((pipestat & mask) == mask)
		return;

	/* Enable the interrupt, clear any pending status */
	pipestat |= mask | (mask >> 16);
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
358 359 360 361 362
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
363 364
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;
365

366 367
	assert_spin_locked(&dev_priv->irq_lock);

368 369 370 371 372 373
	if ((pipestat & mask) == 0)
		return;

	pipestat &= ~mask;
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
374 375
}

376
/**
377
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
378
 */
379
static void i915_enable_asle_pipestat(struct drm_device *dev)
380
{
381 382 383
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long irqflags;

384 385 386
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

387
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
388

389 390 391
	i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
	if (INTEL_INFO(dev)->gen >= 4)
		i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
392 393

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
394 395
}

396 397 398 399 400 401 402 403 404 405 406 407 408
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
409

410 411 412 413
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
414

415 416 417 418
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
419 420
}

421 422 423
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
424
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
425 426 427 428
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
429
	u32 high1, high2, low;
430 431

	if (!i915_pipe_enabled(dev, pipe)) {
432
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
433
				"pipe %c\n", pipe_name(pipe));
434 435 436
		return 0;
	}

437 438
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
439

440 441 442 443 444 445
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
446 447 448
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
449 450
	} while (high1 != high2);

451 452 453
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
	low >>= PIPE_FRAME_LOW_SHIFT;
	return (high1 << 8) | low;
454 455
}

456
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
457 458
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
459
	int reg = PIPE_FRMCOUNT_GM45(pipe);
460 461

	if (!i915_pipe_enabled(dev, pipe)) {
462
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
463
				 "pipe %c\n", pipe_name(pipe));
464 465 466 467 468 469
		return 0;
	}

	return I915_READ(reg);
}

470
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
471 472 473 474 475 476 477
			     int *vpos, int *hpos)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 vbl = 0, position = 0;
	int vbl_start, vbl_end, htotal, vtotal;
	bool in_vbl = true;
	int ret = 0;
478 479
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
480 481 482

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
483
				 "pipe %c\n", pipe_name(pipe));
484 485 486 487
		return 0;
	}

	/* Get vtotal. */
488
	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507

	if (INTEL_INFO(dev)->gen >= 4) {
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
		position = I915_READ(PIPEDSL(pipe));

		/* Decode into vertical scanout position. Don't have
		 * horizontal scanout position.
		 */
		*vpos = position & 0x1fff;
		*hpos = 0;
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;

508
		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
509 510 511 512 513
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}

	/* Query vblank area. */
514
	vbl = I915_READ(VBLANK(cpu_transcoder));
515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537

	/* Test position against vblank region. */
	vbl_start = vbl & 0x1fff;
	vbl_end = (vbl >> 16) & 0x1fff;

	if ((*vpos < vbl_start) || (*vpos > vbl_end))
		in_vbl = false;

	/* Inside "upper part" of vblank area? Apply corrective offset: */
	if (in_vbl && (*vpos >= vbl_start))
		*vpos = *vpos - vtotal;

	/* Readouts valid? */
	if (vbl > 0)
		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

538
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
539 540 541 542
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
543
	struct drm_crtc *crtc;
544

545
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
546
		DRM_ERROR("Invalid crtc %d\n", pipe);
547 548 549 550
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
551 552 553 554 555 556 557 558 559 560
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
561 562

	/* Helper routine in DRM core does all the work: */
563 564 565
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
						     crtc);
566 567
}

568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
		      connector->base.id,
		      drm_get_connector_name(connector),
		      old_status, connector->status);
	return (old_status != connector->status);
}

583 584 585
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
586 587
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

588 589 590 591 592
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
593
	struct drm_mode_config *mode_config = &dev->mode_config;
594 595 596 597 598
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	unsigned long irqflags;
	bool hpd_disabled = false;
599
	bool changed = false;
600
	u32 hpd_event_bits;
601

602 603 604 605
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

606
	mutex_lock(&mode_config->mutex);
607 608
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

609
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
610 611 612

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
613 614 615 616 617 618 619 620 621 622 623 624 625 626
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
				drm_get_connector_name(connector));
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
627 628 629 630
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
		}
631 632 633 634
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
635
	if (hpd_disabled) {
636
		drm_kms_helper_poll_enable(dev);
637 638 639
		mod_timer(&dev_priv->hotplug_reenable_timer,
			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
	}
640 641 642

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

643 644 645 646 647 648 649 650 651 652
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
653 654
	mutex_unlock(&mode_config->mutex);

655 656
	if (changed)
		drm_kms_helper_hotplug_event(dev);
657 658
}

659
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
660 661
{
	drm_i915_private_t *dev_priv = dev->dev_private;
662
	u32 busy_up, busy_down, max_avg, min_avg;
663 664
	u8 new_delay;

665
	spin_lock(&mchdev_lock);
666

667 668
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

669
	new_delay = dev_priv->ips.cur_delay;
670

671
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
672 673
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
674 675 676 677
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
678
	if (busy_up > max_avg) {
679 680 681 682
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
683
	} else if (busy_down < min_avg) {
684 685 686 687
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
688 689
	}

690
	if (ironlake_set_drps(dev, new_delay))
691
		dev_priv->ips.cur_delay = new_delay;
692

693
	spin_unlock(&mchdev_lock);
694

695 696 697
	return;
}

698 699 700 701
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
702

703 704 705
	if (ring->obj == NULL)
		return;

706
	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
707

708
	wake_up_all(&ring->irq_queue);
709
	if (i915_enable_hangcheck) {
710
		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
711
			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
712
	}
713 714
}

715
static void gen6_pm_rps_work(struct work_struct *work)
716
{
717
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
718
						    rps.work);
719
	u32 pm_iir, pm_imr;
720
	u8 new_delay;
721

722
	spin_lock_irq(&dev_priv->irq_lock);
723 724
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
725
	pm_imr = I915_READ(GEN6_PMIMR);
726 727
	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
	I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
728
	spin_unlock_irq(&dev_priv->irq_lock);
729

730
	if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
731 732
		return;

733
	mutex_lock(&dev_priv->rps.hw_lock);
734

735
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
736
		new_delay = dev_priv->rps.cur_delay + 1;
737 738 739 740 741 742 743 744 745

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
		if (IS_VALLEYVIEW(dev_priv->dev) &&
		    dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
			new_delay = dev_priv->rps.rpe_delay;
	} else
746
		new_delay = dev_priv->rps.cur_delay - 1;
747

748 749 750
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
751 752
	if (new_delay >= dev_priv->rps.min_delay &&
	    new_delay <= dev_priv->rps.max_delay) {
753 754 755 756
		if (IS_VALLEYVIEW(dev_priv->dev))
			valleyview_set_rps(dev_priv->dev, new_delay);
		else
			gen6_set_rps(dev_priv->dev, new_delay);
757
	}
758

759 760 761 762 763 764 765 766 767 768 769
	if (IS_VALLEYVIEW(dev_priv->dev)) {
		/*
		 * On VLV, when we enter RC6 we may not be at the minimum
		 * voltage level, so arm a timer to check.  It should only
		 * fire when there's activity or once after we've entered
		 * RC6, and then won't be re-armed until the next RPS interrupt.
		 */
		mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
				 msecs_to_jiffies(100));
	}

770
	mutex_unlock(&dev_priv->rps.hw_lock);
771 772
}

773 774 775 776 777 778 779 780 781 782 783 784 785

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
786
						    l3_parity.error_work);
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813
	u32 error_status, row, bank, subbank;
	char *parity_event[5];
	uint32_t misccpctl;
	unsigned long flags;

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	error_status = I915_READ(GEN7_L3CDERRST1);
	row = GEN7_PARITY_ERROR_ROW(error_status);
	bank = GEN7_PARITY_ERROR_BANK(error_status);
	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
				    GEN7_L3CDERRST1_ENABLE);
	POSTING_READ(GEN7_L3CDERRST1);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
814
	dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);

	parity_event[0] = "L3_PARITY_ERROR=1";
	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
	parity_event[4] = NULL;

	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
			   KOBJ_CHANGE, parity_event);

	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
		  row, bank, subbank);

	kfree(parity_event[3]);
	kfree(parity_event[2]);
	kfree(parity_event[1]);
}

837
static void ivybridge_parity_error_irq_handler(struct drm_device *dev)
838 839 840
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

841
	if (!HAS_L3_GPU_CACHE(dev))
842 843
		return;

844
	spin_lock(&dev_priv->irq_lock);
845
	dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
846
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
847
	spin_unlock(&dev_priv->irq_lock);
848

849
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
850 851
}

852 853 854 855 856
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

857 858
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
859
		notify_ring(dev, &dev_priv->ring[RCS]);
860
	if (gt_iir & GT_BSD_USER_INTERRUPT)
861
		notify_ring(dev, &dev_priv->ring[VCS]);
862
	if (gt_iir & GT_BLT_USER_INTERRUPT)
863 864
		notify_ring(dev, &dev_priv->ring[BCS]);

865 866 867
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
868 869 870
		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
		i915_handle_error(dev, false);
	}
871

872
	if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
873
		ivybridge_parity_error_irq_handler(dev);
874 875
}

876
/* Legacy way of handling PM interrupts */
877 878
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv,
				 u32 pm_iir)
879 880 881 882 883
{
	/*
	 * IIR bits should never already be set because IMR should
	 * prevent an interrupt from being shown in IIR. The warning
	 * displays a case where we've unsafely cleared
884
	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
885 886
	 * type is not a problem, it displays a problem in the logic.
	 *
887
	 * The mask bit in IMR is cleared by dev_priv->rps.work.
888 889
	 */

890
	spin_lock(&dev_priv->irq_lock);
891 892
	dev_priv->rps.pm_iir |= pm_iir;
	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
893
	POSTING_READ(GEN6_PMIMR);
894
	spin_unlock(&dev_priv->irq_lock);
895

896
	queue_work(dev_priv->wq, &dev_priv->rps.work);
897 898
}

899 900 901
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

902
static inline void intel_hpd_irq_handler(struct drm_device *dev,
903 904
					 u32 hotplug_trigger,
					 const u32 *hpd)
905 906 907
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int i;
908
	bool storm_detected = false;
909

910 911 912
	if (!hotplug_trigger)
		return;

913
	spin_lock(&dev_priv->irq_lock);
914
	for (i = 1; i < HPD_NUM_PINS; i++) {
915

916 917 918 919
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

920
		dev_priv->hpd_event_bits |= (1 << i);
921 922 923 924 925 926 927
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
928
			dev_priv->hpd_event_bits &= ~(1 << i);
929
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
930
			storm_detected = true;
931 932 933 934 935
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
		}
	}

936 937
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
938
	spin_unlock(&dev_priv->irq_lock);
939 940 941

	queue_work(dev_priv->wq,
		   &dev_priv->hotplug_work);
942 943
}

944 945
static void gmbus_irq_handler(struct drm_device *dev)
{
946 947 948
	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;

	wake_up_all(&dev_priv->gmbus_wait_queue);
949 950
}

951 952
static void dp_aux_irq_handler(struct drm_device *dev)
{
953 954 955
	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;

	wake_up_all(&dev_priv->gmbus_wait_queue);
956 957
}

958
/* Unlike gen6_rps_irq_handler() from which this function is originally derived,
959 960 961 962 963 964 965
 * we must be able to deal with other PM interrupts. This is complicated because
 * of the way in which we use the masks to defer the RPS work (which for
 * posterity is necessary because of forcewake).
 */
static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
			       u32 pm_iir)
{
966
	if (pm_iir & GEN6_PM_RPS_EVENTS) {
967
		spin_lock(&dev_priv->irq_lock);
968
		dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
969 970
		I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
		/* never want to mask useful interrupts. (also posting read) */
971
		WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
972
		spin_unlock(&dev_priv->irq_lock);
973 974

		queue_work(dev_priv->wq, &dev_priv->rps.work);
975 976
	}

977 978
	if (pm_iir & PM_VEBOX_USER_INTERRUPT)
		notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
979

980 981 982
	if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
		DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
		i915_handle_error(dev_priv->dev, false);
B
Ben Widawsky 已提交
983
	}
984 985
}

986
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;
	unsigned long irqflags;
	int pipe;
	u32 pipe_stats[I915_MAX_PIPES];

	atomic_inc(&dev_priv->irq_received);

	while (true) {
		iir = I915_READ(VLV_IIR);
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1008
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
J
Jesse Barnes 已提交
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
		for_each_pipe(pipe) {
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
				drm_handle_vblank(dev, pipe);

			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip(dev, pipe);
			}
		}

J
Jesse Barnes 已提交
1037 1038 1039
		/* Consume port.  Then clear IIR or we'll miss events */
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1040
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
J
Jesse Barnes 已提交
1041 1042 1043

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
					 hotplug_status);
1044 1045 1046

			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);

J
Jesse Barnes 已提交
1047 1048 1049 1050
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

1051 1052
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);
J
Jesse Barnes 已提交
1053

1054
		if (pm_iir & GEN6_PM_RPS_EVENTS)
1055
			gen6_rps_irq_handler(dev_priv, pm_iir);
J
Jesse Barnes 已提交
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065

		I915_WRITE(GTIIR, gt_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		I915_WRITE(VLV_IIR, iir);
	}

out:
	return ret;
}

1066
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1067 1068
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1069
	int pipe;
1070
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1071

1072 1073
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);

1074 1075 1076
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1077
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1078 1079
				 port_name(port));
	}
1080

1081 1082 1083
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1084
	if (pch_iir & SDE_GMBUS)
1085
		gmbus_irq_handler(dev);
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1096 1097 1098 1099 1100
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1101 1102 1103 1104 1105 1106 1107 1108

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);

1124 1125 1126
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
	if (err_int & ERR_INT_FIFO_UNDERRUN_A)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");

	if (err_int & ERR_INT_FIFO_UNDERRUN_B)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");

	if (err_int & ERR_INT_FIFO_UNDERRUN_C)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
			DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");

	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1147 1148 1149
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");

	I915_WRITE(SERR_INT, serr_int);
1166 1167
}

1168 1169 1170 1171
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;
1172
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1173

1174 1175
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);

1176 1177 1178 1179 1180 1181
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1182 1183

	if (pch_iir & SDE_AUX_MASK_CPT)
1184
		dp_aux_irq_handler(dev);
1185 1186

	if (pch_iir & SDE_GMBUS_CPT)
1187
		gmbus_irq_handler(dev);
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1200 1201 1202

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1203 1204
}

1205
static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
1206 1207 1208
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1209
	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
1210 1211
	irqreturn_t ret = IRQ_NONE;
	int i;
1212 1213 1214

	atomic_inc(&dev_priv->irq_received);

1215 1216 1217 1218 1219 1220 1221 1222
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
	if (IS_HASWELL(dev) &&
	    (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
		DRM_ERROR("Unclaimed register before interrupt\n");
		I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
	}

1223 1224 1225 1226
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);

1227 1228 1229 1230 1231
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
1232 1233 1234 1235 1236
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
1237

1238 1239 1240
	/* On Haswell, also mask ERR_INT because we don't want to risk
	 * generating "unclaimed register" interrupts from inside the interrupt
	 * handler. */
1241 1242
	if (IS_HASWELL(dev)) {
		spin_lock(&dev_priv->irq_lock);
1243
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
1244 1245
		spin_unlock(&dev_priv->irq_lock);
	}
1246

1247
	gt_iir = I915_READ(GTIIR);
1248 1249 1250 1251
	if (gt_iir) {
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
1252 1253
	}

1254 1255
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
1256 1257 1258
		if (de_iir & DE_ERR_INT_IVB)
			ivb_err_int_handler(dev);

1259 1260 1261
		if (de_iir & DE_AUX_CHANNEL_A_IVB)
			dp_aux_irq_handler(dev);

1262
		if (de_iir & DE_GSE_IVB)
1263
			intel_opregion_asle_intr(dev);
1264 1265

		for (i = 0; i < 3; i++) {
1266 1267
			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
				drm_handle_vblank(dev, i);
1268 1269 1270 1271 1272
			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
				intel_prepare_page_flip(dev, i);
				intel_finish_page_flip_plane(dev, i);
			}
		}
1273

1274
		/* check event from PCH */
1275
		if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1276
			u32 pch_iir = I915_READ(SDEIIR);
1277

1278
			cpt_irq_handler(dev, pch_iir);
1279

1280 1281 1282
			/* clear PCH hotplug event before clear CPU irq */
			I915_WRITE(SDEIIR, pch_iir);
		}
1283

1284 1285
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
1286 1287
	}

1288 1289
	pm_iir = I915_READ(GEN6_PMIIR);
	if (pm_iir) {
1290 1291
		if (IS_HASWELL(dev))
			hsw_pm_irq_handler(dev_priv, pm_iir);
1292
		else if (pm_iir & GEN6_PM_RPS_EVENTS)
1293
			gen6_rps_irq_handler(dev_priv, pm_iir);
1294 1295 1296
		I915_WRITE(GEN6_PMIIR, pm_iir);
		ret = IRQ_HANDLED;
	}
1297

1298 1299 1300 1301 1302 1303
	if (IS_HASWELL(dev)) {
		spin_lock(&dev_priv->irq_lock);
		if (ivb_can_enable_err_int(dev))
			ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
		spin_unlock(&dev_priv->irq_lock);
	}
1304

1305 1306
	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
1307 1308 1309 1310
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
1311 1312 1313 1314

	return ret;
}

1315 1316 1317 1318
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
1319 1320
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1321
		notify_ring(dev, &dev_priv->ring[RCS]);
1322
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1323 1324 1325
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1326
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1327
{
1328
	struct drm_device *dev = (struct drm_device *) arg;
1329 1330
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
1331
	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
1332

1333 1334
	atomic_inc(&dev_priv->irq_received);

1335 1336 1337
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
1338
	POSTING_READ(DEIER);
1339

1340 1341 1342 1343 1344 1345 1346 1347 1348
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
	sde_ier = I915_READ(SDEIER);
	I915_WRITE(SDEIER, 0);
	POSTING_READ(SDEIER);

1349 1350
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
1351
	pm_iir = I915_READ(GEN6_PMIIR);
1352

1353
	if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
1354
		goto done;
1355

1356
	ret = IRQ_HANDLED;
1357

1358 1359 1360 1361
	if (IS_GEN5(dev))
		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
	else
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1362

1363 1364 1365
	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

1366
	if (de_iir & DE_GSE)
1367
		intel_opregion_asle_intr(dev);
1368

1369 1370 1371 1372 1373 1374
	if (de_iir & DE_PIPEA_VBLANK)
		drm_handle_vblank(dev, 0);

	if (de_iir & DE_PIPEB_VBLANK)
		drm_handle_vblank(dev, 1);

1375 1376 1377
	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1378 1379 1380 1381 1382 1383 1384 1385
	if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");

	if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");

1386
	if (de_iir & DE_PLANEA_FLIP_DONE) {
1387
		intel_prepare_page_flip(dev, 0);
1388
		intel_finish_page_flip_plane(dev, 0);
1389
	}
1390

1391
	if (de_iir & DE_PLANEB_FLIP_DONE) {
1392
		intel_prepare_page_flip(dev, 1);
1393
		intel_finish_page_flip_plane(dev, 1);
1394
	}
1395

1396
	/* check event from PCH */
1397
	if (de_iir & DE_PCH_EVENT) {
1398 1399
		u32 pch_iir = I915_READ(SDEIIR);

1400 1401 1402 1403
		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);
1404 1405 1406

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
1407
	}
1408

1409
	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
1410
		ironlake_rps_change_irq_handler(dev);
1411

1412
	if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
1413
		gen6_rps_irq_handler(dev_priv, pm_iir);
1414

1415 1416
	I915_WRITE(GTIIR, gt_iir);
	I915_WRITE(DEIIR, de_iir);
1417
	I915_WRITE(GEN6_PMIIR, pm_iir);
1418 1419

done:
1420
	I915_WRITE(DEIER, de_ier);
1421
	POSTING_READ(DEIER);
1422 1423
	I915_WRITE(SDEIER, sde_ier);
	POSTING_READ(SDEIER);
1424

1425 1426 1427
	return ret;
}

1428 1429 1430 1431 1432 1433 1434 1435 1436
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
1437 1438 1439 1440
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
						    gpu_error);
1441
	struct drm_device *dev = dev_priv->dev;
1442
	struct intel_ring_buffer *ring;
1443 1444 1445
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
1446
	int i, ret;
1447

1448 1449
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
1461
		DRM_DEBUG_DRIVER("resetting chip\n");
1462 1463
		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
				   reset_event);
1464

1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
		ret = i915_reset(dev);

		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
			smp_mb__before_atomic_inc();
			atomic_inc(&dev_priv->gpu_error.reset_counter);

			kobject_uevent_env(&dev->primary->kdev.kobj,
					   KOBJ_CHANGE, reset_done_event);
1483 1484
		} else {
			atomic_set(&error->reset_counter, I915_WEDGED);
1485
		}
1486

1487 1488 1489
		for_each_ring(ring, dev_priv, i)
			wake_up_all(&ring->irq_queue);

1490 1491
		intel_display_handle_reset(dev);

1492
		wake_up_all(&dev_priv->gpu_error.reset_queue);
1493
	}
1494 1495
}

1496
static void i915_report_and_clear_eir(struct drm_device *dev)
1497 1498
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1499
	uint32_t instdone[I915_NUM_INSTDONE_REG];
1500
	u32 eir = I915_READ(EIR);
1501
	int pipe, i;
1502

1503 1504
	if (!eir)
		return;
1505

1506
	pr_err("render error detected, EIR: 0x%08x\n", eir);
1507

1508 1509
	i915_get_extra_instdone(dev, instdone);

1510 1511 1512 1513
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

1514 1515
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1516 1517
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1518 1519
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
1520
			I915_WRITE(IPEIR_I965, ipeir);
1521
			POSTING_READ(IPEIR_I965);
1522 1523 1524
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
1525 1526
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
1527
			I915_WRITE(PGTBL_ER, pgtbl_err);
1528
			POSTING_READ(PGTBL_ER);
1529 1530 1531
		}
	}

1532
	if (!IS_GEN2(dev)) {
1533 1534
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
1535 1536
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
1537
			I915_WRITE(PGTBL_ER, pgtbl_err);
1538
			POSTING_READ(PGTBL_ER);
1539 1540 1541 1542
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
1543
		pr_err("memory refresh error:\n");
1544
		for_each_pipe(pipe)
1545
			pr_err("pipe %c stat: 0x%08x\n",
1546
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
1547 1548 1549
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
1550 1551
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1552 1553
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1554
		if (INTEL_INFO(dev)->gen < 4) {
1555 1556
			u32 ipeir = I915_READ(IPEIR);

1557 1558 1559
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
1560
			I915_WRITE(IPEIR, ipeir);
1561
			POSTING_READ(IPEIR);
1562 1563 1564
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

1565 1566 1567 1568
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
1569
			I915_WRITE(IPEIR_I965, ipeir);
1570
			POSTING_READ(IPEIR_I965);
1571 1572 1573 1574
		}
	}

	I915_WRITE(EIR, eir);
1575
	POSTING_READ(EIR);
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
1598
void i915_handle_error(struct drm_device *dev, bool wedged)
1599 1600
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1601 1602
	struct intel_ring_buffer *ring;
	int i;
1603 1604 1605

	i915_capture_error_state(dev);
	i915_report_and_clear_eir(dev);
1606

1607
	if (wedged) {
1608 1609
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
1610

1611
		/*
1612 1613
		 * Wakeup waiting processes so that the reset work item
		 * doesn't deadlock trying to grab various locks.
1614
		 */
1615 1616
		for_each_ring(ring, dev_priv, i)
			wake_up_all(&ring->irq_queue);
1617 1618
	}

1619
	queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
1620 1621
}

1622
static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1623 1624 1625 1626
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1627
	struct drm_i915_gem_object *obj;
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

1639 1640 1641
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
1642 1643 1644 1645 1646 1647
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
1648
	obj = work->pending_flip_obj;
1649
	if (INTEL_INFO(dev)->gen >= 4) {
1650
		int dspsurf = DSPSURF(intel_crtc->plane);
1651
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1652
					i915_gem_obj_ggtt_offset(obj);
1653
	} else {
1654
		int dspaddr = DSPADDR(intel_crtc->plane);
1655
		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
1656
							crtc->y * crtc->fb->pitches[0] +
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

1668 1669 1670
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
1671
static int i915_enable_vblank(struct drm_device *dev, int pipe)
1672 1673
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1674
	unsigned long irqflags;
1675

1676
	if (!i915_pipe_enabled(dev, pipe))
1677
		return -EINVAL;
1678

1679
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1680
	if (INTEL_INFO(dev)->gen >= 4)
1681 1682
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
1683
	else
1684 1685
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
1686 1687 1688

	/* maintain vblank delivery even in deep C-states */
	if (dev_priv->info->gen == 3)
1689
		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
1690
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1691

1692 1693 1694
	return 0;
}

1695
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1696 1697 1698 1699 1700 1701 1702 1703 1704
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1705
				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1706 1707 1708 1709 1710
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

1711
static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1712 1713 1714 1715 1716 1717 1718 1719
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1720 1721
	ironlake_enable_display_irq(dev_priv,
				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
1722 1723 1724 1725 1726
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
1727 1728 1729 1730
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;
1731
	u32 imr;
J
Jesse Barnes 已提交
1732 1733 1734 1735 1736 1737

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	imr = I915_READ(VLV_IMR);
1738
	if (pipe == 0)
J
Jesse Barnes 已提交
1739
		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1740
	else
J
Jesse Barnes 已提交
1741 1742
		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
	I915_WRITE(VLV_IMR, imr);
1743 1744
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
J
Jesse Barnes 已提交
1745 1746 1747 1748 1749
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

1750 1751 1752
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
1753
static void i915_disable_vblank(struct drm_device *dev, int pipe)
1754 1755
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1756
	unsigned long irqflags;
1757

1758
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1759
	if (dev_priv->info->gen == 3)
1760
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
1761

1762 1763 1764 1765 1766 1767
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_VBLANK_INTERRUPT_ENABLE |
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

1768
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1769 1770 1771 1772 1773 1774
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1775
				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1776
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1777 1778
}

1779
static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1780 1781 1782 1783 1784
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1785 1786
	ironlake_disable_display_irq(dev_priv,
				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
1787 1788 1789
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
1790 1791 1792 1793
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;
1794
	u32 imr;
J
Jesse Barnes 已提交
1795 1796

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1797 1798
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
J
Jesse Barnes 已提交
1799
	imr = I915_READ(VLV_IMR);
1800
	if (pipe == 0)
J
Jesse Barnes 已提交
1801
		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1802
	else
J
Jesse Barnes 已提交
1803 1804 1805 1806 1807
		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
	I915_WRITE(VLV_IMR, imr);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

1808 1809
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
1810
{
1811 1812 1813 1814
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

1815 1816 1817 1818 1819
static bool
ring_idle(struct intel_ring_buffer *ring, u32 seqno)
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
1820 1821
}

1822 1823
static struct intel_ring_buffer *
semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
1824 1825
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1826
	u32 cmd, ipehr, acthd, acthd_min;
1827 1828 1829 1830

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
	if ((ipehr & ~(0x3 << 16)) !=
	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
1831
		return NULL;
1832 1833 1834 1835

	/* ACTHD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX.
	 */
1836
	acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
1837 1838 1839 1840 1841 1842 1843 1844
	acthd_min = max((int)acthd - 3 * 4, 0);
	do {
		cmd = ioread32(ring->virtual_start + acthd);
		if (cmd == ipehr)
			break;

		acthd -= 4;
		if (acthd < acthd_min)
1845
			return NULL;
1846 1847
	} while (1);

1848 1849
	*seqno = ioread32(ring->virtual_start+acthd+4)+1;
	return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
1850 1851
}

1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
static int semaphore_passed(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct intel_ring_buffer *signaller;
	u32 seqno, ctl;

	ring->hangcheck.deadlock = true;

	signaller = semaphore_waits_for(ring, &seqno);
	if (signaller == NULL || signaller->hangcheck.deadlock)
		return -1;

	/* cursory check for an unkickable deadlock */
	ctl = I915_READ_CTL(signaller);
	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
		return -1;

	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
	struct intel_ring_buffer *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		ring->hangcheck.deadlock = false;
}

1881 1882
static enum intel_ring_hangcheck_action
ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
1883 1884 1885
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1886 1887
	u32 tmp;

1888 1889 1890
	if (ring->hangcheck.acthd != acthd)
		return active;

1891
	if (IS_GEN2(dev))
1892
		return hung;
1893 1894 1895 1896 1897 1898 1899

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
1900 1901 1902 1903
	if (tmp & RING_WAIT) {
		DRM_ERROR("Kicking stuck wait on %s\n",
			  ring->name);
		I915_WRITE_CTL(ring, tmp);
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
		return kick;
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
			return hung;
		case 1:
			DRM_ERROR("Kicking stuck semaphore on %s\n",
				  ring->name);
			I915_WRITE_CTL(ring, tmp);
			return kick;
		case 0:
			return wait;
		}
1919
	}
1920

1921
	return hung;
1922 1923
}

B
Ben Gamari 已提交
1924 1925
/**
 * This is called when the chip hasn't reported back with completed
1926 1927 1928 1929 1930
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
1931 1932 1933 1934 1935
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
1936 1937
	struct intel_ring_buffer *ring;
	int i;
1938
	int busy_count = 0, rings_hung = 0;
1939 1940 1941 1942 1943
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
#define FIRE 30
1944

1945 1946 1947
	if (!i915_enable_hangcheck)
		return;

1948
	for_each_ring(ring, dev_priv, i) {
1949
		u32 seqno, acthd;
1950
		bool busy = true;
1951

1952 1953
		semaphore_clear_deadlocks(dev_priv);

1954 1955
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
1956

1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
					DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
						  ring->name);
					wake_up_all(&ring->irq_queue);
					ring->hangcheck.score += HUNG;
				} else
					busy = false;
1967
			} else {
1968 1969
				int score;

1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
1985 1986 1987 1988
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
1989 1990 1991 1992
				case wait:
					score = 0;
					break;
				case active:
1993
					score = BUSY;
1994 1995 1996 1997 1998 1999 2000 2001 2002
					break;
				case kick:
					score = KICK;
					break;
				case hung:
					score = HUNG;
					stuck[i] = true;
					break;
				}
2003
				ring->hangcheck.score += score;
2004
			}
2005 2006 2007 2008 2009 2010
		} else {
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2011 2012
		}

2013 2014
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2015
		busy_count += busy;
2016
	}
2017

2018
	for_each_ring(ring, dev_priv, i) {
2019
		if (ring->hangcheck.score > FIRE) {
2020
			DRM_ERROR("%s on %s\n",
2021
				  stuck[i] ? "stuck" : "no progress",
2022 2023
				  ring->name);
			rings_hung++;
2024 2025 2026
		}
	}

2027 2028
	if (rings_hung)
		return i915_handle_error(dev, true);
B
Ben Gamari 已提交
2029

2030 2031 2032 2033 2034 2035
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
			  round_jiffies_up(jiffies +
					   DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2036 2037
}

P
Paulo Zanoni 已提交
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
static void ibx_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
	/*
	 * SDEIER is also touched by the interrupt handler to work around missed
	 * PCH interrupts. Hence we can't update it after the interrupt handler
	 * is enabled - instead we unconditionally enable all PCH interrupt
	 * sources here, but then only unmask them as needed with SDEIMR.
	 */
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
static void gen5_gt_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	POSTING_READ(GTIER);

	if (INTEL_INFO(dev)->gen >= 6) {
		/* and PM */
		I915_WRITE(GEN6_PMIMR, 0xffffffff);
		I915_WRITE(GEN6_PMIER, 0x0);
		POSTING_READ(GEN6_PMIER);
	}
}

L
Linus Torvalds 已提交
2074 2075
/* drm_dma.h hooks
*/
2076
static void ironlake_irq_preinstall(struct drm_device *dev)
2077 2078 2079
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

2080 2081
	atomic_set(&dev_priv->irq_received, 0);

2082
	I915_WRITE(HWSTAM, 0xeffe);
2083

2084 2085
	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
2086
	POSTING_READ(DEIER);
2087

2088
	gen5_gt_irq_preinstall(dev);
2089

P
Paulo Zanoni 已提交
2090
	ibx_irq_preinstall(dev);
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
}

static void ivybridge_irq_preinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	atomic_set(&dev_priv->irq_received, 0);

	I915_WRITE(HWSTAM, 0xeffe);

	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	POSTING_READ(DEIER);

2107
	gen5_gt_irq_preinstall(dev);
2108

P
Paulo Zanoni 已提交
2109
	ibx_irq_preinstall(dev);
2110 2111
}

J
Jesse Barnes 已提交
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
static void valleyview_irq_preinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
2128 2129

	gen5_gt_irq_preinstall(dev);
J
Jesse Barnes 已提交
2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

2143
static void ibx_hpd_irq_setup(struct drm_device *dev)
2144 2145
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2146 2147
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *intel_encoder;
2148
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
2149 2150

	if (HAS_PCH_IBX(dev)) {
2151
		hotplug_irqs = SDE_HOTPLUG_MASK;
2152
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2153
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2154
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
2155
	} else {
2156
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
2157
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2158
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2159
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
2160
	}
2161

2162
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
2163 2164 2165 2166 2167 2168 2169

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
2170 2171 2172 2173 2174 2175 2176 2177
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
2178 2179 2180
static void ibx_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2181
	u32 mask;
2182

D
Daniel Vetter 已提交
2183 2184 2185
	if (HAS_PCH_NOP(dev))
		return;

2186 2187
	if (HAS_PCH_IBX(dev)) {
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
2188
		       SDE_TRANSA_FIFO_UNDER | SDE_POISON;
2189 2190 2191 2192 2193
	} else {
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;

		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
	}
2194

P
Paulo Zanoni 已提交
2195 2196 2197 2198
	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
	I915_WRITE(SDEIMR, ~mask);
}

2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
	if (HAS_L3_GPU_CACHE(dev)) {
		/* L3 parity interrupt is always unmasked. */
		dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
		gt_irqs |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	I915_WRITE(GTIER, gt_irqs);
	POSTING_READ(GTIER);

	if (INTEL_INFO(dev)->gen >= 6) {
		pm_irqs |= GEN6_PM_RPS_EVENTS;

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
		I915_WRITE(GEN6_PMIMR, 0xffffffff);
		I915_WRITE(GEN6_PMIER, pm_irqs);
		POSTING_READ(GEN6_PMIER);
	}
}

2239
static int ironlake_irq_postinstall(struct drm_device *dev)
2240
{
2241 2242
	unsigned long irqflags;

2243 2244
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
2245
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2246
			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2247
			   DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
2248
			   DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
2249

2250
	dev_priv->irq_mask = ~display_mask;
2251 2252 2253

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
2254
	I915_WRITE(DEIMR, dev_priv->irq_mask);
2255 2256
	I915_WRITE(DEIER, display_mask |
			  DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT);
2257
	POSTING_READ(DEIER);
2258

2259
	gen5_gt_irq_postinstall(dev);
2260

P
Paulo Zanoni 已提交
2261
	ibx_irq_postinstall(dev);
2262

2263
	if (IS_IRONLAKE_M(dev)) {
2264 2265 2266
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
2267 2268 2269
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2270
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2271
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2272 2273
	}

2274 2275 2276
	return 0;
}

2277
static int ivybridge_irq_postinstall(struct drm_device *dev)
2278 2279 2280
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
2281 2282 2283 2284
	u32 display_mask =
		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
		DE_PLANEC_FLIP_DONE_IVB |
		DE_PLANEB_FLIP_DONE_IVB |
2285
		DE_PLANEA_FLIP_DONE_IVB |
2286 2287
		DE_AUX_CHANNEL_A_IVB |
		DE_ERR_INT_IVB;
2288 2289 2290 2291

	dev_priv->irq_mask = ~display_mask;

	/* should always can generate irq */
2292
	I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2293 2294
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask);
2295 2296 2297 2298 2299
	I915_WRITE(DEIER,
		   display_mask |
		   DE_PIPEC_VBLANK_IVB |
		   DE_PIPEB_VBLANK_IVB |
		   DE_PIPEA_VBLANK_IVB);
2300 2301
	POSTING_READ(DEIER);

2302
	gen5_gt_irq_postinstall(dev);
2303

P
Paulo Zanoni 已提交
2304
	ibx_irq_postinstall(dev);
2305

2306 2307 2308
	return 0;
}

J
Jesse Barnes 已提交
2309 2310 2311 2312
static int valleyview_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 enable_mask;
2313
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
2314
	unsigned long irqflags;
J
Jesse Barnes 已提交
2315 2316

	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
2317 2318 2319
	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
J
Jesse Barnes 已提交
2320 2321
		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;

2322 2323 2324 2325 2326 2327 2328
	/*
	 *Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
	dev_priv->irq_mask = (~enable_mask) |
		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
J
Jesse Barnes 已提交
2329

2330 2331 2332
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
2333 2334 2335 2336 2337 2338 2339
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, enable_mask);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(PIPESTAT(0), 0xffff);
	I915_WRITE(PIPESTAT(1), 0xffff);
	POSTING_READ(VLV_IER);

2340 2341 2342
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2343
	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2344
	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2345
	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2346
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2347

J
Jesse Barnes 已提交
2348 2349 2350
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

2351
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
2352 2353 2354 2355 2356 2357 2358 2359

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2360 2361 2362 2363

	return 0;
}

J
Jesse Barnes 已提交
2364 2365 2366 2367 2368 2369 2370 2371
static void valleyview_irq_uninstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

2372 2373
	del_timer_sync(&dev_priv->hotplug_reenable_timer);

J
Jesse Barnes 已提交
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

2388
static void ironlake_irq_uninstall(struct drm_device *dev)
2389 2390
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2391 2392 2393 2394

	if (!dev_priv)
		return;

2395 2396
	del_timer_sync(&dev_priv->hotplug_reenable_timer);

2397 2398 2399 2400 2401
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));
2402 2403
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2404 2405 2406 2407

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
2408

2409 2410 2411
	if (HAS_PCH_NOP(dev))
		return;

2412 2413 2414
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2415 2416
	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2417 2418
}

2419
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
2420 2421
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2422
	int pipe;
2423

2424
	atomic_set(&dev_priv->irq_received, 0);
2425

2426 2427
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
2428 2429 2430
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

	return 0;
}

2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
			       int pipe, u16 iir)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, pipe);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

2490
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int irq_received;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
				irq_received = 1;
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

2539
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
2540 2541 2542 2543 2544

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2545 2546
		    i8xx_handle_vblank(dev, 0, iir))
			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
C
Chris Wilson 已提交
2547 2548

		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2549 2550
		    i8xx_handle_vblank(dev, 1, iir))
			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
C
Chris Wilson 已提交
2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
static void i915_irq_preinstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

2585
	I915_WRITE16(HWSTAM, 0xeffe);
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2596
	u32 enable_mask;
2597

2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

2616
	if (I915_HAS_HOTPLUG(dev)) {
2617 2618 2619
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

2630
	i915_enable_asle_pipestat(dev);
2631 2632 2633 2634

	return 0;
}

2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

2666
static irqreturn_t i915_irq_handler(int irq, void *arg)
2667 2668 2669
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2670
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2671
	unsigned long irqflags;
2672 2673 2674 2675
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
2676 2677 2678 2679

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ(IIR);
2680 2681
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
2682
		bool blc_event = false;
2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

2697
			/* Clear the PIPE*STAT regs before the IIR */
2698 2699 2700 2701 2702
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
2703
				irq_received = true;
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2715
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2716 2717 2718

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
2719 2720 2721

			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);

2722
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2723
			POSTING_READ(PORT_HOTPLUG_STAT);
2724 2725
		}

2726
		I915_WRITE(IIR, iir & ~flip_mask);
2727 2728 2729 2730 2731 2732
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
2733 2734 2735
			int plane = pipe;
			if (IS_MOBILE(dev))
				plane = !plane;
2736

2737
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2738 2739
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
2763
		ret = IRQ_HANDLED;
2764
		iir = new_iir;
2765
	} while (iir & ~flip_mask);
2766

2767
	i915_update_dri1_breadcrumb(dev);
2768

2769 2770 2771 2772 2773 2774 2775 2776
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

2777 2778
	del_timer_sync(&dev_priv->hotplug_reenable_timer);

2779 2780 2781 2782 2783
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

2784
	I915_WRITE16(HWSTAM, 0xffff);
2785 2786
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
2787
		I915_WRITE(PIPESTAT(pipe), 0);
2788 2789
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

2803 2804
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2817
	u32 enable_mask;
2818
	u32 error_mask;
2819
	unsigned long irqflags;
2820 2821

	/* Unmask the interrupts that we always want on. */
2822
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2823
			       I915_DISPLAY_PORT_INTERRUPT |
2824 2825 2826 2827 2828 2829 2830
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
2831 2832
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
2833 2834 2835 2836
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
2837

2838 2839 2840
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2841
	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2842
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

2863 2864 2865
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

2866
	i915_enable_asle_pipestat(dev);
2867 2868 2869 2870

	return 0;
}

2871
static void i915_hpd_irq_setup(struct drm_device *dev)
2872 2873
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2874
	struct drm_mode_config *mode_config = &dev->mode_config;
2875
	struct intel_encoder *intel_encoder;
2876 2877
	u32 hotplug_en;

2878 2879
	assert_spin_locked(&dev_priv->irq_lock);

2880 2881 2882 2883
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
2884
		/* enable bits are the same for all generations */
2885 2886 2887
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
2888 2889 2890 2891 2892 2893
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2894
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
2895
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2896

2897 2898 2899
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
2900 2901
}

2902
static irqreturn_t i965_irq_handler(int irq, void *arg)
2903 2904 2905 2906 2907 2908 2909 2910
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int irq_received;
	int ret = IRQ_NONE, pipe;
2911 2912 2913
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2914 2915 2916 2917 2918 2919

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ(IIR);

	for (;;) {
2920 2921
		bool blc_event = false;

2922
		irq_received = (iir & ~flip_mask) != 0;
2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
				irq_received = 1;
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
2956
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
2957
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2958 2959
			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
								  HOTPLUG_INT_STATUS_G4X :
2960
								  HOTPLUG_INT_STATUS_I915);
2961 2962 2963

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
2964 2965 2966 2967

			intel_hpd_irq_handler(dev, hotplug_trigger,
					      IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);

2968 2969 2970 2971
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

2972
		I915_WRITE(IIR, iir & ~flip_mask);
2973 2974 2975 2976 2977 2978 2979 2980
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

		for_each_pipe(pipe) {
2981
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
2982 2983
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
2984 2985 2986 2987 2988 2989 2990 2991 2992

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
		}


		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

2993 2994 2995
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

3014
	i915_update_dri1_breadcrumb(dev);
3015

3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

3027 3028
	del_timer_sync(&dev_priv->hotplug_reenable_timer);

3029 3030
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078
static void i915_reenable_hotplug_timer_func(unsigned long data)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	unsigned long irqflags;
	int i;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
							 drm_get_connector_name(connector));
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3079 3080
void intel_irq_init(struct drm_device *dev)
{
3081 3082 3083
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
3084
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3085
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3086
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
3087

3088 3089
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
3090
		    (unsigned long) dev);
3091 3092
	setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
		    (unsigned long) dev_priv);
3093

3094
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
3095

3096 3097
	dev->driver->get_vblank_counter = i915_get_vblank_counter;
	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
3098
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3099 3100 3101 3102
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
	}

3103 3104 3105 3106
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	else
		dev->driver->get_vblank_timestamp = NULL;
3107 3108
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;

J
Jesse Barnes 已提交
3109 3110 3111 3112 3113 3114 3115
	if (IS_VALLEYVIEW(dev)) {
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
3116
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3117
	} else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
3118
		/* Share uninstall handlers with ILK/SNB */
3119
		dev->driver->irq_handler = ivybridge_irq_handler;
3120
		dev->driver->irq_preinstall = ivybridge_irq_preinstall;
3121 3122 3123 3124
		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ivybridge_enable_vblank;
		dev->driver->disable_vblank = ivybridge_disable_vblank;
3125
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3126 3127 3128 3129 3130 3131 3132
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
3133
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3134
	} else {
C
Chris Wilson 已提交
3135 3136 3137 3138 3139
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3140 3141 3142 3143 3144
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
3145
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
3146
		} else {
3147 3148 3149 3150
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
3151
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
3152
		}
3153 3154 3155 3156
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
3157 3158 3159 3160

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3161 3162
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
3163
	unsigned long irqflags;
3164
	int i;
3165

3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
3176 3177 3178 3179

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3180 3181
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
3182
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3183
}