gadget.c 71.7 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 */

#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>

33
#include "debug.h"
34 35 36 37
#include "core.h"
#include "gadget.h"
#include "io.h"

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
/**
 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
 * @dwc: pointer to our context structure
 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
 *
 * Caller should take care of locking. This function will
 * return 0 on success or -EINVAL if wrong Test Selector
 * is passed
 */
int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
{
	u32		reg;

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_TSTCTRL_MASK;

	switch (mode) {
	case TEST_J:
	case TEST_K:
	case TEST_SE0_NAK:
	case TEST_PACKET:
	case TEST_FORCE_EN:
		reg |= mode << 1;
		break;
	default:
		return -EINVAL;
	}

	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	return 0;
}

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/**
 * dwc3_gadget_get_link_state - Gets current state of USB Link
 * @dwc: pointer to our context structure
 *
 * Caller should take care of locking. This function will
 * return the link state on success (>= 0) or -ETIMEDOUT.
 */
int dwc3_gadget_get_link_state(struct dwc3 *dwc)
{
	u32		reg;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);

	return DWC3_DSTS_USBLNKST(reg);
}

87 88 89 90 91 92
/**
 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
 * @dwc: pointer to our context structure
 * @state: the state to put link into
 *
 * Caller should take care of locking. This function will
93
 * return 0 on success or -ETIMEDOUT.
94 95 96
 */
int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
{
97
	int		retries = 10000;
98 99
	u32		reg;

100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
	/*
	 * Wait until device controller is ready. Only applies to 1.94a and
	 * later RTL.
	 */
	if (dwc->revision >= DWC3_REVISION_194A) {
		while (--retries) {
			reg = dwc3_readl(dwc->regs, DWC3_DSTS);
			if (reg & DWC3_DSTS_DCNRD)
				udelay(5);
			else
				break;
		}

		if (retries <= 0)
			return -ETIMEDOUT;
	}

117 118 119 120 121 122 123
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;

	/* set requested state */
	reg |= DWC3_DCTL_ULSTCHNGREQ(state);
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

124 125 126 127 128 129 130
	/*
	 * The following code is racy when called from dwc3_gadget_wakeup,
	 * and is not needed, at least on newer versions
	 */
	if (dwc->revision >= DWC3_REVISION_194A)
		return 0;

131
	/* wait for a change in DSTS */
132
	retries = 10000;
133 134 135 136 137 138
	while (--retries) {
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);

		if (DWC3_DSTS_USBLNKST(reg) == state)
			return 0;

139
		udelay(5);
140 141
	}

142 143
	dwc3_trace(trace_dwc3_gadget,
			"link state change request timed out");
144 145 146 147

	return -ETIMEDOUT;
}

148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
{
	dep->trb_enqueue++;
}

static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
{
	dep->trb_dequeue++;
}

static int dwc3_ep_is_last_trb(unsigned int index)
{
	return (index % DWC3_TRB_NUM) == (DWC3_TRB_NUM - 1);
}

163 164 165 166
void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
		int status)
{
	struct dwc3			*dwc = dep->dwc;
167
	int				i;
168

169
	if (req->started) {
170 171
		i = 0;
		do {
172
			dwc3_ep_inc_deq(dep);
173 174 175 176 177
			/*
			 * Skip LINK TRB. We can't use req->trb and check for
			 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
			 * just completed (not the LINK TRB).
			 */
178
			if (dwc3_ep_is_last_trb(dep->trb_dequeue) &&
179
				usb_endpoint_xfer_isoc(dep->endpoint.desc))
180
				dwc3_ep_inc_deq(dep);
181
		} while(++i < req->request.num_mapped_sgs);
182
		req->started = false;
183 184
	}
	list_del(&req->list);
185
	req->trb = NULL;
186 187 188 189

	if (req->request.status == -EINPROGRESS)
		req->request.status = status;

190 191 192 193 194
	if (dwc->ep0_bounced && dep->number == 0)
		dwc->ep0_bounced = false;
	else
		usb_gadget_unmap_request(&dwc->gadget, &req->request,
				req->direction);
195

196
	trace_dwc3_gadget_giveback(req);
197 198

	spin_unlock(&dwc->lock);
199
	usb_gadget_giveback_request(&dep->endpoint, &req->request);
200 201 202
	spin_lock(&dwc->lock);
}

203
int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
204 205 206 207
{
	u32		timeout = 500;
	u32		reg;

208
	trace_dwc3_gadget_generic_cmd(cmd, param);
209

210 211 212 213 214 215
	dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
	dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);

	do {
		reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
		if (!(reg & DWC3_DGCMD_CMDACT)) {
216 217
			dwc3_trace(trace_dwc3_gadget,
					"Command Complete --> %d",
218
					DWC3_DGCMD_STATUS(reg));
219 220
			if (DWC3_DGCMD_STATUS(reg))
				return -EINVAL;
221 222 223 224 225 226 227 228
			return 0;
		}

		/*
		 * We can't sleep here, because it's also called from
		 * interrupt context.
		 */
		timeout--;
229 230 231
		if (!timeout) {
			dwc3_trace(trace_dwc3_gadget,
					"Command Timed Out");
232
			return -ETIMEDOUT;
233
		}
234 235 236 237
		udelay(1);
	} while (1);
}

238 239
static int __dwc3_gadget_wakeup(struct dwc3 *dwc);

240 241 242 243
int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
		unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
{
	struct dwc3_ep		*dep = dwc->eps[ep];
244
	u32			timeout = 500;
245
	u32			reg;
246 247

	int			susphy = false;
248
	int			ret = -EINVAL;
249

250
	trace_dwc3_gadget_ep_cmd(dep, cmd, params);
251

252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
	/*
	 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
	 * we're issuing an endpoint command, we must check if
	 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
	 *
	 * We will also set SUSPHY bit to what it was before returning as stated
	 * by the same section on Synopsys databook.
	 */
	reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
	if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
		susphy = true;
		reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
		dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
	}

267 268 269 270 271 272 273 274 275 276 277 278 279 280
	if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
		int		needs_wakeup;

		needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
				dwc->link_state == DWC3_LINK_STATE_U2 ||
				dwc->link_state == DWC3_LINK_STATE_U3);

		if (unlikely(needs_wakeup)) {
			ret = __dwc3_gadget_wakeup(dwc);
			dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
					ret);
		}
	}

281 282 283
	dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
	dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
	dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
284 285 286 287 288

	dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
	do {
		reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
		if (!(reg & DWC3_DEPCMD_CMDACT)) {
289 290
			dwc3_trace(trace_dwc3_gadget,
					"Command Complete --> %d",
291
					DWC3_DEPCMD_STATUS(reg));
292
			if (DWC3_DEPCMD_STATUS(reg))
293 294 295
				break;
			ret = 0;
			break;
296 297 298 299 300 301 302
		}

		/*
		 * We can't sleep here, because it is also called from
		 * interrupt context.
		 */
		timeout--;
303 304 305
		if (!timeout) {
			dwc3_trace(trace_dwc3_gadget,
					"Command Timed Out");
306 307
			ret = -ETIMEDOUT;
			break;
308
		}
309

310
		udelay(1);
311
	} while (1);
312

313 314 315 316 317 318
	if (unlikely(susphy)) {
		reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
		reg |= DWC3_GUSB2PHYCFG_SUSPHY;
		dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
	}

319
	return ret;
320 321 322
}

static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
323
		struct dwc3_trb *trb)
324
{
325
	u32		offset = (char *) trb - (char *) dep->trb_pool;
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359

	return dep->trb_pool_dma + offset;
}

static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;

	if (dep->trb_pool)
		return 0;

	dep->trb_pool = dma_alloc_coherent(dwc->dev,
			sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
			&dep->trb_pool_dma, GFP_KERNEL);
	if (!dep->trb_pool) {
		dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
				dep->name);
		return -ENOMEM;
	}

	return 0;
}

static void dwc3_free_trb_pool(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;

	dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
			dep->trb_pool, dep->trb_pool_dma);

	dep->trb_pool = NULL;
	dep->trb_pool_dma = 0;
}

360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);

/**
 * dwc3_gadget_start_config - Configure EP resources
 * @dwc: pointer to our controller context structure
 * @dep: endpoint that is being enabled
 *
 * The assignment of transfer resources cannot perfectly follow the
 * data book due to the fact that the controller driver does not have
 * all knowledge of the configuration in advance. It is given this
 * information piecemeal by the composite gadget framework after every
 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
 * programming model in this scenario can cause errors. For two
 * reasons:
 *
 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
 * multiple interfaces.
 *
 * 2) The databook does not mention doing more DEPXFERCFG for new
 * endpoint on alt setting (8.1.6).
 *
 * The following simplified method is used instead:
 *
 * All hardware endpoints can be assigned a transfer resource and this
 * setting will stay persistent until either a core reset or
 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
 * do DEPXFERCFG for every hardware endpoint as well. We are
 * guaranteed that there are as many transfer resources as endpoints.
 *
 * This function is called for each endpoint when it is being enabled
 * but is triggered only when called for EP0-out, which always happens
 * first, and which should only happen in one of the above conditions.
 */
394 395 396 397
static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;
398 399 400 401 402
	int			i;
	int			ret;

	if (dep->number)
		return 0;
403 404

	memset(&params, 0x00, sizeof(params));
405
	cmd = DWC3_DEPCMD_DEPSTARTCFG;
406

407 408 409 410 411 412
	ret = dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
	if (ret)
		return ret;

	for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
		struct dwc3_ep *dep = dwc->eps[i];
413

414 415 416 417 418 419
		if (!dep)
			continue;

		ret = dwc3_gadget_set_xfer_resource(dwc, dep);
		if (ret)
			return ret;
420 421 422 423 424 425
	}

	return 0;
}

static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
426
		const struct usb_endpoint_descriptor *desc,
427
		const struct usb_ss_ep_comp_descriptor *comp_desc,
428
		bool ignore, bool restore)
429 430 431 432 433
{
	struct dwc3_gadget_ep_cmd_params params;

	memset(&params, 0x00, sizeof(params));

434
	params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
435 436 437
		| DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));

	/* Burst size is only needed in SuperSpeed mode */
438
	if (dwc->gadget.speed >= USB_SPEED_SUPER) {
439 440 441 442
		u32 burst = dep->endpoint.maxburst - 1;

		params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
	}
443

444 445 446
	if (ignore)
		params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;

447 448 449 450 451
	if (restore) {
		params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
		params.param2 |= dep->saved_state;
	}

452 453
	params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
		| DWC3_DEPCFG_XFER_NOT_READY_EN;
454

455
	if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
456 457
		params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
			| DWC3_DEPCFG_STREAM_EVENT_EN;
458 459 460
		dep->stream_capable = true;
	}

461
	if (!usb_endpoint_xfer_control(desc))
462
		params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
463 464 465 466 467 468 469

	/*
	 * We are doing 1:1 mapping for endpoints, meaning
	 * Physical Endpoints 2 maps to Logical Endpoint 2 and
	 * so on. We consider the direction bit as part of the physical
	 * endpoint number. So USB endpoint 0x81 is 0x03.
	 */
470
	params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
471 472 473 474 475 476

	/*
	 * We must use the lower 16 TX FIFOs even though
	 * HW might have more
	 */
	if (dep->direction)
477
		params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
478 479

	if (desc->bInterval) {
480
		params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
481 482 483 484 485 486 487 488 489 490 491 492 493
		dep->interval = 1 << (desc->bInterval - 1);
	}

	return dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_SETEPCONFIG, &params);
}

static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;

	memset(&params, 0x00, sizeof(params));

494
	params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
495 496 497 498 499 500 501 502 503 504 505 506 507

	return dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
}

/**
 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
 * @dep: endpoint to be initialized
 * @desc: USB Endpoint Descriptor
 *
 * Caller should take care of locking
 */
static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
508
		const struct usb_endpoint_descriptor *desc,
509
		const struct usb_ss_ep_comp_descriptor *comp_desc,
510
		bool ignore, bool restore)
511 512 513
{
	struct dwc3		*dwc = dep->dwc;
	u32			reg;
514
	int			ret;
515

516
	dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
517

518 519 520 521 522 523
	if (!(dep->flags & DWC3_EP_ENABLED)) {
		ret = dwc3_gadget_start_config(dwc, dep);
		if (ret)
			return ret;
	}

524 525
	ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
			restore);
526 527 528 529
	if (ret)
		return ret;

	if (!(dep->flags & DWC3_EP_ENABLED)) {
530 531
		struct dwc3_trb	*trb_st_hw;
		struct dwc3_trb	*trb_link;
532

533
		dep->endpoint.desc = desc;
534
		dep->comp_desc = comp_desc;
535 536 537 538 539 540 541 542
		dep->type = usb_endpoint_type(desc);
		dep->flags |= DWC3_EP_ENABLED;

		reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
		reg |= DWC3_DALEPENA_EP(dep->number);
		dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);

		if (!usb_endpoint_xfer_isoc(desc))
543
			goto out;
544

545
		/* Link TRB for ISOC. The HWO bit is never reset */
546 547
		trb_st_hw = &dep->trb_pool[0];

548
		trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
549
		memset(trb_link, 0, sizeof(*trb_link));
550

551 552 553 554
		trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
		trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
		trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
		trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
555 556
	}

557
out:
558 559
	switch (usb_endpoint_type(desc)) {
	case USB_ENDPOINT_XFER_CONTROL:
560
		/* don't change name */
561 562 563 564 565 566 567 568 569 570 571 572 573 574
		break;
	case USB_ENDPOINT_XFER_ISOC:
		strlcat(dep->name, "-isoc", sizeof(dep->name));
		break;
	case USB_ENDPOINT_XFER_BULK:
		strlcat(dep->name, "-bulk", sizeof(dep->name));
		break;
	case USB_ENDPOINT_XFER_INT:
		strlcat(dep->name, "-int", sizeof(dep->name));
		break;
	default:
		dev_err(dwc->dev, "invalid endpoint transfer type\n");
	}

575 576 577
	return 0;
}

578
static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
579
static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
580 581 582
{
	struct dwc3_request		*req;

583
	if (!list_empty(&dep->started_list)) {
584
		dwc3_stop_active_transfer(dwc, dep->number, true);
585

586
		/* - giveback all requests to gadget driver */
587 588
		while (!list_empty(&dep->started_list)) {
			req = next_request(&dep->started_list);
589 590 591

			dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
		}
592 593
	}

594 595
	while (!list_empty(&dep->pending_list)) {
		req = next_request(&dep->pending_list);
596

597
		dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
598 599 600 601 602 603 604
	}
}

/**
 * __dwc3_gadget_ep_disable - Disables a HW endpoint
 * @dep: the endpoint to disable
 *
605 606 607
 * This function also removes requests which are currently processed ny the
 * hardware and those which are not yet scheduled.
 * Caller should take care of locking.
608 609 610 611 612 613
 */
static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;
	u32			reg;

614 615
	dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);

616
	dwc3_remove_requests(dwc, dep);
617

618 619
	/* make sure HW endpoint isn't stalled */
	if (dep->flags & DWC3_EP_STALL)
620
		__dwc3_gadget_ep_set_halt(dep, 0, false);
621

622 623 624 625
	reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
	reg &= ~DWC3_DALEPENA_EP(dep->number);
	dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);

626
	dep->stream_capable = false;
627
	dep->endpoint.desc = NULL;
628
	dep->comp_desc = NULL;
629
	dep->type = 0;
630
	dep->flags = 0;
631

632 633 634 635
	snprintf(dep->name, sizeof(dep->name), "ep%d%s",
			dep->number >> 1,
			(dep->number & 1) ? "in" : "out");

636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
	return 0;
}

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
		const struct usb_endpoint_descriptor *desc)
{
	return -EINVAL;
}

static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
{
	return -EINVAL;
}

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_ep_enable(struct usb_ep *ep,
		const struct usb_endpoint_descriptor *desc)
{
	struct dwc3_ep			*dep;
	struct dwc3			*dwc;
	unsigned long			flags;
	int				ret;

	if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
		pr_debug("dwc3: invalid parameters\n");
		return -EINVAL;
	}

	if (!desc->wMaxPacketSize) {
		pr_debug("dwc3: missing wMaxPacketSize\n");
		return -EINVAL;
	}

	dep = to_dwc3_ep(ep);
	dwc = dep->dwc;

675 676 677
	if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
					"%s is already enabled\n",
					dep->name))
678 679
		return 0;

680
	spin_lock_irqsave(&dwc->lock, flags);
681
	ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_disable(struct usb_ep *ep)
{
	struct dwc3_ep			*dep;
	struct dwc3			*dwc;
	unsigned long			flags;
	int				ret;

	if (!ep) {
		pr_debug("dwc3: invalid parameters\n");
		return -EINVAL;
	}

	dep = to_dwc3_ep(ep);
	dwc = dep->dwc;

702 703 704
	if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
					"%s is already disabled\n",
					dep->name))
705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
		return 0;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep_disable(dep);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
	gfp_t gfp_flags)
{
	struct dwc3_request		*req;
	struct dwc3_ep			*dep = to_dwc3_ep(ep);

	req = kzalloc(sizeof(*req), gfp_flags);
721
	if (!req)
722 723 724 725 726
		return NULL;

	req->epnum	= dep->number;
	req->dep	= dep;

727 728
	trace_dwc3_alloc_request(req);

729 730 731 732 733 734 735 736
	return &req->request;
}

static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
		struct usb_request *request)
{
	struct dwc3_request		*req = to_dwc3_request(request);

737
	trace_dwc3_free_request(req);
738 739 740
	kfree(req);
}

741 742 743 744 745
/**
 * dwc3_prepare_one_trb - setup one TRB from one request
 * @dep: endpoint for which this request is prepared
 * @req: dwc3_request pointer
 */
746
static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
747
		struct dwc3_request *req, dma_addr_t dma,
748
		unsigned length, unsigned last, unsigned chain, unsigned node)
749
{
750
	struct dwc3_trb		*trb;
751

752
	dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
753 754 755 756
			dep->name, req, (unsigned long long) dma,
			length, last ? " last" : "",
			chain ? " chain" : "");

757

758
	trb = &dep->trb_pool[dep->trb_enqueue % DWC3_TRB_NUM];
759

760
	if (!req->trb) {
761
		dwc3_gadget_move_started_request(req);
762 763
		req->trb = trb;
		req->trb_dma = dwc3_trb_dma_offset(dep, trb);
764
		req->first_trb_index = dep->trb_enqueue % DWC3_TRB_NUM;
765
	}
766

767
	dwc3_ep_inc_enq(dep);
768
	/* Skip the LINK-TRB on ISOC */
769
	if (dwc3_ep_is_last_trb(dep->trb_enqueue) &&
770
			usb_endpoint_xfer_isoc(dep->endpoint.desc))
771
		dwc3_ep_inc_enq(dep);
772

773 774 775
	trb->size = DWC3_TRB_SIZE_LENGTH(length);
	trb->bpl = lower_32_bits(dma);
	trb->bph = upper_32_bits(dma);
776

777
	switch (usb_endpoint_type(dep->endpoint.desc)) {
778
	case USB_ENDPOINT_XFER_CONTROL:
779
		trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
780 781 782
		break;

	case USB_ENDPOINT_XFER_ISOC:
783 784 785 786
		if (!node)
			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
		else
			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
787 788 789

		/* always enable Interrupt on Missed ISOC */
		trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
790 791 792 793
		break;

	case USB_ENDPOINT_XFER_BULK:
	case USB_ENDPOINT_XFER_INT:
794
		trb->ctrl = DWC3_TRBCTL_NORMAL;
795 796 797 798 799 800 801 802 803
		break;
	default:
		/*
		 * This is only possible with faulty memory because we
		 * checked it already :)
		 */
		BUG();
	}

804 805
	/* always enable Continue on Short Packet */
	trb->ctrl |= DWC3_TRB_CTRL_CSP;
806

807 808 809 810
	if (!req->request.no_interrupt)
		trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;

	if (last)
811
		trb->ctrl |= DWC3_TRB_CTRL_LST;
812

813 814 815
	if (chain)
		trb->ctrl |= DWC3_TRB_CTRL_CHN;

816
	if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
817
		trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
818

819
	trb->ctrl |= DWC3_TRB_CTRL_HWO;
820 821

	trace_dwc3_prepare_trb(dep, trb);
822 823
}

824 825 826 827 828
/*
 * dwc3_prepare_trbs - setup TRBs from requests
 * @dep: endpoint for which requests are being prepared
 * @starting: true if the endpoint is idle and no requests are queued.
 *
829 830 831
 * The function goes through the requests list and sets up TRBs for the
 * transfers. The function returns once there are no more TRBs available or
 * it runs out of requests.
832
 */
833
static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
834
{
835
	struct dwc3_request	*req, *n;
836
	u32			trbs_left;
837
	u32			max;
838
	unsigned int		last_one = 0;
839 840 841 842

	BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);

	/* the first request must not be queued */
843
	trbs_left = (dep->trb_dequeue - dep->trb_enqueue) % DWC3_TRB_NUM;
844

845
	/* Can't wrap around on a non-isoc EP since there's no link TRB */
846
	if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
847
		max = DWC3_TRB_NUM - (dep->trb_enqueue % DWC3_TRB_NUM);
848 849 850 851
		if (trbs_left > max)
			trbs_left = max;
	}

852
	/*
853 854
	 * If busy & slot are equal than it is either full or empty. If we are
	 * starting to process requests then we are empty. Otherwise we are
855 856 857 858
	 * full and don't do anything
	 */
	if (!trbs_left) {
		if (!starting)
859
			return;
860 861 862 863 864
		trbs_left = DWC3_TRB_NUM;
		/*
		 * In case we start from scratch, we queue the ISOC requests
		 * starting from slot 1. This is done because we use ring
		 * buffer and have no LST bit to stop us. Instead, we place
865
		 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
866 867 868 869 870 871
		 * after the first request so we start at slot 1 and have
		 * 7 requests proceed before we hit the first IOC.
		 * Other transfer types don't use the ring buffer and are
		 * processed from the first TRB until the last one. Since we
		 * don't wrap around we have to start at the beginning.
		 */
872
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
873 874
			dep->trb_dequeue = 1;
			dep->trb_enqueue = 1;
875
		} else {
876 877
			dep->trb_dequeue = 0;
			dep->trb_enqueue = 0;
878 879 880 881
		}
	}

	/* The last TRB is a link TRB, not used for xfer */
882
	if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
883
		return;
884

885
	list_for_each_entry_safe(req, n, &dep->pending_list, list) {
886 887
		unsigned	length;
		dma_addr_t	dma;
888
		last_one = false;
889

890 891 892 893 894
		if (req->request.num_mapped_sgs > 0) {
			struct usb_request *request = &req->request;
			struct scatterlist *sg = request->sg;
			struct scatterlist *s;
			int		i;
895

896 897
			for_each_sg(sg, s, request->num_mapped_sgs, i) {
				unsigned chain = true;
898

899 900
				length = sg_dma_len(s);
				dma = sg_dma_address(s);
901

902 903
				if (i == (request->num_mapped_sgs - 1) ||
						sg_is_last(s)) {
904
					if (list_empty(&dep->pending_list))
905
						last_one = true;
906 907
					chain = false;
				}
908

909 910 911
				trbs_left--;
				if (!trbs_left)
					last_one = true;
912

913 914
				if (last_one)
					chain = false;
915

916
				dwc3_prepare_one_trb(dep, req, dma, length,
917
						last_one, chain, i);
918

919 920 921
				if (last_one)
					break;
			}
922 923 924

			if (last_one)
				break;
925
		} else {
926 927 928
			dma = req->request.dma;
			length = req->request.length;
			trbs_left--;
929

930 931
			if (!trbs_left)
				last_one = 1;
932

933
			/* Is this the last request? */
934
			if (list_is_last(&req->list, &dep->pending_list))
935
				last_one = 1;
936

937
			dwc3_prepare_one_trb(dep, req, dma, length,
938
					last_one, false, 0);
939

940 941
			if (last_one)
				break;
942 943 944 945 946 947 948 949 950 951 952 953 954 955
		}
	}
}

static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
		int start_new)
{
	struct dwc3_gadget_ep_cmd_params params;
	struct dwc3_request		*req;
	struct dwc3			*dwc = dep->dwc;
	int				ret;
	u32				cmd;

	if (start_new && (dep->flags & DWC3_EP_BUSY)) {
956
		dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
957 958 959 960 961 962 963 964
		return -EBUSY;
	}

	/*
	 * If we are getting here after a short-out-packet we don't enqueue any
	 * new requests as we try to set the IOC bit only on the last request.
	 */
	if (start_new) {
965
		if (list_empty(&dep->started_list))
966 967 968
			dwc3_prepare_trbs(dep, start_new);

		/* req points to the first request which will be sent */
969
		req = next_request(&dep->started_list);
970
	} else {
971 972
		dwc3_prepare_trbs(dep, start_new);

973
		/*
974
		 * req points to the first request where HWO changed from 0 to 1
975
		 */
976
		req = next_request(&dep->started_list);
977 978 979 980 981 982 983 984
	}
	if (!req) {
		dep->flags |= DWC3_EP_PENDING_REQUEST;
		return 0;
	}

	memset(&params, 0, sizeof(params));

985 986 987
	if (start_new) {
		params.param0 = upper_32_bits(req->trb_dma);
		params.param1 = lower_32_bits(req->trb_dma);
988
		cmd = DWC3_DEPCMD_STARTTRANSFER;
989
	} else {
990
		cmd = DWC3_DEPCMD_UPDATETRANSFER;
991
	}
992 993 994 995 996 997 998

	cmd |= DWC3_DEPCMD_PARAM(cmd_param);
	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
	if (ret < 0) {
		/*
		 * FIXME we need to iterate over the list of requests
		 * here and stop, unmap, free and del each of the linked
999
		 * requests instead of what we do now.
1000
		 */
1001 1002
		usb_gadget_unmap_request(&dwc->gadget, &req->request,
				req->direction);
1003 1004 1005 1006 1007
		list_del(&req->list);
		return ret;
	}

	dep->flags |= DWC3_EP_BUSY;
1008

1009
	if (start_new) {
1010
		dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
1011
				dep->number);
1012
		WARN_ON_ONCE(!dep->resource_index);
1013
	}
1014

1015 1016 1017
	return 0;
}

1018 1019 1020 1021 1022
static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
		struct dwc3_ep *dep, u32 cur_uf)
{
	u32 uf;

1023
	if (list_empty(&dep->pending_list)) {
1024 1025 1026
		dwc3_trace(trace_dwc3_gadget,
				"ISOC ep %s run out for requests",
				dep->name);
1027
		dep->flags |= DWC3_EP_PENDING_REQUEST;
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
		return;
	}

	/* 4 micro frames in the future */
	uf = cur_uf + dep->interval * 4;

	__dwc3_gadget_kick_transfer(dep, uf, 1);
}

static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
		struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
{
	u32 cur_uf, mask;

	mask = ~(dep->interval - 1);
	cur_uf = event->parameters & mask;

	__dwc3_gadget_start_isoc(dwc, dep, cur_uf);
}

1048 1049
static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
{
1050 1051 1052
	struct dwc3		*dwc = dep->dwc;
	int			ret;

1053
	if (!dep->endpoint.desc) {
1054 1055
		dwc3_trace(trace_dwc3_gadget,
				"trying to queue request %p to disabled %s\n",
1056 1057 1058 1059 1060 1061
				&req->request, dep->endpoint.name);
		return -ESHUTDOWN;
	}

	if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
				&req->request, req->dep->name)) {
1062 1063
		dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'\n",
				&req->request, req->dep->name);
1064 1065 1066
		return -EINVAL;
	}

1067 1068 1069 1070 1071
	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->direction		= dep->direction;
	req->epnum		= dep->number;

1072 1073
	trace_dwc3_ep_queue(req);

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
	/*
	 * We only add to our list of requests now and
	 * start consuming the list once we get XferNotReady
	 * IRQ.
	 *
	 * That way, we avoid doing anything that we don't need
	 * to do now and defer it until the point we receive a
	 * particular token from the Host side.
	 *
	 * This will also avoid Host cancelling URBs due to too
1084
	 * many NAKs.
1085
	 */
1086 1087 1088 1089 1090
	ret = usb_gadget_map_request(&dwc->gadget, &req->request,
			dep->direction);
	if (ret)
		return ret;

1091
	list_add_tail(&req->list, &dep->pending_list);
1092

1093 1094 1095 1096 1097 1098 1099 1100
	/*
	 * If there are no pending requests and the endpoint isn't already
	 * busy, we will just start the request straight away.
	 *
	 * This will save one IRQ (XFER_NOT_READY) and possibly make it a
	 * little bit faster.
	 */
	if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1101
			!usb_endpoint_xfer_int(dep->endpoint.desc) &&
1102 1103
			!(dep->flags & DWC3_EP_BUSY)) {
		ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1104
		goto out;
1105 1106
	}

1107
	/*
1108
	 * There are a few special cases:
1109
	 *
1110 1111 1112 1113 1114 1115
	 * 1. XferNotReady with empty list of requests. We need to kick the
	 *    transfer here in that situation, otherwise we will be NAKing
	 *    forever. If we get XferNotReady before gadget driver has a
	 *    chance to queue a request, we will ACK the IRQ but won't be
	 *    able to receive the data until the next request is queued.
	 *    The following code is handling exactly that.
1116 1117 1118
	 *
	 */
	if (dep->flags & DWC3_EP_PENDING_REQUEST) {
1119 1120 1121 1122 1123 1124 1125
		/*
		 * If xfernotready is already elapsed and it is a case
		 * of isoc transfer, then issue END TRANSFER, so that
		 * you can receive xfernotready again and can have
		 * notion of current microframe.
		 */
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1126
			if (list_empty(&dep->started_list)) {
1127
				dwc3_stop_active_transfer(dwc, dep->number, true);
1128 1129
				dep->flags = DWC3_EP_ENABLED;
			}
1130 1131 1132
			return 0;
		}

1133
		ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1134 1135 1136
		if (!ret)
			dep->flags &= ~DWC3_EP_PENDING_REQUEST;

1137
		goto out;
1138
	}
1139

1140 1141 1142 1143 1144 1145
	/*
	 * 2. XferInProgress on Isoc EP with an active transfer. We need to
	 *    kick the transfer here after queuing a request, otherwise the
	 *    core may not see the modified TRB(s).
	 */
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1146 1147
			(dep->flags & DWC3_EP_BUSY) &&
			!(dep->flags & DWC3_EP_MISSED_ISOC)) {
1148 1149
		WARN_ON_ONCE(!dep->resource_index);
		ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
1150
				false);
1151
		goto out;
1152
	}
1153

1154 1155 1156 1157 1158
	/*
	 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
	 * right away, otherwise host will not know we have streams to be
	 * handled.
	 */
1159
	if (dep->stream_capable)
1160 1161
		ret = __dwc3_gadget_kick_transfer(dep, 0, true);

1162 1163
out:
	if (ret && ret != -EBUSY)
1164 1165
		dwc3_trace(trace_dwc3_gadget,
				"%s: failed to kick transfers\n",
1166 1167 1168 1169 1170
				dep->name);
	if (ret == -EBUSY)
		ret = 0;

	return ret;
1171 1172
}

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
		struct usb_request *request)
{
	dwc3_gadget_ep_free_request(ep, request);
}

static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_request		*req;
	struct usb_request		*request;
	struct usb_ep			*ep = &dep->endpoint;

	dwc3_trace(trace_dwc3_gadget, "queueing ZLP\n");
	request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
	if (!request)
		return -ENOMEM;

	request->length = 0;
	request->buf = dwc->zlp_buf;
	request->complete = __dwc3_gadget_ep_zlp_complete;

	req = to_dwc3_request(request);

	return __dwc3_gadget_ep_queue(dep, req);
}

1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
	gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

1210
	spin_lock_irqsave(&dwc->lock, flags);
1211
	ret = __dwc3_gadget_ep_queue(dep, req);
1212 1213 1214 1215 1216 1217 1218

	/*
	 * Okay, here's the thing, if gadget driver has requested for a ZLP by
	 * setting request->zero, instead of doing magic, we will just queue an
	 * extra usb_request ourselves so that it gets handled the same way as
	 * any other request.
	 */
1219 1220
	if (ret == 0 && request->zero && request->length &&
	    (request->length % ep->maxpacket == 0))
1221 1222
		ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);

1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
		struct usb_request *request)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_request		*r = NULL;

	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;
	int				ret = 0;

1240 1241
	trace_dwc3_ep_dequeue(req);

1242 1243
	spin_lock_irqsave(&dwc->lock, flags);

1244
	list_for_each_entry(r, &dep->pending_list, list) {
1245 1246 1247 1248 1249
		if (r == req)
			break;
	}

	if (r != req) {
1250
		list_for_each_entry(r, &dep->started_list, list) {
1251 1252 1253 1254 1255
			if (r == req)
				break;
		}
		if (r == req) {
			/* wait until it is processed */
1256
			dwc3_stop_active_transfer(dwc, dep->number, true);
1257
			goto out1;
1258 1259 1260 1261 1262 1263 1264
		}
		dev_err(dwc->dev, "request %p was not queued to %s\n",
				request, ep->name);
		ret = -EINVAL;
		goto out0;
	}

1265
out1:
1266 1267 1268 1269 1270 1271 1272 1273 1274
	/* giveback the request */
	dwc3_gadget_giveback(dep, req, -ECONNRESET);

out0:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

1275
int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
1276 1277 1278 1279 1280
{
	struct dwc3_gadget_ep_cmd_params	params;
	struct dwc3				*dwc = dep->dwc;
	int					ret;

1281 1282 1283 1284 1285
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
		dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
		return -EINVAL;
	}

1286 1287 1288
	memset(&params, 0x00, sizeof(params));

	if (value) {
1289
		if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
1290 1291
				(!list_empty(&dep->started_list) ||
				 !list_empty(&dep->pending_list)))) {
1292 1293
			dwc3_trace(trace_dwc3_gadget,
					"%s: pending request, cannot halt\n",
1294 1295 1296 1297
					dep->name);
			return -EAGAIN;
		}

1298 1299 1300
		ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_SETSTALL, &params);
		if (ret)
1301
			dev_err(dwc->dev, "failed to set STALL on %s\n",
1302 1303 1304 1305 1306 1307 1308
					dep->name);
		else
			dep->flags |= DWC3_EP_STALL;
	} else {
		ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_CLEARSTALL, &params);
		if (ret)
1309
			dev_err(dwc->dev, "failed to clear STALL on %s\n",
1310 1311
					dep->name);
		else
1312
			dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1313
	}
1314

1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
	return ret;
}

static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
1328
	ret = __dwc3_gadget_ep_set_halt(dep, value, false);
1329 1330 1331 1332 1333 1334 1335 1336
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
1337 1338
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
1339
	int				ret;
1340

1341
	spin_lock_irqsave(&dwc->lock, flags);
1342 1343
	dep->flags |= DWC3_EP_WEDGE;

1344
	if (dep->number == 0 || dep->number == 1)
1345
		ret = __dwc3_gadget_ep0_set_halt(ep, 1);
1346
	else
1347
		ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
1348 1349 1350
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
}

/* -------------------------------------------------------------------------- */

static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
	.bLength	= USB_DT_ENDPOINT_SIZE,
	.bDescriptorType = USB_DT_ENDPOINT,
	.bmAttributes	= USB_ENDPOINT_XFER_CONTROL,
};

static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
	.enable		= dwc3_gadget_ep0_enable,
	.disable	= dwc3_gadget_ep0_disable,
	.alloc_request	= dwc3_gadget_ep_alloc_request,
	.free_request	= dwc3_gadget_ep_free_request,
	.queue		= dwc3_gadget_ep0_queue,
	.dequeue	= dwc3_gadget_ep_dequeue,
1368
	.set_halt	= dwc3_gadget_ep0_set_halt,
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
	.set_wedge	= dwc3_gadget_ep_set_wedge,
};

static const struct usb_ep_ops dwc3_gadget_ep_ops = {
	.enable		= dwc3_gadget_ep_enable,
	.disable	= dwc3_gadget_ep_disable,
	.alloc_request	= dwc3_gadget_ep_alloc_request,
	.free_request	= dwc3_gadget_ep_free_request,
	.queue		= dwc3_gadget_ep_queue,
	.dequeue	= dwc3_gadget_ep_dequeue,
	.set_halt	= dwc3_gadget_ep_set_halt,
	.set_wedge	= dwc3_gadget_ep_set_wedge,
};

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_get_frame(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	u32			reg;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
	return DWC3_DSTS_SOFFN(reg);
}

1394
static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
1395 1396 1397
{
	unsigned long		timeout;

1398
	int			ret;
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
	u32			reg;

	u8			link_state;
	u8			speed;

	/*
	 * According to the Databook Remote wakeup request should
	 * be issued only when the device is in early suspend state.
	 *
	 * We can check that via USB Link State bits in DSTS register.
	 */
	reg = dwc3_readl(dwc->regs, DWC3_DSTS);

	speed = reg & DWC3_DSTS_CONNECTSPD;
1413 1414
	if ((speed == DWC3_DSTS_SUPERSPEED) ||
	    (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
1415
		dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed\n");
1416
		return -EINVAL;
1417 1418 1419 1420 1421 1422 1423 1424 1425
	}

	link_state = DWC3_DSTS_USBLNKST(reg);

	switch (link_state) {
	case DWC3_LINK_STATE_RX_DET:	/* in HS, means Early Suspend */
	case DWC3_LINK_STATE_U3:	/* in HS, means SUSPEND */
		break;
	default:
1426 1427 1428
		dwc3_trace(trace_dwc3_gadget,
				"can't wakeup from '%s'\n",
				dwc3_gadget_link_string(link_state));
1429
		return -EINVAL;
1430 1431
	}

1432 1433 1434
	ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
	if (ret < 0) {
		dev_err(dwc->dev, "failed to put link in Recovery\n");
1435
		return ret;
1436
	}
1437

1438 1439 1440
	/* Recent versions do this automatically */
	if (dwc->revision < DWC3_REVISION_194A) {
		/* write zeroes to Link Change Request */
1441
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1442 1443 1444
		reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	}
1445

1446
	/* poll until Link State changes to ON */
1447 1448
	timeout = jiffies + msecs_to_jiffies(100);

1449
	while (!time_after(jiffies, timeout)) {
1450 1451 1452 1453 1454 1455 1456 1457 1458
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);

		/* in HS, means ON */
		if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
			break;
	}

	if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
		dev_err(dwc->dev, "failed to send remote wakeup\n");
1459
		return -EINVAL;
1460 1461
	}

1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
	return 0;
}

static int dwc3_gadget_wakeup(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
	int			ret;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_wakeup(dwc);
1473 1474 1475 1476 1477 1478 1479 1480 1481
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
		int is_selfpowered)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
1482
	unsigned long		flags;
1483

1484
	spin_lock_irqsave(&dwc->lock, flags);
1485
	g->is_selfpowered = !!is_selfpowered;
1486
	spin_unlock_irqrestore(&dwc->lock, flags);
1487 1488 1489 1490

	return 0;
}

1491
static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
1492 1493
{
	u32			reg;
1494
	u32			timeout = 500;
1495 1496

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1497
	if (is_on) {
1498 1499 1500 1501 1502 1503 1504 1505
		if (dwc->revision <= DWC3_REVISION_187A) {
			reg &= ~DWC3_DCTL_TRGTULST_MASK;
			reg |= DWC3_DCTL_TRGTULST_RX_DET;
		}

		if (dwc->revision >= DWC3_REVISION_194A)
			reg &= ~DWC3_DCTL_KEEP_CONNECT;
		reg |= DWC3_DCTL_RUN_STOP;
1506 1507 1508 1509

		if (dwc->has_hibernation)
			reg |= DWC3_DCTL_KEEP_CONNECT;

1510
		dwc->pullups_connected = true;
1511
	} else {
1512
		reg &= ~DWC3_DCTL_RUN_STOP;
1513 1514 1515 1516

		if (dwc->has_hibernation && !suspend)
			reg &= ~DWC3_DCTL_KEEP_CONNECT;

1517
		dwc->pullups_connected = false;
1518
	}
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532

	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	do {
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);
		if (is_on) {
			if (!(reg & DWC3_DSTS_DEVCTRLHLT))
				break;
		} else {
			if (reg & DWC3_DSTS_DEVCTRLHLT)
				break;
		}
		timeout--;
		if (!timeout)
1533
			return -ETIMEDOUT;
1534
		udelay(1);
1535 1536
	} while (1);

1537
	dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
1538 1539 1540
			dwc->gadget_driver
			? dwc->gadget_driver->function : "no-function",
			is_on ? "connect" : "disconnect");
1541 1542

	return 0;
1543 1544 1545 1546 1547 1548
}

static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
1549
	int			ret;
1550 1551 1552 1553

	is_on = !!is_on;

	spin_lock_irqsave(&dwc->lock, flags);
1554
	ret = dwc3_gadget_run_stop(dwc, is_on, false);
1555 1556
	spin_unlock_irqrestore(&dwc->lock, flags);

1557
	return ret;
1558 1559
}

1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
{
	u32			reg;

	/* Enable all but Start and End of Frame IRQs */
	reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
			DWC3_DEVTEN_EVNTOVERFLOWEN |
			DWC3_DEVTEN_CMDCMPLTEN |
			DWC3_DEVTEN_ERRTICERREN |
			DWC3_DEVTEN_WKUPEVTEN |
			DWC3_DEVTEN_ULSTCNGEN |
			DWC3_DEVTEN_CONNECTDONEEN |
			DWC3_DEVTEN_USBRSTEN |
			DWC3_DEVTEN_DISCONNEVTEN);

	dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
}

static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
{
	/* mask all interrupts */
	dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
}

static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
1585
static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
1586

1587 1588 1589 1590 1591 1592 1593
static int dwc3_gadget_start(struct usb_gadget *g,
		struct usb_gadget_driver *driver)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	struct dwc3_ep		*dep;
	unsigned long		flags;
	int			ret = 0;
1594
	int			irq;
1595 1596
	u32			reg;

1597 1598
	irq = platform_get_irq(to_platform_device(dwc->dev), 0);
	ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1599
			IRQF_SHARED, "dwc3", dwc->ev_buf);
1600 1601 1602 1603 1604 1605
	if (ret) {
		dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
				irq, ret);
		goto err0;
	}

1606 1607 1608 1609 1610 1611 1612
	spin_lock_irqsave(&dwc->lock, flags);

	if (dwc->gadget_driver) {
		dev_err(dwc->dev, "%s is already bound to %s\n",
				dwc->gadget.name,
				dwc->gadget_driver->driver.name);
		ret = -EBUSY;
1613
		goto err1;
1614 1615 1616 1617 1618 1619
	}

	dwc->gadget_driver	= driver;

	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_SPEED_MASK);
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633

	/**
	 * WORKAROUND: DWC3 revision < 2.20a have an issue
	 * which would cause metastability state on Run/Stop
	 * bit if we try to force the IP to USB2-only mode.
	 *
	 * Because of that, we cannot configure the IP to any
	 * speed other than the SuperSpeed
	 *
	 * Refers to:
	 *
	 * STAR#9000525659: Clock Domain Crossing on DCTL in
	 * USB 2.0 Mode
	 */
1634
	if (dwc->revision < DWC3_REVISION_220A) {
1635
		reg |= DWC3_DCFG_SUPERSPEED;
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	} else {
		switch (dwc->maximum_speed) {
		case USB_SPEED_LOW:
			reg |= DWC3_DSTS_LOWSPEED;
			break;
		case USB_SPEED_FULL:
			reg |= DWC3_DSTS_FULLSPEED1;
			break;
		case USB_SPEED_HIGH:
			reg |= DWC3_DSTS_HIGHSPEED;
			break;
J
John Youn 已提交
1647 1648 1649
		case USB_SPEED_SUPER_PLUS:
			reg |= DWC3_DSTS_SUPERSPEED_PLUS;
			break;
1650
		default:
1651 1652 1653 1654 1655 1656
			dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
				dwc->maximum_speed);
			/* fall through */
		case USB_SPEED_SUPER:
			reg |= DWC3_DCFG_SUPERSPEED;
			break;
1657 1658
		}
	}
1659 1660 1661 1662 1663 1664
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);

	/* Start with SuperSpeed Default */
	dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);

	dep = dwc->eps[0];
1665 1666
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
1667 1668
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1669
		goto err2;
1670 1671 1672
	}

	dep = dwc->eps[1];
1673 1674
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
1675 1676
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1677
		goto err3;
1678 1679 1680
	}

	/* begin to receive SETUP packets */
1681
	dwc->ep0state = EP0_SETUP_PHASE;
1682 1683
	dwc3_ep0_out_start(dwc);

1684 1685
	dwc3_gadget_enable_irq(dwc);

1686 1687 1688 1689
	spin_unlock_irqrestore(&dwc->lock, flags);

	return 0;

1690
err3:
1691 1692
	__dwc3_gadget_ep_disable(dwc->eps[0]);

1693
err2:
1694
	dwc->gadget_driver = NULL;
1695 1696

err1:
1697 1698
	spin_unlock_irqrestore(&dwc->lock, flags);

1699
	free_irq(irq, dwc->ev_buf);
1700 1701

err0:
1702 1703 1704
	return ret;
}

1705
static int dwc3_gadget_stop(struct usb_gadget *g)
1706 1707 1708
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
1709
	int			irq;
1710 1711 1712

	spin_lock_irqsave(&dwc->lock, flags);

1713
	dwc3_gadget_disable_irq(dwc);
1714 1715 1716 1717 1718 1719 1720
	__dwc3_gadget_ep_disable(dwc->eps[0]);
	__dwc3_gadget_ep_disable(dwc->eps[1]);

	dwc->gadget_driver	= NULL;

	spin_unlock_irqrestore(&dwc->lock, flags);

1721
	irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1722
	free_irq(irq, dwc->ev_buf);
1723

1724 1725
	return 0;
}
1726

1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
static const struct usb_gadget_ops dwc3_gadget_ops = {
	.get_frame		= dwc3_gadget_get_frame,
	.wakeup			= dwc3_gadget_wakeup,
	.set_selfpowered	= dwc3_gadget_set_selfpowered,
	.pullup			= dwc3_gadget_pullup,
	.udc_start		= dwc3_gadget_start,
	.udc_stop		= dwc3_gadget_stop,
};

/* -------------------------------------------------------------------------- */

1738 1739
static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
		u8 num, u32 direction)
1740 1741
{
	struct dwc3_ep			*dep;
1742
	u8				i;
1743

1744 1745
	for (i = 0; i < num; i++) {
		u8 epnum = (i << 1) | (!!direction);
1746 1747

		dep = kzalloc(sizeof(*dep), GFP_KERNEL);
1748
		if (!dep)
1749 1750 1751 1752
			return -ENOMEM;

		dep->dwc = dwc;
		dep->number = epnum;
1753
		dep->direction = !!direction;
1754 1755 1756 1757
		dwc->eps[epnum] = dep;

		snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
				(epnum & 1) ? "in" : "out");
1758

1759 1760
		dep->endpoint.name = dep->name;

1761
		dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
1762

1763
		if (epnum == 0 || epnum == 1) {
1764
			usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
1765
			dep->endpoint.maxburst = 1;
1766 1767 1768 1769 1770 1771
			dep->endpoint.ops = &dwc3_gadget_ep0_ops;
			if (!epnum)
				dwc->gadget.ep0 = &dep->endpoint;
		} else {
			int		ret;

1772
			usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
1773
			dep->endpoint.max_streams = 15;
1774 1775 1776 1777 1778
			dep->endpoint.ops = &dwc3_gadget_ep_ops;
			list_add_tail(&dep->endpoint.ep_list,
					&dwc->gadget.ep_list);

			ret = dwc3_alloc_trb_pool(dep);
1779
			if (ret)
1780 1781
				return ret;
		}
1782

1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
		if (epnum == 0 || epnum == 1) {
			dep->endpoint.caps.type_control = true;
		} else {
			dep->endpoint.caps.type_iso = true;
			dep->endpoint.caps.type_bulk = true;
			dep->endpoint.caps.type_int = true;
		}

		dep->endpoint.caps.dir_in = !!direction;
		dep->endpoint.caps.dir_out = !direction;

1794 1795
		INIT_LIST_HEAD(&dep->pending_list);
		INIT_LIST_HEAD(&dep->started_list);
1796 1797 1798 1799 1800
	}

	return 0;
}

1801 1802 1803 1804 1805 1806 1807 1808
static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
{
	int				ret;

	INIT_LIST_HEAD(&dwc->gadget.ep_list);

	ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
	if (ret < 0) {
1809 1810
		dwc3_trace(trace_dwc3_gadget,
				"failed to allocate OUT endpoints");
1811 1812 1813 1814 1815
		return ret;
	}

	ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
	if (ret < 0) {
1816 1817
		dwc3_trace(trace_dwc3_gadget,
				"failed to allocate IN endpoints");
1818 1819 1820 1821 1822 1823
		return ret;
	}

	return 0;
}

1824 1825 1826 1827 1828 1829 1830
static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
{
	struct dwc3_ep			*dep;
	u8				epnum;

	for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		dep = dwc->eps[epnum];
1831 1832
		if (!dep)
			continue;
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
		/*
		 * Physical endpoints 0 and 1 are special; they form the
		 * bi-directional USB endpoint 0.
		 *
		 * For those two physical endpoints, we don't allocate a TRB
		 * pool nor do we add them the endpoints list. Due to that, we
		 * shouldn't do these two operations otherwise we would end up
		 * with all sorts of bugs when removing dwc3.ko.
		 */
		if (epnum != 0 && epnum != 1) {
			dwc3_free_trb_pool(dep);
1844
			list_del(&dep->endpoint.ep_list);
1845
		}
1846 1847 1848 1849 1850 1851

		kfree(dep);
	}
}

/* -------------------------------------------------------------------------- */
1852

1853 1854
static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
		struct dwc3_request *req, struct dwc3_trb *trb,
1855 1856 1857 1858
		const struct dwc3_event_depevt *event, int status)
{
	unsigned int		count;
	unsigned int		s_pkt = 0;
1859
	unsigned int		trb_status;
1860

1861 1862
	trace_dwc3_complete_trb(dep, trb);

1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879
	if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
		/*
		 * We continue despite the error. There is not much we
		 * can do. If we don't clean it up we loop forever. If
		 * we skip the TRB then it gets overwritten after a
		 * while since we use them in a ring buffer. A BUG()
		 * would help. Lets hope that if this occurs, someone
		 * fixes the root cause instead of looking away :)
		 */
		dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
				dep->name, trb);
	count = trb->size & DWC3_TRB_SIZE_MASK;

	if (dep->direction) {
		if (count) {
			trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
			if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
1880 1881
				dwc3_trace(trace_dwc3_gadget,
						"%s: incomplete IN transfer\n",
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
						dep->name);
				/*
				 * If missed isoc occurred and there is
				 * no request queued then issue END
				 * TRANSFER, so that core generates
				 * next xfernotready and we will issue
				 * a fresh START TRANSFER.
				 * If there are still queued request
				 * then wait, do not issue either END
				 * or UPDATE TRANSFER, just attach next
1892
				 * request in pending_list during
1893 1894 1895
				 * giveback.If any future queued request
				 * is successfully transferred then we
				 * will issue UPDATE TRANSFER for all
1896
				 * request in the pending_list.
1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
				 */
				dep->flags |= DWC3_EP_MISSED_ISOC;
			} else {
				dev_err(dwc->dev, "incomplete IN transfer %s\n",
						dep->name);
				status = -ECONNRESET;
			}
		} else {
			dep->flags &= ~DWC3_EP_MISSED_ISOC;
		}
	} else {
		if (count && (event->status & DEPEVT_STATUS_SHORT))
			s_pkt = 1;
	}

	/*
	 * We assume here we will always receive the entire data block
	 * which we should receive. Meaning, if we program RX to
	 * receive 4K but we receive only 2K, we assume that's all we
	 * should receive and we simply bounce the request back to the
	 * gadget driver for further processing.
	 */
	req->request.actual += req->request.length - count;
	if (s_pkt)
		return 1;
	if ((event->status & DEPEVT_STATUS_LST) &&
			(trb->ctrl & (DWC3_TRB_CTRL_LST |
				DWC3_TRB_CTRL_HWO)))
		return 1;
	if ((event->status & DEPEVT_STATUS_IOC) &&
			(trb->ctrl & DWC3_TRB_CTRL_IOC))
		return 1;
	return 0;
}

static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
		const struct dwc3_event_depevt *event, int status)
{
	struct dwc3_request	*req;
	struct dwc3_trb		*trb;
	unsigned int		slot;
	unsigned int		i;
	int			ret;

1941
	do {
1942
		req = next_request(&dep->started_list);
1943
		if (WARN_ON_ONCE(!req))
1944
			return 1;
1945

1946 1947
		i = 0;
		do {
1948
			slot = req->first_trb_index + i;
1949
			if ((slot == DWC3_TRB_NUM - 1) &&
1950
				usb_endpoint_xfer_isoc(dep->endpoint.desc))
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
				slot++;
			slot %= DWC3_TRB_NUM;
			trb = &dep->trb_pool[slot];

			ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
					event, status);
			if (ret)
				break;
		} while (++i < req->request.num_mapped_sgs);

		dwc3_gadget_giveback(dep, req, status);
1962 1963

		if (ret)
1964
			break;
1965
	} while (1);
1966

1967
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1968 1969
			list_empty(&dep->started_list)) {
		if (list_empty(&dep->pending_list)) {
1970 1971 1972 1973 1974 1975 1976 1977
			/*
			 * If there is no entry in request list then do
			 * not issue END TRANSFER now. Just set PENDING
			 * flag, so that END TRANSFER is issued when an
			 * entry is added into request list.
			 */
			dep->flags = DWC3_EP_PENDING_REQUEST;
		} else {
1978
			dwc3_stop_active_transfer(dwc, dep->number, true);
1979 1980
			dep->flags = DWC3_EP_ENABLED;
		}
1981 1982 1983
		return 1;
	}

1984 1985 1986 1987
	return 1;
}

static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
1988
		struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1989 1990 1991
{
	unsigned		status = 0;
	int			clean_busy;
1992 1993 1994
	u32			is_xfer_complete;

	is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
1995 1996 1997 1998

	if (event->status & DEPEVT_STATUS_BUSERR)
		status = -ECONNRESET;

1999
	clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
2000 2001
	if (clean_busy && (is_xfer_complete ||
				usb_endpoint_xfer_isoc(dep->endpoint.desc)))
2002
		dep->flags &= ~DWC3_EP_BUSY;
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012

	/*
	 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
	 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
	 */
	if (dwc->revision < DWC3_REVISION_183A) {
		u32		reg;
		int		i;

		for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
2013
			dep = dwc->eps[i];
2014 2015 2016 2017

			if (!(dep->flags & DWC3_EP_ENABLED))
				continue;

2018
			if (!list_empty(&dep->started_list))
2019 2020 2021 2022 2023 2024 2025 2026 2027
				return;
		}

		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg |= dwc->u1u2;
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);

		dwc->u1u2 = 0;
	}
2028

2029
	if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2030 2031
		int ret;

2032
		ret = __dwc3_gadget_kick_transfer(dep, 0, is_xfer_complete);
2033 2034 2035
		if (!ret || ret == -EBUSY)
			return;
	}
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
}

static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep;
	u8			epnum = event->endpoint_number;

	dep = dwc->eps[epnum];

2046 2047 2048
	if (!(dep->flags & DWC3_EP_ENABLED))
		return;

2049 2050 2051 2052 2053 2054 2055
	if (epnum == 0 || epnum == 1) {
		dwc3_ep0_interrupt(dwc, event);
		return;
	}

	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
2056
		dep->resource_index = 0;
2057

2058
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2059 2060
			dwc3_trace(trace_dwc3_gadget,
					"%s is an Isochronous endpoint\n",
2061 2062 2063 2064
					dep->name);
			return;
		}

2065
		dwc3_endpoint_transfer_complete(dwc, dep, event);
2066 2067
		break;
	case DWC3_DEPEVT_XFERINPROGRESS:
2068
		dwc3_endpoint_transfer_complete(dwc, dep, event);
2069 2070
		break;
	case DWC3_DEPEVT_XFERNOTREADY:
2071
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2072 2073
			dwc3_gadget_start_isoc(dwc, dep, event);
		} else {
2074
			int active;
2075 2076
			int ret;

2077 2078
			active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;

2079
			dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
2080
					dep->name, active ? "Transfer Active"
2081 2082
					: "Transfer Not Active");

2083
			ret = __dwc3_gadget_kick_transfer(dep, 0, !active);
2084 2085 2086
			if (!ret || ret == -EBUSY)
				return;

2087 2088
			dwc3_trace(trace_dwc3_gadget,
					"%s: failed to kick transfers\n",
2089 2090 2091
					dep->name);
		}

2092 2093
		break;
	case DWC3_DEPEVT_STREAMEVT:
2094
		if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
2095 2096 2097 2098 2099 2100 2101
			dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
					dep->name);
			return;
		}

		switch (event->status) {
		case DEPEVT_STREAMEVT_FOUND:
2102 2103
			dwc3_trace(trace_dwc3_gadget,
					"Stream %d found and started",
2104 2105 2106 2107 2108 2109
					event->parameters);

			break;
		case DEPEVT_STREAMEVT_NOTFOUND:
			/* FALLTHROUGH */
		default:
2110 2111
			dwc3_trace(trace_dwc3_gadget,
					"unable to find suitable stream\n");
2112
		}
2113 2114
		break;
	case DWC3_DEPEVT_RXTXFIFOEVT:
2115
		dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun\n", dep->name);
2116 2117
		break;
	case DWC3_DEPEVT_EPCMDCMPLT:
2118
		dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
		break;
	}
}

static void dwc3_disconnect_gadget(struct dwc3 *dwc)
{
	if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->disconnect(&dwc->gadget);
		spin_lock(&dwc->lock);
	}
}

2132 2133
static void dwc3_suspend_gadget(struct dwc3 *dwc)
{
2134
	if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
2135 2136 2137 2138 2139 2140 2141 2142
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->suspend(&dwc->gadget);
		spin_lock(&dwc->lock);
	}
}

static void dwc3_resume_gadget(struct dwc3 *dwc)
{
2143
	if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2144 2145
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->resume(&dwc->gadget);
2146
		spin_lock(&dwc->lock);
2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
	}
}

static void dwc3_reset_gadget(struct dwc3 *dwc)
{
	if (!dwc->gadget_driver)
		return;

	if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
		spin_unlock(&dwc->lock);
		usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
2158 2159 2160 2161
		spin_lock(&dwc->lock);
	}
}

2162
static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
2163 2164 2165 2166 2167 2168 2169 2170
{
	struct dwc3_ep *dep;
	struct dwc3_gadget_ep_cmd_params params;
	u32 cmd;
	int ret;

	dep = dwc->eps[epnum];

2171
	if (!dep->resource_index)
2172 2173
		return;

2174 2175 2176 2177 2178 2179 2180 2181 2182
	/*
	 * NOTICE: We are violating what the Databook says about the
	 * EndTransfer command. Ideally we would _always_ wait for the
	 * EndTransfer Command Completion IRQ, but that's causing too
	 * much trouble synchronizing between us and gadget driver.
	 *
	 * We have discussed this with the IP Provider and it was
	 * suggested to giveback all requests here, but give HW some
	 * extra time to synchronize with the interconnect. We're using
2183
	 * an arbitrary 100us delay for that.
2184 2185 2186 2187 2188 2189 2190 2191 2192
	 *
	 * Note also that a similar handling was tested by Synopsys
	 * (thanks a lot Paul) and nothing bad has come out of it.
	 * In short, what we're doing is:
	 *
	 * - Issue EndTransfer WITH CMDIOC bit set
	 * - Wait 100us
	 */

2193
	cmd = DWC3_DEPCMD_ENDTRANSFER;
2194 2195
	cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
	cmd |= DWC3_DEPCMD_CMDIOC;
2196
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
2197 2198 2199
	memset(&params, 0, sizeof(params));
	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
	WARN_ON_ONCE(ret);
2200
	dep->resource_index = 0;
2201
	dep->flags &= ~DWC3_EP_BUSY;
2202
	udelay(100);
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212
}

static void dwc3_stop_active_transfers(struct dwc3 *dwc)
{
	u32 epnum;

	for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		struct dwc3_ep *dep;

		dep = dwc->eps[epnum];
2213 2214 2215
		if (!dep)
			continue;

2216 2217 2218
		if (!(dep->flags & DWC3_EP_ENABLED))
			continue;

2219
		dwc3_remove_requests(dwc, dep);
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
	}
}

static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
{
	u32 epnum;

	for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		struct dwc3_ep *dep;
		struct dwc3_gadget_ep_cmd_params params;
		int ret;

		dep = dwc->eps[epnum];
2233 2234
		if (!dep)
			continue;
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249

		if (!(dep->flags & DWC3_EP_STALL))
			continue;

		dep->flags &= ~DWC3_EP_STALL;

		memset(&params, 0, sizeof(params));
		ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
				DWC3_DEPCMD_CLEARSTALL, &params);
		WARN_ON_ONCE(ret);
	}
}

static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
{
2250 2251
	int			reg;

2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_INITU1ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	reg &= ~DWC3_DCTL_INITU2ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	dwc3_disconnect_gadget(dwc);

	dwc->gadget.speed = USB_SPEED_UNKNOWN;
2262
	dwc->setup_packet_pending = false;
2263
	usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
2264 2265 2266 2267 2268 2269
}

static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
{
	u32			reg;

2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
	/*
	 * WORKAROUND: DWC3 revisions <1.88a have an issue which
	 * would cause a missing Disconnect Event if there's a
	 * pending Setup Packet in the FIFO.
	 *
	 * There's no suggested workaround on the official Bug
	 * report, which states that "unless the driver/application
	 * is doing any special handling of a disconnect event,
	 * there is no functional issue".
	 *
	 * Unfortunately, it turns out that we _do_ some special
	 * handling of a disconnect event, namely complete all
	 * pending transfers, notify gadget driver of the
	 * disconnection, and so on.
	 *
	 * Our suggested workaround is to follow the Disconnect
	 * Event steps here, instead, based on a setup_packet_pending
2287 2288
	 * flag. Such flag gets set whenever we have a SETUP_PENDING
	 * status for EP0 TRBs and gets cleared on XferComplete for the
2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
	 * same endpoint.
	 *
	 * Refers to:
	 *
	 * STAR#9000466709: RTL: Device : Disconnect event not
	 * generated if setup packet pending in FIFO
	 */
	if (dwc->revision < DWC3_REVISION_188A) {
		if (dwc->setup_packet_pending)
			dwc3_gadget_disconnect_interrupt(dwc);
	}

2301
	dwc3_reset_gadget(dwc);
2302 2303 2304 2305

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_TSTCTRL_MASK;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2306
	dwc->test_mode = false;
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326

	dwc3_stop_active_transfers(dwc);
	dwc3_clear_stall_all_ep(dwc);

	/* Reset device address to zero */
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
}

static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
{
	u32 reg;
	u32 usb30_clock = DWC3_GCTL_CLK_BUS;

	/*
	 * We change the clock only at SS but I dunno why I would want to do
	 * this. Maybe it becomes part of the power saving plan.
	 */

2327 2328
	if ((speed != DWC3_DSTS_SUPERSPEED) &&
	    (speed != DWC3_DSTS_SUPERSPEED_PLUS))
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
		return;

	/*
	 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
	 * each time on Connect Done.
	 */
	if (!usb30_clock)
		return;

	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
	reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
	dwc3_writel(dwc->regs, DWC3_GCTL, reg);
}

static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
{
	struct dwc3_ep		*dep;
	int			ret;
	u32			reg;
	u8			speed;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
	speed = reg & DWC3_DSTS_CONNECTSPD;
	dwc->speed = speed;

	dwc3_update_ram_clk_sel(dwc, speed);

	switch (speed) {
J
John Youn 已提交
2357 2358 2359 2360 2361
	case DWC3_DCFG_SUPERSPEED_PLUS:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
		dwc->gadget.ep0->maxpacket = 512;
		dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
		break;
2362
	case DWC3_DCFG_SUPERSPEED:
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
		/*
		 * WORKAROUND: DWC3 revisions <1.90a have an issue which
		 * would cause a missing USB3 Reset event.
		 *
		 * In such situations, we should force a USB3 Reset
		 * event by calling our dwc3_gadget_reset_interrupt()
		 * routine.
		 *
		 * Refers to:
		 *
		 * STAR#9000483510: RTL: SS : USB3 reset event may
		 * not be generated always when the link enters poll
		 */
		if (dwc->revision < DWC3_REVISION_190A)
			dwc3_gadget_reset_interrupt(dwc);

2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
		dwc->gadget.ep0->maxpacket = 512;
		dwc->gadget.speed = USB_SPEED_SUPER;
		break;
	case DWC3_DCFG_HIGHSPEED:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
		dwc->gadget.ep0->maxpacket = 64;
		dwc->gadget.speed = USB_SPEED_HIGH;
		break;
	case DWC3_DCFG_FULLSPEED2:
	case DWC3_DCFG_FULLSPEED1:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
		dwc->gadget.ep0->maxpacket = 64;
		dwc->gadget.speed = USB_SPEED_FULL;
		break;
	case DWC3_DCFG_LOWSPEED:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
		dwc->gadget.ep0->maxpacket = 8;
		dwc->gadget.speed = USB_SPEED_LOW;
		break;
	}

2401 2402
	/* Enable USB2 LPM Capability */

2403 2404 2405
	if ((dwc->revision > DWC3_REVISION_194A) &&
	    (speed != DWC3_DCFG_SUPERSPEED) &&
	    (speed != DWC3_DCFG_SUPERSPEED_PLUS)) {
2406 2407 2408 2409 2410 2411 2412
		reg = dwc3_readl(dwc->regs, DWC3_DCFG);
		reg |= DWC3_DCFG_LPM_CAP;
		dwc3_writel(dwc->regs, DWC3_DCFG, reg);

		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);

2413
		reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2414

H
Huang Rui 已提交
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427
		/*
		 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
		 * DCFG.LPMCap is set, core responses with an ACK and the
		 * BESL value in the LPM token is less than or equal to LPM
		 * NYET threshold.
		 */
		WARN_ONCE(dwc->revision < DWC3_REVISION_240A
				&& dwc->has_lpm_erratum,
				"LPM Erratum not available on dwc3 revisisions < 2.40a\n");

		if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
			reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);

2428 2429 2430 2431
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	} else {
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2432 2433 2434
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	}

2435
	dep = dwc->eps[0];
2436 2437
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
			false);
2438 2439 2440 2441 2442 2443
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
		return;
	}

	dep = dwc->eps[1];
2444 2445
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
			false);
2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
		return;
	}

	/*
	 * Configure PHY via GUSB3PIPECTLn if required.
	 *
	 * Update GTXFIFOSIZn
	 *
	 * In both cases reset values should be sufficient.
	 */
}

static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
{
	/*
	 * TODO take core out of low power mode when that's
	 * implemented.
	 */

2467 2468 2469 2470 2471
	if (dwc->gadget_driver && dwc->gadget_driver->resume) {
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->resume(&dwc->gadget);
		spin_lock(&dwc->lock);
	}
2472 2473 2474 2475 2476
}

static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
		unsigned int evtinfo)
{
2477
	enum dwc3_link_state	next = evtinfo & DWC3_LINK_STATE_MASK;
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
	unsigned int		pwropt;

	/*
	 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
	 * Hibernation mode enabled which would show up when device detects
	 * host-initiated U3 exit.
	 *
	 * In that case, device will generate a Link State Change Interrupt
	 * from U3 to RESUME which is only necessary if Hibernation is
	 * configured in.
	 *
	 * There are no functional changes due to such spurious event and we
	 * just need to ignore it.
	 *
	 * Refers to:
	 *
	 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
	 * operational mode
	 */
	pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
	if ((dwc->revision < DWC3_REVISION_250A) &&
			(pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
		if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
				(next == DWC3_LINK_STATE_RESUME)) {
2502 2503
			dwc3_trace(trace_dwc3_gadget,
					"ignoring transition U3 -> Resume");
2504 2505 2506
			return;
		}
	}
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553

	/*
	 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
	 * on the link partner, the USB session might do multiple entry/exit
	 * of low power states before a transfer takes place.
	 *
	 * Due to this problem, we might experience lower throughput. The
	 * suggested workaround is to disable DCTL[12:9] bits if we're
	 * transitioning from U1/U2 to U0 and enable those bits again
	 * after a transfer completes and there are no pending transfers
	 * on any of the enabled endpoints.
	 *
	 * This is the first half of that workaround.
	 *
	 * Refers to:
	 *
	 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
	 * core send LGO_Ux entering U0
	 */
	if (dwc->revision < DWC3_REVISION_183A) {
		if (next == DWC3_LINK_STATE_U0) {
			u32	u1u2;
			u32	reg;

			switch (dwc->link_state) {
			case DWC3_LINK_STATE_U1:
			case DWC3_LINK_STATE_U2:
				reg = dwc3_readl(dwc->regs, DWC3_DCTL);
				u1u2 = reg & (DWC3_DCTL_INITU2ENA
						| DWC3_DCTL_ACCEPTU2ENA
						| DWC3_DCTL_INITU1ENA
						| DWC3_DCTL_ACCEPTU1ENA);

				if (!dwc->u1u2)
					dwc->u1u2 = reg & u1u2;

				reg &= ~u1u2;

				dwc3_writel(dwc->regs, DWC3_DCTL, reg);
				break;
			default:
				/* do nothing */
				break;
			}
		}
	}

2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
	switch (next) {
	case DWC3_LINK_STATE_U1:
		if (dwc->speed == USB_SPEED_SUPER)
			dwc3_suspend_gadget(dwc);
		break;
	case DWC3_LINK_STATE_U2:
	case DWC3_LINK_STATE_U3:
		dwc3_suspend_gadget(dwc);
		break;
	case DWC3_LINK_STATE_RESUME:
		dwc3_resume_gadget(dwc);
		break;
	default:
		/* do nothing */
		break;
	}

2571
	dwc->link_state = next;
2572 2573
}

2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597
static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
		unsigned int evtinfo)
{
	unsigned int is_ss = evtinfo & BIT(4);

	/**
	 * WORKAROUND: DWC3 revison 2.20a with hibernation support
	 * have a known issue which can cause USB CV TD.9.23 to fail
	 * randomly.
	 *
	 * Because of this issue, core could generate bogus hibernation
	 * events which SW needs to ignore.
	 *
	 * Refers to:
	 *
	 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
	 * Device Fallback from SuperSpeed
	 */
	if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
		return;

	/* enter hibernation here */
}

2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
static void dwc3_gadget_interrupt(struct dwc3 *dwc,
		const struct dwc3_event_devt *event)
{
	switch (event->type) {
	case DWC3_DEVICE_EVENT_DISCONNECT:
		dwc3_gadget_disconnect_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_RESET:
		dwc3_gadget_reset_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_CONNECT_DONE:
		dwc3_gadget_conndone_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_WAKEUP:
		dwc3_gadget_wakeup_interrupt(dwc);
		break;
2614 2615 2616 2617 2618 2619 2620
	case DWC3_DEVICE_EVENT_HIBER_REQ:
		if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
					"unexpected hibernation event\n"))
			break;

		dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
		break;
2621 2622 2623 2624
	case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
		dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
		break;
	case DWC3_DEVICE_EVENT_EOPF:
2625
		dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2626 2627
		break;
	case DWC3_DEVICE_EVENT_SOF:
2628
		dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
2629 2630
		break;
	case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
2631
		dwc3_trace(trace_dwc3_gadget, "Erratic Error");
2632 2633
		break;
	case DWC3_DEVICE_EVENT_CMD_CMPL:
2634
		dwc3_trace(trace_dwc3_gadget, "Command Complete");
2635 2636
		break;
	case DWC3_DEVICE_EVENT_OVERFLOW:
2637
		dwc3_trace(trace_dwc3_gadget, "Overflow");
2638 2639
		break;
	default:
2640
		dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
2641 2642 2643 2644 2645 2646
	}
}

static void dwc3_process_event_entry(struct dwc3 *dwc,
		const union dwc3_event *event)
{
2647 2648
	trace_dwc3_event(event->raw);

2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
	/* Endpoint IRQ, handle it and return early */
	if (event->type.is_devspec == 0) {
		/* depevt */
		return dwc3_endpoint_interrupt(dwc, &event->depevt);
	}

	switch (event->type.type) {
	case DWC3_EVENT_TYPE_DEV:
		dwc3_gadget_interrupt(dwc, &event->devt);
		break;
	/* REVISIT what to do with Carkit and I2C events ? */
	default:
		dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
	}
}

2665
static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
2666
{
2667
	struct dwc3 *dwc = evt->dwc;
2668
	irqreturn_t ret = IRQ_NONE;
2669
	int left;
2670
	u32 reg;
2671

2672
	left = evt->count;
2673

2674 2675
	if (!(evt->flags & DWC3_EVENT_PENDING))
		return IRQ_NONE;
2676

2677 2678
	while (left > 0) {
		union dwc3_event event;
2679

2680
		event.raw = *(u32 *) (evt->buf + evt->lpos);
2681

2682
		dwc3_process_event_entry(dwc, &event);
2683

2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694
		/*
		 * FIXME we wrap around correctly to the next entry as
		 * almost all entries are 4 bytes in size. There is one
		 * entry which has 12 bytes which is a regular entry
		 * followed by 8 bytes data. ATM I don't know how
		 * things are organized if we get next to the a
		 * boundary so I worry about that once we try to handle
		 * that.
		 */
		evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
		left -= 4;
2695

2696
		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
2697
	}
2698

2699 2700 2701
	evt->count = 0;
	evt->flags &= ~DWC3_EVENT_PENDING;
	ret = IRQ_HANDLED;
2702

2703
	/* Unmask interrupt */
2704
	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
2705
	reg &= ~DWC3_GEVNTSIZ_INTMASK;
2706
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
2707

2708 2709
	return ret;
}
2710

2711
static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
2712
{
2713 2714
	struct dwc3_event_buffer *evt = _evt;
	struct dwc3 *dwc = evt->dwc;
2715
	unsigned long flags;
2716 2717
	irqreturn_t ret = IRQ_NONE;

2718
	spin_lock_irqsave(&dwc->lock, flags);
2719
	ret = dwc3_process_event_buf(evt);
2720
	spin_unlock_irqrestore(&dwc->lock, flags);
2721 2722 2723 2724

	return ret;
}

2725
static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
2726
{
2727
	struct dwc3 *dwc = evt->dwc;
2728
	u32 count;
2729
	u32 reg;
2730

2731
	count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
2732 2733 2734 2735
	count &= DWC3_GEVNTCOUNT_MASK;
	if (!count)
		return IRQ_NONE;

2736 2737
	evt->count = count;
	evt->flags |= DWC3_EVENT_PENDING;
2738

2739
	/* Mask interrupt */
2740
	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
2741
	reg |= DWC3_GEVNTSIZ_INTMASK;
2742
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
2743

2744
	return IRQ_WAKE_THREAD;
2745 2746
}

2747
static irqreturn_t dwc3_interrupt(int irq, void *_evt)
2748
{
2749
	struct dwc3_event_buffer	*evt = _evt;
2750

2751
	return dwc3_check_event_buf(evt);
2752 2753 2754 2755
}

/**
 * dwc3_gadget_init - Initializes gadget related registers
2756
 * @dwc: pointer to our controller context structure
2757 2758 2759
 *
 * Returns 0 on success otherwise negative errno.
 */
B
Bill Pemberton 已提交
2760
int dwc3_gadget_init(struct dwc3 *dwc)
2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771
{
	int					ret;

	dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
			&dwc->ctrl_req_addr, GFP_KERNEL);
	if (!dwc->ctrl_req) {
		dev_err(dwc->dev, "failed to allocate ctrl request\n");
		ret = -ENOMEM;
		goto err0;
	}

2772
	dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
2773 2774 2775 2776 2777 2778 2779
			&dwc->ep0_trb_addr, GFP_KERNEL);
	if (!dwc->ep0_trb) {
		dev_err(dwc->dev, "failed to allocate ep0 trb\n");
		ret = -ENOMEM;
		goto err1;
	}

2780
	dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
2781 2782 2783 2784 2785
	if (!dwc->setup_buf) {
		ret = -ENOMEM;
		goto err2;
	}

2786
	dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
2787 2788
			DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
			GFP_KERNEL);
2789 2790 2791 2792 2793 2794
	if (!dwc->ep0_bounce) {
		dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
		ret = -ENOMEM;
		goto err3;
	}

2795 2796 2797 2798 2799 2800
	dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
	if (!dwc->zlp_buf) {
		ret = -ENOMEM;
		goto err4;
	}

2801 2802
	dwc->gadget.ops			= &dwc3_gadget_ops;
	dwc->gadget.speed		= USB_SPEED_UNKNOWN;
2803
	dwc->gadget.sg_supported	= true;
2804
	dwc->gadget.name		= "dwc3-gadget";
2805
	dwc->gadget.is_otg		= dwc->dr_mode == USB_DR_MODE_OTG;
2806

2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829
	/*
	 * FIXME We might be setting max_speed to <SUPER, however versions
	 * <2.20a of dwc3 have an issue with metastability (documented
	 * elsewhere in this driver) which tells us we can't set max speed to
	 * anything lower than SUPER.
	 *
	 * Because gadget.max_speed is only used by composite.c and function
	 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
	 * to happen so we avoid sending SuperSpeed Capability descriptor
	 * together with our BOS descriptor as that could confuse host into
	 * thinking we can handle super speed.
	 *
	 * Note that, in fact, we won't even support GetBOS requests when speed
	 * is less than super speed because we don't have means, yet, to tell
	 * composite.c that we are USB 2.0 + LPM ECN.
	 */
	if (dwc->revision < DWC3_REVISION_220A)
		dwc3_trace(trace_dwc3_gadget,
				"Changing max_speed on rev %08x\n",
				dwc->revision);

	dwc->gadget.max_speed		= dwc->maximum_speed;

2830 2831 2832 2833 2834 2835
	/*
	 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
	 * on ep out.
	 */
	dwc->gadget.quirk_ep_out_aligned_size = true;

2836 2837 2838 2839 2840 2841 2842
	/*
	 * REVISIT: Here we should clear all pending IRQs to be
	 * sure we're starting from a well known location.
	 */

	ret = dwc3_gadget_init_endpoints(dwc);
	if (ret)
2843
		goto err5;
2844 2845 2846 2847

	ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
	if (ret) {
		dev_err(dwc->dev, "failed to register udc\n");
2848
		goto err5;
2849 2850 2851 2852
	}

	return 0;

2853 2854 2855
err5:
	kfree(dwc->zlp_buf);

2856
err4:
2857
	dwc3_gadget_free_endpoints(dwc);
2858 2859
	dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
			dwc->ep0_bounce, dwc->ep0_bounce_addr);
2860

2861
err3:
2862
	kfree(dwc->setup_buf);
2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875

err2:
	dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
			dwc->ep0_trb, dwc->ep0_trb_addr);

err1:
	dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
			dwc->ctrl_req, dwc->ctrl_req_addr);

err0:
	return ret;
}

2876 2877
/* -------------------------------------------------------------------------- */

2878 2879 2880 2881 2882 2883
void dwc3_gadget_exit(struct dwc3 *dwc)
{
	usb_del_gadget_udc(&dwc->gadget);

	dwc3_gadget_free_endpoints(dwc);

2884 2885
	dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
			dwc->ep0_bounce, dwc->ep0_bounce_addr);
2886

2887
	kfree(dwc->setup_buf);
2888
	kfree(dwc->zlp_buf);
2889 2890 2891 2892 2893 2894 2895

	dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
			dwc->ep0_trb, dwc->ep0_trb_addr);

	dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
			dwc->ctrl_req, dwc->ctrl_req_addr);
}
2896

2897
int dwc3_gadget_suspend(struct dwc3 *dwc)
2898
{
2899
	if (dwc->pullups_connected) {
2900
		dwc3_gadget_disable_irq(dwc);
2901 2902
		dwc3_gadget_run_stop(dwc, true, true);
	}
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920

	__dwc3_gadget_ep_disable(dwc->eps[0]);
	__dwc3_gadget_ep_disable(dwc->eps[1]);

	dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);

	return 0;
}

int dwc3_gadget_resume(struct dwc3 *dwc)
{
	struct dwc3_ep		*dep;
	int			ret;

	/* Start with SuperSpeed Default */
	dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);

	dep = dwc->eps[0];
2921 2922
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
2923 2924 2925 2926
	if (ret)
		goto err0;

	dep = dwc->eps[1];
2927 2928
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
2929 2930 2931 2932 2933 2934 2935 2936 2937
	if (ret)
		goto err1;

	/* begin to receive SETUP packets */
	dwc->ep0state = EP0_SETUP_PHASE;
	dwc3_ep0_out_start(dwc);

	dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);

2938 2939 2940 2941 2942
	if (dwc->pullups_connected) {
		dwc3_gadget_enable_irq(dwc);
		dwc3_gadget_run_stop(dwc, true, false);
	}

2943 2944 2945 2946 2947 2948 2949 2950
	return 0;

err1:
	__dwc3_gadget_ep_disable(dwc->eps[0]);

err0:
	return ret;
}