gadget.c 68.3 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 */

#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>

33
#include "debug.h"
34 35 36 37
#include "core.h"
#include "gadget.h"
#include "io.h"

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
/**
 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
 * @dwc: pointer to our context structure
 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
 *
 * Caller should take care of locking. This function will
 * return 0 on success or -EINVAL if wrong Test Selector
 * is passed
 */
int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
{
	u32		reg;

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_TSTCTRL_MASK;

	switch (mode) {
	case TEST_J:
	case TEST_K:
	case TEST_SE0_NAK:
	case TEST_PACKET:
	case TEST_FORCE_EN:
		reg |= mode << 1;
		break;
	default:
		return -EINVAL;
	}

	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	return 0;
}

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/**
 * dwc3_gadget_get_link_state - Gets current state of USB Link
 * @dwc: pointer to our context structure
 *
 * Caller should take care of locking. This function will
 * return the link state on success (>= 0) or -ETIMEDOUT.
 */
int dwc3_gadget_get_link_state(struct dwc3 *dwc)
{
	u32		reg;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);

	return DWC3_DSTS_USBLNKST(reg);
}

87 88 89 90 91 92
/**
 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
 * @dwc: pointer to our context structure
 * @state: the state to put link into
 *
 * Caller should take care of locking. This function will
93
 * return 0 on success or -ETIMEDOUT.
94 95 96
 */
int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
{
97
	int		retries = 10000;
98 99
	u32		reg;

100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
	/*
	 * Wait until device controller is ready. Only applies to 1.94a and
	 * later RTL.
	 */
	if (dwc->revision >= DWC3_REVISION_194A) {
		while (--retries) {
			reg = dwc3_readl(dwc->regs, DWC3_DSTS);
			if (reg & DWC3_DSTS_DCNRD)
				udelay(5);
			else
				break;
		}

		if (retries <= 0)
			return -ETIMEDOUT;
	}

117 118 119 120 121 122 123
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;

	/* set requested state */
	reg |= DWC3_DCTL_ULSTCHNGREQ(state);
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

124 125 126 127 128 129 130
	/*
	 * The following code is racy when called from dwc3_gadget_wakeup,
	 * and is not needed, at least on newer versions
	 */
	if (dwc->revision >= DWC3_REVISION_194A)
		return 0;

131
	/* wait for a change in DSTS */
132
	retries = 10000;
133 134 135 136 137 138
	while (--retries) {
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);

		if (DWC3_DSTS_USBLNKST(reg) == state)
			return 0;

139
		udelay(5);
140 141
	}

142 143
	dwc3_trace(trace_dwc3_gadget,
			"link state change request timed out");
144 145 146 147

	return -ETIMEDOUT;
}

148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
/**
 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
 * @dwc: pointer to our context structure
 *
 * This function will a best effort FIFO allocation in order
 * to improve FIFO usage and throughput, while still allowing
 * us to enable as many endpoints as possible.
 *
 * Keep in mind that this operation will be highly dependent
 * on the configured size for RAM1 - which contains TxFifo -,
 * the amount of endpoints enabled on coreConsultant tool, and
 * the width of the Master Bus.
 *
 * In the ideal world, we would always be able to satisfy the
 * following equation:
 *
 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
 *
 * Unfortunately, due to many variables that's not always the case.
 */
int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
{
	int		last_fifo_depth = 0;
	int		ram1_depth;
	int		fifo_size;
	int		mdwidth;
	int		num;

	if (!dwc->needs_fifo_resize)
		return 0;

	ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
	mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);

	/* MDWIDTH is represented in bits, we need it in bytes */
	mdwidth >>= 3;

	/*
	 * FIXME For now we will only allocate 1 wMaxPacketSize space
	 * for each enabled endpoint, later patches will come to
	 * improve this algorithm so that we better use the internal
	 * FIFO space
	 */
192 193 194
	for (num = 0; num < dwc->num_in_eps; num++) {
		/* bit0 indicates direction; 1 means IN ep */
		struct dwc3_ep	*dep = dwc->eps[(num << 1) | 1];
195
		int		mult = 1;
196 197 198 199 200
		int		tmp;

		if (!(dep->flags & DWC3_EP_ENABLED))
			continue;

201 202
		if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
				|| usb_endpoint_xfer_isoc(dep->endpoint.desc))
203 204 205 206 207 208 209 210 211 212 213 214 215 216
			mult = 3;

		/*
		 * REVISIT: the following assumes we will always have enough
		 * space available on the FIFO RAM for all possible use cases.
		 * Make sure that's true somehow and change FIFO allocation
		 * accordingly.
		 *
		 * If we have Bulk or Isochronous endpoints, we want
		 * them to be able to be very, very fast. So we're giving
		 * those endpoints a fifo_size which is enough for 3 full
		 * packets
		 */
		tmp = mult * (dep->endpoint.maxpacket + mdwidth);
217 218 219
		tmp += mdwidth;

		fifo_size = DIV_ROUND_UP(tmp, mdwidth);
220

221 222
		fifo_size |= (last_fifo_depth << 16);

223
		dwc3_trace(trace_dwc3_gadget, "%s: Fifo Addr %04x Size %d",
224 225
				dep->name, last_fifo_depth, fifo_size & 0xffff);

226
		dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
227 228 229 230 231 232 233

		last_fifo_depth += (fifo_size & 0xffff);
	}

	return 0;
}

234 235 236 237
void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
		int status)
{
	struct dwc3			*dwc = dep->dwc;
238
	int				i;
239 240

	if (req->queued) {
241 242
		i = 0;
		do {
243
			dep->busy_slot++;
244 245 246 247 248 249 250
			/*
			 * Skip LINK TRB. We can't use req->trb and check for
			 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
			 * just completed (not the LINK TRB).
			 */
			if (((dep->busy_slot & DWC3_TRB_MASK) ==
				DWC3_TRB_NUM- 1) &&
251
				usb_endpoint_xfer_isoc(dep->endpoint.desc))
252 253
				dep->busy_slot++;
		} while(++i < req->request.num_mapped_sgs);
254
		req->queued = false;
255 256
	}
	list_del(&req->list);
257
	req->trb = NULL;
258 259 260 261

	if (req->request.status == -EINPROGRESS)
		req->request.status = status;

262 263 264 265 266
	if (dwc->ep0_bounced && dep->number == 0)
		dwc->ep0_bounced = false;
	else
		usb_gadget_unmap_request(&dwc->gadget, &req->request,
				req->direction);
267 268 269 270

	dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
			req, dep->name, req->request.actual,
			req->request.length, status);
271
	trace_dwc3_gadget_giveback(req);
272 273

	spin_unlock(&dwc->lock);
274
	usb_gadget_giveback_request(&dep->endpoint, &req->request);
275 276 277
	spin_lock(&dwc->lock);
}

278
int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
279 280 281 282
{
	u32		timeout = 500;
	u32		reg;

283
	trace_dwc3_gadget_generic_cmd(cmd, param);
284

285 286 287 288 289 290
	dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
	dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);

	do {
		reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
		if (!(reg & DWC3_DGCMD_CMDACT)) {
291 292
			dwc3_trace(trace_dwc3_gadget,
					"Command Complete --> %d",
293
					DWC3_DGCMD_STATUS(reg));
294 295
			if (DWC3_DGCMD_STATUS(reg))
				return -EINVAL;
296 297 298 299 300 301 302 303
			return 0;
		}

		/*
		 * We can't sleep here, because it's also called from
		 * interrupt context.
		 */
		timeout--;
304 305 306
		if (!timeout) {
			dwc3_trace(trace_dwc3_gadget,
					"Command Timed Out");
307
			return -ETIMEDOUT;
308
		}
309 310 311 312
		udelay(1);
	} while (1);
}

313 314 315 316
int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
		unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
{
	struct dwc3_ep		*dep = dwc->eps[ep];
317
	u32			timeout = 500;
318 319
	u32			reg;

320
	trace_dwc3_gadget_ep_cmd(dep, cmd, params);
321

322 323 324
	dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
	dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
	dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
325 326 327 328 329

	dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
	do {
		reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
		if (!(reg & DWC3_DEPCMD_CMDACT)) {
330 331
			dwc3_trace(trace_dwc3_gadget,
					"Command Complete --> %d",
332
					DWC3_DEPCMD_STATUS(reg));
333 334
			if (DWC3_DEPCMD_STATUS(reg))
				return -EINVAL;
335 336 337 338 339 340 341 342
			return 0;
		}

		/*
		 * We can't sleep here, because it is also called from
		 * interrupt context.
		 */
		timeout--;
343 344 345
		if (!timeout) {
			dwc3_trace(trace_dwc3_gadget,
					"Command Timed Out");
346
			return -ETIMEDOUT;
347
		}
348

349
		udelay(1);
350 351 352 353
	} while (1);
}

static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
354
		struct dwc3_trb *trb)
355
{
356
	u32		offset = (char *) trb - (char *) dep->trb_pool;
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400

	return dep->trb_pool_dma + offset;
}

static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;

	if (dep->trb_pool)
		return 0;

	dep->trb_pool = dma_alloc_coherent(dwc->dev,
			sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
			&dep->trb_pool_dma, GFP_KERNEL);
	if (!dep->trb_pool) {
		dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
				dep->name);
		return -ENOMEM;
	}

	return 0;
}

static void dwc3_free_trb_pool(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;

	dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
			dep->trb_pool, dep->trb_pool_dma);

	dep->trb_pool = NULL;
	dep->trb_pool_dma = 0;
}

static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;

	memset(&params, 0x00, sizeof(params));

	if (dep->number != 1) {
		cmd = DWC3_DEPCMD_DEPSTARTCFG;
		/* XferRscIdx == 0 for ep0 and 2 for the remaining */
401 402 403 404
		if (dep->number > 1) {
			if (dwc->start_config_issued)
				return 0;
			dwc->start_config_issued = true;
405
			cmd |= DWC3_DEPCMD_PARAM(2);
406
		}
407 408 409 410 411 412 413 414

		return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
	}

	return 0;
}

static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
415
		const struct usb_endpoint_descriptor *desc,
416
		const struct usb_ss_ep_comp_descriptor *comp_desc,
417
		bool ignore, bool restore)
418 419 420 421 422
{
	struct dwc3_gadget_ep_cmd_params params;

	memset(&params, 0x00, sizeof(params));

423
	params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
424 425 426 427 428 429 430 431
		| DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));

	/* Burst size is only needed in SuperSpeed mode */
	if (dwc->gadget.speed == USB_SPEED_SUPER) {
		u32 burst = dep->endpoint.maxburst - 1;

		params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
	}
432

433 434 435
	if (ignore)
		params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;

436 437 438 439 440
	if (restore) {
		params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
		params.param2 |= dep->saved_state;
	}

441 442
	params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
		| DWC3_DEPCFG_XFER_NOT_READY_EN;
443

444
	if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
445 446
		params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
			| DWC3_DEPCFG_STREAM_EVENT_EN;
447 448 449
		dep->stream_capable = true;
	}

450
	if (!usb_endpoint_xfer_control(desc))
451
		params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
452 453 454 455 456 457 458

	/*
	 * We are doing 1:1 mapping for endpoints, meaning
	 * Physical Endpoints 2 maps to Logical Endpoint 2 and
	 * so on. We consider the direction bit as part of the physical
	 * endpoint number. So USB endpoint 0x81 is 0x03.
	 */
459
	params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
460 461 462 463 464 465

	/*
	 * We must use the lower 16 TX FIFOs even though
	 * HW might have more
	 */
	if (dep->direction)
466
		params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
467 468

	if (desc->bInterval) {
469
		params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
470 471 472 473 474 475 476 477 478 479 480 481 482
		dep->interval = 1 << (desc->bInterval - 1);
	}

	return dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_SETEPCONFIG, &params);
}

static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;

	memset(&params, 0x00, sizeof(params));

483
	params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
484 485 486 487 488 489 490 491 492 493 494 495 496

	return dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
}

/**
 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
 * @dep: endpoint to be initialized
 * @desc: USB Endpoint Descriptor
 *
 * Caller should take care of locking
 */
static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
497
		const struct usb_endpoint_descriptor *desc,
498
		const struct usb_ss_ep_comp_descriptor *comp_desc,
499
		bool ignore, bool restore)
500 501 502
{
	struct dwc3		*dwc = dep->dwc;
	u32			reg;
503
	int			ret;
504

505
	dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
506

507 508 509 510 511 512
	if (!(dep->flags & DWC3_EP_ENABLED)) {
		ret = dwc3_gadget_start_config(dwc, dep);
		if (ret)
			return ret;
	}

513 514
	ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
			restore);
515 516 517 518
	if (ret)
		return ret;

	if (!(dep->flags & DWC3_EP_ENABLED)) {
519 520
		struct dwc3_trb	*trb_st_hw;
		struct dwc3_trb	*trb_link;
521 522 523 524 525

		ret = dwc3_gadget_set_xfer_resource(dwc, dep);
		if (ret)
			return ret;

526
		dep->endpoint.desc = desc;
527
		dep->comp_desc = comp_desc;
528 529 530 531 532 533 534 535 536 537
		dep->type = usb_endpoint_type(desc);
		dep->flags |= DWC3_EP_ENABLED;

		reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
		reg |= DWC3_DALEPENA_EP(dep->number);
		dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);

		if (!usb_endpoint_xfer_isoc(desc))
			return 0;

538
		/* Link TRB for ISOC. The HWO bit is never reset */
539 540
		trb_st_hw = &dep->trb_pool[0];

541
		trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
542
		memset(trb_link, 0, sizeof(*trb_link));
543

544 545 546 547
		trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
		trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
		trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
		trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
548 549
	}

550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
	switch (usb_endpoint_type(desc)) {
	case USB_ENDPOINT_XFER_CONTROL:
		strlcat(dep->name, "-control", sizeof(dep->name));
		break;
	case USB_ENDPOINT_XFER_ISOC:
		strlcat(dep->name, "-isoc", sizeof(dep->name));
		break;
	case USB_ENDPOINT_XFER_BULK:
		strlcat(dep->name, "-bulk", sizeof(dep->name));
		break;
	case USB_ENDPOINT_XFER_INT:
		strlcat(dep->name, "-int", sizeof(dep->name));
		break;
	default:
		dev_err(dwc->dev, "invalid endpoint transfer type\n");
	}

567 568 569
	return 0;
}

570
static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
571
static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
572 573 574
{
	struct dwc3_request		*req;

575
	if (!list_empty(&dep->req_queued)) {
576
		dwc3_stop_active_transfer(dwc, dep->number, true);
577

578
		/* - giveback all requests to gadget driver */
579 580 581 582 583
		while (!list_empty(&dep->req_queued)) {
			req = next_request(&dep->req_queued);

			dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
		}
584 585
	}

586 587 588
	while (!list_empty(&dep->request_list)) {
		req = next_request(&dep->request_list);

589
		dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
590 591 592 593 594 595 596
	}
}

/**
 * __dwc3_gadget_ep_disable - Disables a HW endpoint
 * @dep: the endpoint to disable
 *
597 598 599
 * This function also removes requests which are currently processed ny the
 * hardware and those which are not yet scheduled.
 * Caller should take care of locking.
600 601 602 603 604 605
 */
static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;
	u32			reg;

606 607
	dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);

608
	dwc3_remove_requests(dwc, dep);
609

610 611
	/* make sure HW endpoint isn't stalled */
	if (dep->flags & DWC3_EP_STALL)
612
		__dwc3_gadget_ep_set_halt(dep, 0, false);
613

614 615 616 617
	reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
	reg &= ~DWC3_DALEPENA_EP(dep->number);
	dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);

618
	dep->stream_capable = false;
619
	dep->endpoint.desc = NULL;
620
	dep->comp_desc = NULL;
621
	dep->type = 0;
622
	dep->flags = 0;
623

624 625 626 627
	snprintf(dep->name, sizeof(dep->name), "ep%d%s",
			dep->number >> 1,
			(dep->number & 1) ? "in" : "out");

628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
	return 0;
}

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
		const struct usb_endpoint_descriptor *desc)
{
	return -EINVAL;
}

static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
{
	return -EINVAL;
}

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_ep_enable(struct usb_ep *ep,
		const struct usb_endpoint_descriptor *desc)
{
	struct dwc3_ep			*dep;
	struct dwc3			*dwc;
	unsigned long			flags;
	int				ret;

	if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
		pr_debug("dwc3: invalid parameters\n");
		return -EINVAL;
	}

	if (!desc->wMaxPacketSize) {
		pr_debug("dwc3: missing wMaxPacketSize\n");
		return -EINVAL;
	}

	dep = to_dwc3_ep(ep);
	dwc = dep->dwc;

667 668 669 670 671 672
	if (dep->flags & DWC3_EP_ENABLED) {
		dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
				dep->name);
		return 0;
	}

673
	spin_lock_irqsave(&dwc->lock, flags);
674
	ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_disable(struct usb_ep *ep)
{
	struct dwc3_ep			*dep;
	struct dwc3			*dwc;
	unsigned long			flags;
	int				ret;

	if (!ep) {
		pr_debug("dwc3: invalid parameters\n");
		return -EINVAL;
	}

	dep = to_dwc3_ep(ep);
	dwc = dep->dwc;

	if (!(dep->flags & DWC3_EP_ENABLED)) {
		dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
				dep->name);
		return 0;
	}

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep_disable(dep);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
	gfp_t gfp_flags)
{
	struct dwc3_request		*req;
	struct dwc3_ep			*dep = to_dwc3_ep(ep);

	req = kzalloc(sizeof(*req), gfp_flags);
715
	if (!req)
716 717 718 719 720
		return NULL;

	req->epnum	= dep->number;
	req->dep	= dep;

721 722
	trace_dwc3_alloc_request(req);

723 724 725 726 727 728 729 730
	return &req->request;
}

static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
		struct usb_request *request)
{
	struct dwc3_request		*req = to_dwc3_request(request);

731
	trace_dwc3_free_request(req);
732 733 734
	kfree(req);
}

735 736 737 738 739
/**
 * dwc3_prepare_one_trb - setup one TRB from one request
 * @dep: endpoint for which this request is prepared
 * @req: dwc3_request pointer
 */
740
static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
741
		struct dwc3_request *req, dma_addr_t dma,
742
		unsigned length, unsigned last, unsigned chain, unsigned node)
743
{
744
	struct dwc3_trb		*trb;
745

746
	dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
747 748 749 750
			dep->name, req, (unsigned long long) dma,
			length, last ? " last" : "",
			chain ? " chain" : "");

751 752

	trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
753

754 755
	if (!req->trb) {
		dwc3_gadget_move_request_queued(req);
756 757
		req->trb = trb;
		req->trb_dma = dwc3_trb_dma_offset(dep, trb);
758
		req->start_slot = dep->free_slot & DWC3_TRB_MASK;
759
	}
760

761
	dep->free_slot++;
762 763 764 765
	/* Skip the LINK-TRB on ISOC */
	if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
			usb_endpoint_xfer_isoc(dep->endpoint.desc))
		dep->free_slot++;
766

767 768 769
	trb->size = DWC3_TRB_SIZE_LENGTH(length);
	trb->bpl = lower_32_bits(dma);
	trb->bph = upper_32_bits(dma);
770

771
	switch (usb_endpoint_type(dep->endpoint.desc)) {
772
	case USB_ENDPOINT_XFER_CONTROL:
773
		trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
774 775 776
		break;

	case USB_ENDPOINT_XFER_ISOC:
777 778 779 780
		if (!node)
			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
		else
			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
781 782 783 784
		break;

	case USB_ENDPOINT_XFER_BULK:
	case USB_ENDPOINT_XFER_INT:
785
		trb->ctrl = DWC3_TRBCTL_NORMAL;
786 787 788 789 790 791 792 793 794
		break;
	default:
		/*
		 * This is only possible with faulty memory because we
		 * checked it already :)
		 */
		BUG();
	}

795 796 797
	if (!req->request.no_interrupt && !chain)
		trb->ctrl |= DWC3_TRB_CTRL_IOC;

798
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
799 800
		trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
		trb->ctrl |= DWC3_TRB_CTRL_CSP;
801 802
	} else if (last) {
		trb->ctrl |= DWC3_TRB_CTRL_LST;
803
	}
804

805 806 807
	if (chain)
		trb->ctrl |= DWC3_TRB_CTRL_CHN;

808
	if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
809
		trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
810

811
	trb->ctrl |= DWC3_TRB_CTRL_HWO;
812 813

	trace_dwc3_prepare_trb(dep, trb);
814 815
}

816 817 818 819 820
/*
 * dwc3_prepare_trbs - setup TRBs from requests
 * @dep: endpoint for which requests are being prepared
 * @starting: true if the endpoint is idle and no requests are queued.
 *
821 822 823
 * The function goes through the requests list and sets up TRBs for the
 * transfers. The function returns once there are no more TRBs available or
 * it runs out of requests.
824
 */
825
static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
826
{
827
	struct dwc3_request	*req, *n;
828
	u32			trbs_left;
829
	u32			max;
830
	unsigned int		last_one = 0;
831 832 833 834 835

	BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);

	/* the first request must not be queued */
	trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
836

837
	/* Can't wrap around on a non-isoc EP since there's no link TRB */
838
	if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
839 840 841 842 843
		max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
		if (trbs_left > max)
			trbs_left = max;
	}

844
	/*
845 846
	 * If busy & slot are equal than it is either full or empty. If we are
	 * starting to process requests then we are empty. Otherwise we are
847 848 849 850
	 * full and don't do anything
	 */
	if (!trbs_left) {
		if (!starting)
851
			return;
852 853 854 855 856
		trbs_left = DWC3_TRB_NUM;
		/*
		 * In case we start from scratch, we queue the ISOC requests
		 * starting from slot 1. This is done because we use ring
		 * buffer and have no LST bit to stop us. Instead, we place
857
		 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
858 859 860 861 862 863
		 * after the first request so we start at slot 1 and have
		 * 7 requests proceed before we hit the first IOC.
		 * Other transfer types don't use the ring buffer and are
		 * processed from the first TRB until the last one. Since we
		 * don't wrap around we have to start at the beginning.
		 */
864
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
865 866 867 868 869 870 871 872 873
			dep->busy_slot = 1;
			dep->free_slot = 1;
		} else {
			dep->busy_slot = 0;
			dep->free_slot = 0;
		}
	}

	/* The last TRB is a link TRB, not used for xfer */
874
	if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
875
		return;
876 877

	list_for_each_entry_safe(req, n, &dep->request_list, list) {
878 879
		unsigned	length;
		dma_addr_t	dma;
880
		last_one = false;
881

882 883 884 885 886
		if (req->request.num_mapped_sgs > 0) {
			struct usb_request *request = &req->request;
			struct scatterlist *sg = request->sg;
			struct scatterlist *s;
			int		i;
887

888 889
			for_each_sg(sg, s, request->num_mapped_sgs, i) {
				unsigned chain = true;
890

891 892
				length = sg_dma_len(s);
				dma = sg_dma_address(s);
893

894 895
				if (i == (request->num_mapped_sgs - 1) ||
						sg_is_last(s)) {
896
					if (list_empty(&dep->request_list))
897
						last_one = true;
898 899
					chain = false;
				}
900

901 902 903
				trbs_left--;
				if (!trbs_left)
					last_one = true;
904

905 906
				if (last_one)
					chain = false;
907

908
				dwc3_prepare_one_trb(dep, req, dma, length,
909
						last_one, chain, i);
910

911 912 913
				if (last_one)
					break;
			}
914 915 916

			if (last_one)
				break;
917
		} else {
918 919 920
			dma = req->request.dma;
			length = req->request.length;
			trbs_left--;
921

922 923
			if (!trbs_left)
				last_one = 1;
924

925 926 927
			/* Is this the last request? */
			if (list_is_last(&req->list, &dep->request_list))
				last_one = 1;
928

929
			dwc3_prepare_one_trb(dep, req, dma, length,
930
					last_one, false, 0);
931

932 933
			if (last_one)
				break;
934 935 936 937 938 939 940 941 942 943 944 945 946 947
		}
	}
}

static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
		int start_new)
{
	struct dwc3_gadget_ep_cmd_params params;
	struct dwc3_request		*req;
	struct dwc3			*dwc = dep->dwc;
	int				ret;
	u32				cmd;

	if (start_new && (dep->flags & DWC3_EP_BUSY)) {
948
		dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
		return -EBUSY;
	}
	dep->flags &= ~DWC3_EP_PENDING_REQUEST;

	/*
	 * If we are getting here after a short-out-packet we don't enqueue any
	 * new requests as we try to set the IOC bit only on the last request.
	 */
	if (start_new) {
		if (list_empty(&dep->req_queued))
			dwc3_prepare_trbs(dep, start_new);

		/* req points to the first request which will be sent */
		req = next_request(&dep->req_queued);
	} else {
964 965
		dwc3_prepare_trbs(dep, start_new);

966
		/*
967
		 * req points to the first request where HWO changed from 0 to 1
968
		 */
969
		req = next_request(&dep->req_queued);
970 971 972 973 974 975 976 977
	}
	if (!req) {
		dep->flags |= DWC3_EP_PENDING_REQUEST;
		return 0;
	}

	memset(&params, 0, sizeof(params));

978 979 980
	if (start_new) {
		params.param0 = upper_32_bits(req->trb_dma);
		params.param1 = lower_32_bits(req->trb_dma);
981
		cmd = DWC3_DEPCMD_STARTTRANSFER;
982
	} else {
983
		cmd = DWC3_DEPCMD_UPDATETRANSFER;
984
	}
985 986 987 988 989 990 991 992 993

	cmd |= DWC3_DEPCMD_PARAM(cmd_param);
	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
	if (ret < 0) {
		dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");

		/*
		 * FIXME we need to iterate over the list of requests
		 * here and stop, unmap, free and del each of the linked
994
		 * requests instead of what we do now.
995
		 */
996 997
		usb_gadget_unmap_request(&dwc->gadget, &req->request,
				req->direction);
998 999 1000 1001 1002
		list_del(&req->list);
		return ret;
	}

	dep->flags |= DWC3_EP_BUSY;
1003

1004
	if (start_new) {
1005
		dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
1006
				dep->number);
1007
		WARN_ON_ONCE(!dep->resource_index);
1008
	}
1009

1010 1011 1012
	return 0;
}

1013 1014 1015 1016 1017 1018
static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
		struct dwc3_ep *dep, u32 cur_uf)
{
	u32 uf;

	if (list_empty(&dep->request_list)) {
1019 1020 1021
		dwc3_trace(trace_dwc3_gadget,
				"ISOC ep %s run out for requests",
				dep->name);
1022
		dep->flags |= DWC3_EP_PENDING_REQUEST;
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
		return;
	}

	/* 4 micro frames in the future */
	uf = cur_uf + dep->interval * 4;

	__dwc3_gadget_kick_transfer(dep, uf, 1);
}

static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
		struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
{
	u32 cur_uf, mask;

	mask = ~(dep->interval - 1);
	cur_uf = event->parameters & mask;

	__dwc3_gadget_start_isoc(dwc, dep, cur_uf);
}

1043 1044
static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
{
1045 1046 1047
	struct dwc3		*dwc = dep->dwc;
	int			ret;

1048 1049 1050 1051 1052
	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->direction		= dep->direction;
	req->epnum		= dep->number;

1053 1054
	trace_dwc3_ep_queue(req);

1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
	/*
	 * We only add to our list of requests now and
	 * start consuming the list once we get XferNotReady
	 * IRQ.
	 *
	 * That way, we avoid doing anything that we don't need
	 * to do now and defer it until the point we receive a
	 * particular token from the Host side.
	 *
	 * This will also avoid Host cancelling URBs due to too
1065
	 * many NAKs.
1066
	 */
1067 1068 1069 1070 1071
	ret = usb_gadget_map_request(&dwc->gadget, &req->request,
			dep->direction);
	if (ret)
		return ret;

1072 1073 1074
	list_add_tail(&req->list, &dep->request_list);

	/*
1075
	 * There are a few special cases:
1076
	 *
1077 1078 1079 1080 1081 1082
	 * 1. XferNotReady with empty list of requests. We need to kick the
	 *    transfer here in that situation, otherwise we will be NAKing
	 *    forever. If we get XferNotReady before gadget driver has a
	 *    chance to queue a request, we will ACK the IRQ but won't be
	 *    able to receive the data until the next request is queued.
	 *    The following code is handling exactly that.
1083 1084 1085
	 *
	 */
	if (dep->flags & DWC3_EP_PENDING_REQUEST) {
1086 1087 1088 1089 1090 1091 1092
		/*
		 * If xfernotready is already elapsed and it is a case
		 * of isoc transfer, then issue END TRANSFER, so that
		 * you can receive xfernotready again and can have
		 * notion of current microframe.
		 */
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1093
			if (list_empty(&dep->req_queued)) {
1094
				dwc3_stop_active_transfer(dwc, dep->number, true);
1095 1096
				dep->flags = DWC3_EP_ENABLED;
			}
1097 1098 1099
			return 0;
		}

1100
		ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1101
		if (ret && ret != -EBUSY)
1102 1103
			dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
					dep->name);
1104
		return ret;
1105
	}
1106

1107 1108 1109 1110 1111 1112
	/*
	 * 2. XferInProgress on Isoc EP with an active transfer. We need to
	 *    kick the transfer here after queuing a request, otherwise the
	 *    core may not see the modified TRB(s).
	 */
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1113 1114
			(dep->flags & DWC3_EP_BUSY) &&
			!(dep->flags & DWC3_EP_MISSED_ISOC)) {
1115 1116
		WARN_ON_ONCE(!dep->resource_index);
		ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
1117
				false);
1118
		if (ret && ret != -EBUSY)
1119 1120
			dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
					dep->name);
1121
		return ret;
1122
	}
1123

1124 1125 1126 1127 1128 1129 1130
	/*
	 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
	 * right away, otherwise host will not know we have streams to be
	 * handled.
	 */
	if (dep->stream_capable) {
		ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1131
		if (ret && ret != -EBUSY)
1132 1133 1134 1135
			dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
					dep->name);
	}

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	return 0;
}

static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
	gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

1150
	spin_lock_irqsave(&dwc->lock, flags);
1151
	if (!dep->endpoint.desc) {
1152 1153
		dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
				request, ep->name);
1154 1155 1156 1157 1158 1159 1160 1161
		ret = -ESHUTDOWN;
		goto out;
	}

	if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
				request, req->dep->name)) {
		ret = -EINVAL;
		goto out;
1162 1163 1164
	}

	ret = __dwc3_gadget_ep_queue(dep, req);
1165 1166

out:
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
		struct usb_request *request)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_request		*r = NULL;

	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;
	int				ret = 0;

1184 1185
	trace_dwc3_ep_dequeue(req);

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
	spin_lock_irqsave(&dwc->lock, flags);

	list_for_each_entry(r, &dep->request_list, list) {
		if (r == req)
			break;
	}

	if (r != req) {
		list_for_each_entry(r, &dep->req_queued, list) {
			if (r == req)
				break;
		}
		if (r == req) {
			/* wait until it is processed */
1200
			dwc3_stop_active_transfer(dwc, dep->number, true);
1201
			goto out1;
1202 1203 1204 1205 1206 1207 1208
		}
		dev_err(dwc->dev, "request %p was not queued to %s\n",
				request, ep->name);
		ret = -EINVAL;
		goto out0;
	}

1209
out1:
1210 1211 1212 1213 1214 1215 1216 1217 1218
	/* giveback the request */
	dwc3_gadget_giveback(dep, req, -ECONNRESET);

out0:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

1219
int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
1220 1221 1222 1223 1224
{
	struct dwc3_gadget_ep_cmd_params	params;
	struct dwc3				*dwc = dep->dwc;
	int					ret;

1225 1226 1227 1228 1229
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
		dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
		return -EINVAL;
	}

1230 1231 1232
	memset(&params, 0x00, sizeof(params));

	if (value) {
1233 1234 1235 1236 1237 1238 1239 1240
		if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
				(!list_empty(&dep->req_queued) ||
				 !list_empty(&dep->request_list)))) {
			dev_dbg(dwc->dev, "%s: pending request, cannot halt\n",
					dep->name);
			return -EAGAIN;
		}

1241 1242 1243
		ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_SETSTALL, &params);
		if (ret)
1244
			dev_err(dwc->dev, "failed to set STALL on %s\n",
1245 1246 1247 1248 1249 1250 1251
					dep->name);
		else
			dep->flags |= DWC3_EP_STALL;
	} else {
		ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_CLEARSTALL, &params);
		if (ret)
1252
			dev_err(dwc->dev, "failed to clear STALL on %s\n",
1253 1254
					dep->name);
		else
1255
			dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1256
	}
1257

1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
	return ret;
}

static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
1271
	ret = __dwc3_gadget_ep_set_halt(dep, value, false);
1272 1273 1274 1275 1276 1277 1278 1279
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
1280 1281
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
1282
	int				ret;
1283

1284
	spin_lock_irqsave(&dwc->lock, flags);
1285 1286
	dep->flags |= DWC3_EP_WEDGE;

1287
	if (dep->number == 0 || dep->number == 1)
1288
		ret = __dwc3_gadget_ep0_set_halt(ep, 1);
1289
	else
1290
		ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
1291 1292 1293
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
}

/* -------------------------------------------------------------------------- */

static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
	.bLength	= USB_DT_ENDPOINT_SIZE,
	.bDescriptorType = USB_DT_ENDPOINT,
	.bmAttributes	= USB_ENDPOINT_XFER_CONTROL,
};

static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
	.enable		= dwc3_gadget_ep0_enable,
	.disable	= dwc3_gadget_ep0_disable,
	.alloc_request	= dwc3_gadget_ep_alloc_request,
	.free_request	= dwc3_gadget_ep_free_request,
	.queue		= dwc3_gadget_ep0_queue,
	.dequeue	= dwc3_gadget_ep_dequeue,
1311
	.set_halt	= dwc3_gadget_ep0_set_halt,
1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
	.set_wedge	= dwc3_gadget_ep_set_wedge,
};

static const struct usb_ep_ops dwc3_gadget_ep_ops = {
	.enable		= dwc3_gadget_ep_enable,
	.disable	= dwc3_gadget_ep_disable,
	.alloc_request	= dwc3_gadget_ep_alloc_request,
	.free_request	= dwc3_gadget_ep_free_request,
	.queue		= dwc3_gadget_ep_queue,
	.dequeue	= dwc3_gadget_ep_dequeue,
	.set_halt	= dwc3_gadget_ep_set_halt,
	.set_wedge	= dwc3_gadget_ep_set_wedge,
};

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_get_frame(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	u32			reg;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
	return DWC3_DSTS_SOFFN(reg);
}

static int dwc3_gadget_wakeup(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);

	unsigned long		timeout;
	unsigned long		flags;

	u32			reg;

	int			ret = 0;

	u8			link_state;
	u8			speed;

	spin_lock_irqsave(&dwc->lock, flags);

	/*
	 * According to the Databook Remote wakeup request should
	 * be issued only when the device is in early suspend state.
	 *
	 * We can check that via USB Link State bits in DSTS register.
	 */
	reg = dwc3_readl(dwc->regs, DWC3_DSTS);

	speed = reg & DWC3_DSTS_CONNECTSPD;
	if (speed == DWC3_DSTS_SUPERSPEED) {
		dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
		ret = -EINVAL;
		goto out;
	}

	link_state = DWC3_DSTS_USBLNKST(reg);

	switch (link_state) {
	case DWC3_LINK_STATE_RX_DET:	/* in HS, means Early Suspend */
	case DWC3_LINK_STATE_U3:	/* in HS, means SUSPEND */
		break;
	default:
		dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
				link_state);
		ret = -EINVAL;
		goto out;
	}

1381 1382 1383 1384 1385
	ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
	if (ret < 0) {
		dev_err(dwc->dev, "failed to put link in Recovery\n");
		goto out;
	}
1386

1387 1388 1389
	/* Recent versions do this automatically */
	if (dwc->revision < DWC3_REVISION_194A) {
		/* write zeroes to Link Change Request */
1390
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1391 1392 1393
		reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	}
1394

1395
	/* poll until Link State changes to ON */
1396 1397
	timeout = jiffies + msecs_to_jiffies(100);

1398
	while (!time_after(jiffies, timeout)) {
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);

		/* in HS, means ON */
		if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
			break;
	}

	if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
		dev_err(dwc->dev, "failed to send remote wakeup\n");
		ret = -EINVAL;
	}

out:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
		int is_selfpowered)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
1421
	unsigned long		flags;
1422

1423
	spin_lock_irqsave(&dwc->lock, flags);
1424
	g->is_selfpowered = !!is_selfpowered;
1425
	spin_unlock_irqrestore(&dwc->lock, flags);
1426 1427 1428 1429

	return 0;
}

1430
static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
1431 1432
{
	u32			reg;
1433
	u32			timeout = 500;
1434 1435

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1436
	if (is_on) {
1437 1438 1439 1440 1441 1442 1443 1444
		if (dwc->revision <= DWC3_REVISION_187A) {
			reg &= ~DWC3_DCTL_TRGTULST_MASK;
			reg |= DWC3_DCTL_TRGTULST_RX_DET;
		}

		if (dwc->revision >= DWC3_REVISION_194A)
			reg &= ~DWC3_DCTL_KEEP_CONNECT;
		reg |= DWC3_DCTL_RUN_STOP;
1445 1446 1447 1448

		if (dwc->has_hibernation)
			reg |= DWC3_DCTL_KEEP_CONNECT;

1449
		dwc->pullups_connected = true;
1450
	} else {
1451
		reg &= ~DWC3_DCTL_RUN_STOP;
1452 1453 1454 1455

		if (dwc->has_hibernation && !suspend)
			reg &= ~DWC3_DCTL_KEEP_CONNECT;

1456
		dwc->pullups_connected = false;
1457
	}
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471

	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	do {
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);
		if (is_on) {
			if (!(reg & DWC3_DSTS_DEVCTRLHLT))
				break;
		} else {
			if (reg & DWC3_DSTS_DEVCTRLHLT)
				break;
		}
		timeout--;
		if (!timeout)
1472
			return -ETIMEDOUT;
1473
		udelay(1);
1474 1475
	} while (1);

1476
	dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
1477 1478 1479
			dwc->gadget_driver
			? dwc->gadget_driver->function : "no-function",
			is_on ? "connect" : "disconnect");
1480 1481

	return 0;
1482 1483 1484 1485 1486 1487
}

static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
1488
	int			ret;
1489 1490 1491 1492

	is_on = !!is_on;

	spin_lock_irqsave(&dwc->lock, flags);
1493
	ret = dwc3_gadget_run_stop(dwc, is_on, false);
1494 1495
	spin_unlock_irqrestore(&dwc->lock, flags);

1496
	return ret;
1497 1498
}

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
{
	u32			reg;

	/* Enable all but Start and End of Frame IRQs */
	reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
			DWC3_DEVTEN_EVNTOVERFLOWEN |
			DWC3_DEVTEN_CMDCMPLTEN |
			DWC3_DEVTEN_ERRTICERREN |
			DWC3_DEVTEN_WKUPEVTEN |
			DWC3_DEVTEN_ULSTCNGEN |
			DWC3_DEVTEN_CONNECTDONEEN |
			DWC3_DEVTEN_USBRSTEN |
			DWC3_DEVTEN_DISCONNEVTEN);

	dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
}

static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
{
	/* mask all interrupts */
	dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
}

static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
1524
static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
1525

1526 1527 1528 1529 1530 1531 1532
static int dwc3_gadget_start(struct usb_gadget *g,
		struct usb_gadget_driver *driver)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	struct dwc3_ep		*dep;
	unsigned long		flags;
	int			ret = 0;
1533
	int			irq;
1534 1535
	u32			reg;

1536 1537
	irq = platform_get_irq(to_platform_device(dwc->dev), 0);
	ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1538
			IRQF_SHARED, "dwc3", dwc);
1539 1540 1541 1542 1543 1544
	if (ret) {
		dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
				irq, ret);
		goto err0;
	}

1545 1546 1547 1548 1549 1550 1551
	spin_lock_irqsave(&dwc->lock, flags);

	if (dwc->gadget_driver) {
		dev_err(dwc->dev, "%s is already bound to %s\n",
				dwc->gadget.name,
				dwc->gadget_driver->driver.name);
		ret = -EBUSY;
1552
		goto err1;
1553 1554 1555 1556 1557 1558
	}

	dwc->gadget_driver	= driver;

	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_SPEED_MASK);
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572

	/**
	 * WORKAROUND: DWC3 revision < 2.20a have an issue
	 * which would cause metastability state on Run/Stop
	 * bit if we try to force the IP to USB2-only mode.
	 *
	 * Because of that, we cannot configure the IP to any
	 * speed other than the SuperSpeed
	 *
	 * Refers to:
	 *
	 * STAR#9000525659: Clock Domain Crossing on DCTL in
	 * USB 2.0 Mode
	 */
1573
	if (dwc->revision < DWC3_REVISION_220A) {
1574
		reg |= DWC3_DCFG_SUPERSPEED;
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
	} else {
		switch (dwc->maximum_speed) {
		case USB_SPEED_LOW:
			reg |= DWC3_DSTS_LOWSPEED;
			break;
		case USB_SPEED_FULL:
			reg |= DWC3_DSTS_FULLSPEED1;
			break;
		case USB_SPEED_HIGH:
			reg |= DWC3_DSTS_HIGHSPEED;
			break;
		case USB_SPEED_SUPER:	/* FALLTHROUGH */
		case USB_SPEED_UNKNOWN:	/* FALTHROUGH */
		default:
			reg |= DWC3_DSTS_SUPERSPEED;
		}
	}
1592 1593
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);

1594 1595
	dwc->start_config_issued = false;

1596 1597 1598 1599
	/* Start with SuperSpeed Default */
	dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);

	dep = dwc->eps[0];
1600 1601
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
1602 1603
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1604
		goto err2;
1605 1606 1607
	}

	dep = dwc->eps[1];
1608 1609
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
1610 1611
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1612
		goto err3;
1613 1614 1615
	}

	/* begin to receive SETUP packets */
1616
	dwc->ep0state = EP0_SETUP_PHASE;
1617 1618
	dwc3_ep0_out_start(dwc);

1619 1620
	dwc3_gadget_enable_irq(dwc);

1621 1622 1623 1624
	spin_unlock_irqrestore(&dwc->lock, flags);

	return 0;

1625
err3:
1626 1627
	__dwc3_gadget_ep_disable(dwc->eps[0]);

1628
err2:
1629
	dwc->gadget_driver = NULL;
1630 1631

err1:
1632 1633
	spin_unlock_irqrestore(&dwc->lock, flags);

1634 1635 1636
	free_irq(irq, dwc);

err0:
1637 1638 1639
	return ret;
}

1640
static int dwc3_gadget_stop(struct usb_gadget *g)
1641 1642 1643
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
1644
	int			irq;
1645 1646 1647

	spin_lock_irqsave(&dwc->lock, flags);

1648
	dwc3_gadget_disable_irq(dwc);
1649 1650 1651 1652 1653 1654 1655
	__dwc3_gadget_ep_disable(dwc->eps[0]);
	__dwc3_gadget_ep_disable(dwc->eps[1]);

	dwc->gadget_driver	= NULL;

	spin_unlock_irqrestore(&dwc->lock, flags);

1656 1657 1658
	irq = platform_get_irq(to_platform_device(dwc->dev), 0);
	free_irq(irq, dwc);

1659 1660
	return 0;
}
1661

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
static const struct usb_gadget_ops dwc3_gadget_ops = {
	.get_frame		= dwc3_gadget_get_frame,
	.wakeup			= dwc3_gadget_wakeup,
	.set_selfpowered	= dwc3_gadget_set_selfpowered,
	.pullup			= dwc3_gadget_pullup,
	.udc_start		= dwc3_gadget_start,
	.udc_stop		= dwc3_gadget_stop,
};

/* -------------------------------------------------------------------------- */

1673 1674
static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
		u8 num, u32 direction)
1675 1676
{
	struct dwc3_ep			*dep;
1677
	u8				i;
1678

1679 1680
	for (i = 0; i < num; i++) {
		u8 epnum = (i << 1) | (!!direction);
1681 1682

		dep = kzalloc(sizeof(*dep), GFP_KERNEL);
1683
		if (!dep)
1684 1685 1686 1687
			return -ENOMEM;

		dep->dwc = dwc;
		dep->number = epnum;
1688
		dep->direction = !!direction;
1689 1690 1691 1692
		dwc->eps[epnum] = dep;

		snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
				(epnum & 1) ? "in" : "out");
1693

1694 1695
		dep->endpoint.name = dep->name;

1696
		dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
1697

1698
		if (epnum == 0 || epnum == 1) {
1699
			usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
1700
			dep->endpoint.maxburst = 1;
1701 1702 1703 1704 1705 1706
			dep->endpoint.ops = &dwc3_gadget_ep0_ops;
			if (!epnum)
				dwc->gadget.ep0 = &dep->endpoint;
		} else {
			int		ret;

1707
			usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
1708
			dep->endpoint.max_streams = 15;
1709 1710 1711 1712 1713
			dep->endpoint.ops = &dwc3_gadget_ep_ops;
			list_add_tail(&dep->endpoint.ep_list,
					&dwc->gadget.ep_list);

			ret = dwc3_alloc_trb_pool(dep);
1714
			if (ret)
1715 1716
				return ret;
		}
1717

1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
		if (epnum == 0 || epnum == 1) {
			dep->endpoint.caps.type_control = true;
		} else {
			dep->endpoint.caps.type_iso = true;
			dep->endpoint.caps.type_bulk = true;
			dep->endpoint.caps.type_int = true;
		}

		dep->endpoint.caps.dir_in = !!direction;
		dep->endpoint.caps.dir_out = !direction;

1729 1730 1731 1732 1733 1734 1735
		INIT_LIST_HEAD(&dep->request_list);
		INIT_LIST_HEAD(&dep->req_queued);
	}

	return 0;
}

1736 1737 1738 1739 1740 1741 1742 1743
static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
{
	int				ret;

	INIT_LIST_HEAD(&dwc->gadget.ep_list);

	ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
	if (ret < 0) {
1744 1745
		dwc3_trace(trace_dwc3_gadget,
				"failed to allocate OUT endpoints");
1746 1747 1748 1749 1750
		return ret;
	}

	ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
	if (ret < 0) {
1751 1752
		dwc3_trace(trace_dwc3_gadget,
				"failed to allocate IN endpoints");
1753 1754 1755 1756 1757 1758
		return ret;
	}

	return 0;
}

1759 1760 1761 1762 1763 1764 1765
static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
{
	struct dwc3_ep			*dep;
	u8				epnum;

	for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		dep = dwc->eps[epnum];
1766 1767
		if (!dep)
			continue;
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
		/*
		 * Physical endpoints 0 and 1 are special; they form the
		 * bi-directional USB endpoint 0.
		 *
		 * For those two physical endpoints, we don't allocate a TRB
		 * pool nor do we add them the endpoints list. Due to that, we
		 * shouldn't do these two operations otherwise we would end up
		 * with all sorts of bugs when removing dwc3.ko.
		 */
		if (epnum != 0 && epnum != 1) {
			dwc3_free_trb_pool(dep);
1779
			list_del(&dep->endpoint.ep_list);
1780
		}
1781 1782 1783 1784 1785 1786

		kfree(dep);
	}
}

/* -------------------------------------------------------------------------- */
1787

1788 1789
static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
		struct dwc3_request *req, struct dwc3_trb *trb,
1790 1791 1792 1793
		const struct dwc3_event_depevt *event, int status)
{
	unsigned int		count;
	unsigned int		s_pkt = 0;
1794
	unsigned int		trb_status;
1795

1796 1797
	trace_dwc3_complete_trb(dep, trb);

1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
	if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
		/*
		 * We continue despite the error. There is not much we
		 * can do. If we don't clean it up we loop forever. If
		 * we skip the TRB then it gets overwritten after a
		 * while since we use them in a ring buffer. A BUG()
		 * would help. Lets hope that if this occurs, someone
		 * fixes the root cause instead of looking away :)
		 */
		dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
				dep->name, trb);
	count = trb->size & DWC3_TRB_SIZE_MASK;

	if (dep->direction) {
		if (count) {
			trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
			if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
				dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
						dep->name);
				/*
				 * If missed isoc occurred and there is
				 * no request queued then issue END
				 * TRANSFER, so that core generates
				 * next xfernotready and we will issue
				 * a fresh START TRANSFER.
				 * If there are still queued request
				 * then wait, do not issue either END
				 * or UPDATE TRANSFER, just attach next
				 * request in request_list during
				 * giveback.If any future queued request
				 * is successfully transferred then we
				 * will issue UPDATE TRANSFER for all
				 * request in the request_list.
				 */
				dep->flags |= DWC3_EP_MISSED_ISOC;
			} else {
				dev_err(dwc->dev, "incomplete IN transfer %s\n",
						dep->name);
				status = -ECONNRESET;
			}
		} else {
			dep->flags &= ~DWC3_EP_MISSED_ISOC;
		}
	} else {
		if (count && (event->status & DEPEVT_STATUS_SHORT))
			s_pkt = 1;
	}

	/*
	 * We assume here we will always receive the entire data block
	 * which we should receive. Meaning, if we program RX to
	 * receive 4K but we receive only 2K, we assume that's all we
	 * should receive and we simply bounce the request back to the
	 * gadget driver for further processing.
	 */
	req->request.actual += req->request.length - count;
	if (s_pkt)
		return 1;
	if ((event->status & DEPEVT_STATUS_LST) &&
			(trb->ctrl & (DWC3_TRB_CTRL_LST |
				DWC3_TRB_CTRL_HWO)))
		return 1;
	if ((event->status & DEPEVT_STATUS_IOC) &&
			(trb->ctrl & DWC3_TRB_CTRL_IOC))
		return 1;
	return 0;
}

static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
		const struct dwc3_event_depevt *event, int status)
{
	struct dwc3_request	*req;
	struct dwc3_trb		*trb;
	unsigned int		slot;
	unsigned int		i;
	int			ret;

1875 1876 1877 1878 1879 1880
	req = next_request(&dep->req_queued);
	if (!req) {
		WARN_ON_ONCE(1);
		return 1;
	}
	i = 0;
1881
	do {
1882 1883
		slot = req->start_slot + i;
		if ((slot == DWC3_TRB_NUM - 1) &&
1884
				usb_endpoint_xfer_isoc(dep->endpoint.desc))
1885 1886 1887
			slot++;
		slot %= DWC3_TRB_NUM;
		trb = &dep->trb_pool[slot];
1888

1889 1890
		ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
				event, status);
1891
		if (ret)
1892
			break;
1893 1894 1895
	} while (++i < req->request.num_mapped_sgs);

	dwc3_gadget_giveback(dep, req, status);
1896

1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
			list_empty(&dep->req_queued)) {
		if (list_empty(&dep->request_list)) {
			/*
			 * If there is no entry in request list then do
			 * not issue END TRANSFER now. Just set PENDING
			 * flag, so that END TRANSFER is issued when an
			 * entry is added into request list.
			 */
			dep->flags = DWC3_EP_PENDING_REQUEST;
		} else {
1908
			dwc3_stop_active_transfer(dwc, dep->number, true);
1909 1910
			dep->flags = DWC3_EP_ENABLED;
		}
1911 1912 1913
		return 1;
	}

1914 1915 1916 1917
	return 1;
}

static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
1918
		struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1919 1920 1921
{
	unsigned		status = 0;
	int			clean_busy;
1922 1923 1924
	u32			is_xfer_complete;

	is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
1925 1926 1927 1928

	if (event->status & DEPEVT_STATUS_BUSERR)
		status = -ECONNRESET;

1929
	clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
1930 1931
	if (clean_busy && (is_xfer_complete ||
				usb_endpoint_xfer_isoc(dep->endpoint.desc)))
1932
		dep->flags &= ~DWC3_EP_BUSY;
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942

	/*
	 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
	 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
	 */
	if (dwc->revision < DWC3_REVISION_183A) {
		u32		reg;
		int		i;

		for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
1943
			dep = dwc->eps[i];
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957

			if (!(dep->flags & DWC3_EP_ENABLED))
				continue;

			if (!list_empty(&dep->req_queued))
				return;
		}

		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg |= dwc->u1u2;
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);

		dwc->u1u2 = 0;
	}
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
}

static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep;
	u8			epnum = event->endpoint_number;

	dep = dwc->eps[epnum];

1968 1969 1970
	if (!(dep->flags & DWC3_EP_ENABLED))
		return;

1971 1972 1973 1974 1975 1976 1977
	if (epnum == 0 || epnum == 1) {
		dwc3_ep0_interrupt(dwc, event);
		return;
	}

	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
1978
		dep->resource_index = 0;
1979

1980
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1981 1982 1983 1984 1985
			dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
					dep->name);
			return;
		}

1986
		dwc3_endpoint_transfer_complete(dwc, dep, event);
1987 1988
		break;
	case DWC3_DEPEVT_XFERINPROGRESS:
1989
		dwc3_endpoint_transfer_complete(dwc, dep, event);
1990 1991
		break;
	case DWC3_DEPEVT_XFERNOTREADY:
1992
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1993 1994 1995 1996
			dwc3_gadget_start_isoc(dwc, dep, event);
		} else {
			int ret;

1997
			dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
1998 1999
					dep->name, event->status &
					DEPEVT_STATUS_TRANSFER_ACTIVE
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
					? "Transfer Active"
					: "Transfer Not Active");

			ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
			if (!ret || ret == -EBUSY)
				return;

			dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
					dep->name);
		}

2011 2012
		break;
	case DWC3_DEPEVT_STREAMEVT:
2013
		if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
2014 2015 2016 2017 2018 2019 2020
			dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
					dep->name);
			return;
		}

		switch (event->status) {
		case DEPEVT_STREAMEVT_FOUND:
2021 2022
			dwc3_trace(trace_dwc3_gadget,
					"Stream %d found and started",
2023 2024 2025 2026 2027 2028 2029 2030
					event->parameters);

			break;
		case DEPEVT_STREAMEVT_NOTFOUND:
			/* FALLTHROUGH */
		default:
			dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
		}
2031 2032 2033 2034 2035
		break;
	case DWC3_DEPEVT_RXTXFIFOEVT:
		dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
		break;
	case DWC3_DEPEVT_EPCMDCMPLT:
2036
		dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
		break;
	}
}

static void dwc3_disconnect_gadget(struct dwc3 *dwc)
{
	if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->disconnect(&dwc->gadget);
		spin_lock(&dwc->lock);
	}
}

2050 2051
static void dwc3_suspend_gadget(struct dwc3 *dwc)
{
2052
	if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
2053 2054 2055 2056 2057 2058 2059 2060
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->suspend(&dwc->gadget);
		spin_lock(&dwc->lock);
	}
}

static void dwc3_resume_gadget(struct dwc3 *dwc)
{
2061
	if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2062 2063
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->resume(&dwc->gadget);
2064
		spin_lock(&dwc->lock);
2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
	}
}

static void dwc3_reset_gadget(struct dwc3 *dwc)
{
	if (!dwc->gadget_driver)
		return;

	if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
		spin_unlock(&dwc->lock);
		usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
2076 2077 2078 2079
		spin_lock(&dwc->lock);
	}
}

2080
static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
2081 2082 2083 2084 2085 2086 2087 2088
{
	struct dwc3_ep *dep;
	struct dwc3_gadget_ep_cmd_params params;
	u32 cmd;
	int ret;

	dep = dwc->eps[epnum];

2089
	if (!dep->resource_index)
2090 2091
		return;

2092 2093 2094 2095 2096 2097 2098 2099 2100
	/*
	 * NOTICE: We are violating what the Databook says about the
	 * EndTransfer command. Ideally we would _always_ wait for the
	 * EndTransfer Command Completion IRQ, but that's causing too
	 * much trouble synchronizing between us and gadget driver.
	 *
	 * We have discussed this with the IP Provider and it was
	 * suggested to giveback all requests here, but give HW some
	 * extra time to synchronize with the interconnect. We're using
2101
	 * an arbitrary 100us delay for that.
2102 2103 2104 2105 2106 2107 2108 2109 2110
	 *
	 * Note also that a similar handling was tested by Synopsys
	 * (thanks a lot Paul) and nothing bad has come out of it.
	 * In short, what we're doing is:
	 *
	 * - Issue EndTransfer WITH CMDIOC bit set
	 * - Wait 100us
	 */

2111
	cmd = DWC3_DEPCMD_ENDTRANSFER;
2112 2113
	cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
	cmd |= DWC3_DEPCMD_CMDIOC;
2114
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
2115 2116 2117
	memset(&params, 0, sizeof(params));
	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
	WARN_ON_ONCE(ret);
2118
	dep->resource_index = 0;
2119
	dep->flags &= ~DWC3_EP_BUSY;
2120
	udelay(100);
2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
}

static void dwc3_stop_active_transfers(struct dwc3 *dwc)
{
	u32 epnum;

	for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		struct dwc3_ep *dep;

		dep = dwc->eps[epnum];
2131 2132 2133
		if (!dep)
			continue;

2134 2135 2136
		if (!(dep->flags & DWC3_EP_ENABLED))
			continue;

2137
		dwc3_remove_requests(dwc, dep);
2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
	}
}

static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
{
	u32 epnum;

	for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		struct dwc3_ep *dep;
		struct dwc3_gadget_ep_cmd_params params;
		int ret;

		dep = dwc->eps[epnum];
2151 2152
		if (!dep)
			continue;
2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167

		if (!(dep->flags & DWC3_EP_STALL))
			continue;

		dep->flags &= ~DWC3_EP_STALL;

		memset(&params, 0, sizeof(params));
		ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
				DWC3_DEPCMD_CLEARSTALL, &params);
		WARN_ON_ONCE(ret);
	}
}

static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
{
2168 2169
	int			reg;

2170 2171 2172 2173 2174 2175 2176 2177
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_INITU1ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	reg &= ~DWC3_DCTL_INITU2ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	dwc3_disconnect_gadget(dwc);
2178
	dwc->start_config_issued = false;
2179 2180

	dwc->gadget.speed = USB_SPEED_UNKNOWN;
2181
	dwc->setup_packet_pending = false;
2182
	usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
2183 2184 2185 2186 2187 2188
}

static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
{
	u32			reg;

2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
	/*
	 * WORKAROUND: DWC3 revisions <1.88a have an issue which
	 * would cause a missing Disconnect Event if there's a
	 * pending Setup Packet in the FIFO.
	 *
	 * There's no suggested workaround on the official Bug
	 * report, which states that "unless the driver/application
	 * is doing any special handling of a disconnect event,
	 * there is no functional issue".
	 *
	 * Unfortunately, it turns out that we _do_ some special
	 * handling of a disconnect event, namely complete all
	 * pending transfers, notify gadget driver of the
	 * disconnection, and so on.
	 *
	 * Our suggested workaround is to follow the Disconnect
	 * Event steps here, instead, based on a setup_packet_pending
	 * flag. Such flag gets set whenever we have a XferNotReady
	 * event on EP0 and gets cleared on XferComplete for the
	 * same endpoint.
	 *
	 * Refers to:
	 *
	 * STAR#9000466709: RTL: Device : Disconnect event not
	 * generated if setup packet pending in FIFO
	 */
	if (dwc->revision < DWC3_REVISION_188A) {
		if (dwc->setup_packet_pending)
			dwc3_gadget_disconnect_interrupt(dwc);
	}

2220
	dwc3_reset_gadget(dwc);
2221 2222 2223 2224

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_TSTCTRL_MASK;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2225
	dwc->test_mode = false;
2226 2227 2228

	dwc3_stop_active_transfers(dwc);
	dwc3_clear_stall_all_ep(dwc);
2229
	dwc->start_config_issued = false;
2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276

	/* Reset device address to zero */
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
}

static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
{
	u32 reg;
	u32 usb30_clock = DWC3_GCTL_CLK_BUS;

	/*
	 * We change the clock only at SS but I dunno why I would want to do
	 * this. Maybe it becomes part of the power saving plan.
	 */

	if (speed != DWC3_DSTS_SUPERSPEED)
		return;

	/*
	 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
	 * each time on Connect Done.
	 */
	if (!usb30_clock)
		return;

	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
	reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
	dwc3_writel(dwc->regs, DWC3_GCTL, reg);
}

static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
{
	struct dwc3_ep		*dep;
	int			ret;
	u32			reg;
	u8			speed;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
	speed = reg & DWC3_DSTS_CONNECTSPD;
	dwc->speed = speed;

	dwc3_update_ram_clk_sel(dwc, speed);

	switch (speed) {
	case DWC3_DCFG_SUPERSPEED:
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
		/*
		 * WORKAROUND: DWC3 revisions <1.90a have an issue which
		 * would cause a missing USB3 Reset event.
		 *
		 * In such situations, we should force a USB3 Reset
		 * event by calling our dwc3_gadget_reset_interrupt()
		 * routine.
		 *
		 * Refers to:
		 *
		 * STAR#9000483510: RTL: SS : USB3 reset event may
		 * not be generated always when the link enters poll
		 */
		if (dwc->revision < DWC3_REVISION_190A)
			dwc3_gadget_reset_interrupt(dwc);

2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
		dwc->gadget.ep0->maxpacket = 512;
		dwc->gadget.speed = USB_SPEED_SUPER;
		break;
	case DWC3_DCFG_HIGHSPEED:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
		dwc->gadget.ep0->maxpacket = 64;
		dwc->gadget.speed = USB_SPEED_HIGH;
		break;
	case DWC3_DCFG_FULLSPEED2:
	case DWC3_DCFG_FULLSPEED1:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
		dwc->gadget.ep0->maxpacket = 64;
		dwc->gadget.speed = USB_SPEED_FULL;
		break;
	case DWC3_DCFG_LOWSPEED:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
		dwc->gadget.ep0->maxpacket = 8;
		dwc->gadget.speed = USB_SPEED_LOW;
		break;
	}

2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
	/* Enable USB2 LPM Capability */

	if ((dwc->revision > DWC3_REVISION_194A)
			&& (speed != DWC3_DCFG_SUPERSPEED)) {
		reg = dwc3_readl(dwc->regs, DWC3_DCFG);
		reg |= DWC3_DCFG_LPM_CAP;
		dwc3_writel(dwc->regs, DWC3_DCFG, reg);

		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);

2326
		reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2327

H
Huang Rui 已提交
2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
		/*
		 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
		 * DCFG.LPMCap is set, core responses with an ACK and the
		 * BESL value in the LPM token is less than or equal to LPM
		 * NYET threshold.
		 */
		WARN_ONCE(dwc->revision < DWC3_REVISION_240A
				&& dwc->has_lpm_erratum,
				"LPM Erratum not available on dwc3 revisisions < 2.40a\n");

		if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
			reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);

2341 2342 2343 2344
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	} else {
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2345 2346 2347
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	}

2348
	dep = dwc->eps[0];
2349 2350
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
			false);
2351 2352 2353 2354 2355 2356
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
		return;
	}

	dep = dwc->eps[1];
2357 2358
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
			false);
2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
		return;
	}

	/*
	 * Configure PHY via GUSB3PIPECTLn if required.
	 *
	 * Update GTXFIFOSIZn
	 *
	 * In both cases reset values should be sufficient.
	 */
}

static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
{
	/*
	 * TODO take core out of low power mode when that's
	 * implemented.
	 */

	dwc->gadget_driver->resume(&dwc->gadget);
}

static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
		unsigned int evtinfo)
{
2386
	enum dwc3_link_state	next = evtinfo & DWC3_LINK_STATE_MASK;
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
	unsigned int		pwropt;

	/*
	 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
	 * Hibernation mode enabled which would show up when device detects
	 * host-initiated U3 exit.
	 *
	 * In that case, device will generate a Link State Change Interrupt
	 * from U3 to RESUME which is only necessary if Hibernation is
	 * configured in.
	 *
	 * There are no functional changes due to such spurious event and we
	 * just need to ignore it.
	 *
	 * Refers to:
	 *
	 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
	 * operational mode
	 */
	pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
	if ((dwc->revision < DWC3_REVISION_250A) &&
			(pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
		if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
				(next == DWC3_LINK_STATE_RESUME)) {
2411 2412
			dwc3_trace(trace_dwc3_gadget,
					"ignoring transition U3 -> Resume");
2413 2414 2415
			return;
		}
	}
2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462

	/*
	 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
	 * on the link partner, the USB session might do multiple entry/exit
	 * of low power states before a transfer takes place.
	 *
	 * Due to this problem, we might experience lower throughput. The
	 * suggested workaround is to disable DCTL[12:9] bits if we're
	 * transitioning from U1/U2 to U0 and enable those bits again
	 * after a transfer completes and there are no pending transfers
	 * on any of the enabled endpoints.
	 *
	 * This is the first half of that workaround.
	 *
	 * Refers to:
	 *
	 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
	 * core send LGO_Ux entering U0
	 */
	if (dwc->revision < DWC3_REVISION_183A) {
		if (next == DWC3_LINK_STATE_U0) {
			u32	u1u2;
			u32	reg;

			switch (dwc->link_state) {
			case DWC3_LINK_STATE_U1:
			case DWC3_LINK_STATE_U2:
				reg = dwc3_readl(dwc->regs, DWC3_DCTL);
				u1u2 = reg & (DWC3_DCTL_INITU2ENA
						| DWC3_DCTL_ACCEPTU2ENA
						| DWC3_DCTL_INITU1ENA
						| DWC3_DCTL_ACCEPTU1ENA);

				if (!dwc->u1u2)
					dwc->u1u2 = reg & u1u2;

				reg &= ~u1u2;

				dwc3_writel(dwc->regs, DWC3_DCTL, reg);
				break;
			default:
				/* do nothing */
				break;
			}
		}
	}

2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
	switch (next) {
	case DWC3_LINK_STATE_U1:
		if (dwc->speed == USB_SPEED_SUPER)
			dwc3_suspend_gadget(dwc);
		break;
	case DWC3_LINK_STATE_U2:
	case DWC3_LINK_STATE_U3:
		dwc3_suspend_gadget(dwc);
		break;
	case DWC3_LINK_STATE_RESUME:
		dwc3_resume_gadget(dwc);
		break;
	default:
		/* do nothing */
		break;
	}

2480
	dwc->link_state = next;
2481 2482
}

2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
		unsigned int evtinfo)
{
	unsigned int is_ss = evtinfo & BIT(4);

	/**
	 * WORKAROUND: DWC3 revison 2.20a with hibernation support
	 * have a known issue which can cause USB CV TD.9.23 to fail
	 * randomly.
	 *
	 * Because of this issue, core could generate bogus hibernation
	 * events which SW needs to ignore.
	 *
	 * Refers to:
	 *
	 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
	 * Device Fallback from SuperSpeed
	 */
	if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
		return;

	/* enter hibernation here */
}

2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
static void dwc3_gadget_interrupt(struct dwc3 *dwc,
		const struct dwc3_event_devt *event)
{
	switch (event->type) {
	case DWC3_DEVICE_EVENT_DISCONNECT:
		dwc3_gadget_disconnect_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_RESET:
		dwc3_gadget_reset_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_CONNECT_DONE:
		dwc3_gadget_conndone_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_WAKEUP:
		dwc3_gadget_wakeup_interrupt(dwc);
		break;
2523 2524 2525 2526 2527 2528 2529
	case DWC3_DEVICE_EVENT_HIBER_REQ:
		if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
					"unexpected hibernation event\n"))
			break;

		dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
		break;
2530 2531 2532 2533
	case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
		dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
		break;
	case DWC3_DEVICE_EVENT_EOPF:
2534
		dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2535 2536
		break;
	case DWC3_DEVICE_EVENT_SOF:
2537
		dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
2538 2539
		break;
	case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
2540
		dwc3_trace(trace_dwc3_gadget, "Erratic Error");
2541 2542
		break;
	case DWC3_DEVICE_EVENT_CMD_CMPL:
2543
		dwc3_trace(trace_dwc3_gadget, "Command Complete");
2544 2545
		break;
	case DWC3_DEVICE_EVENT_OVERFLOW:
2546
		dwc3_trace(trace_dwc3_gadget, "Overflow");
2547 2548
		break;
	default:
2549
		dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
2550 2551 2552 2553 2554 2555
	}
}

static void dwc3_process_event_entry(struct dwc3 *dwc,
		const union dwc3_event *event)
{
2556 2557
	trace_dwc3_event(event->raw);

2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
	/* Endpoint IRQ, handle it and return early */
	if (event->type.is_devspec == 0) {
		/* depevt */
		return dwc3_endpoint_interrupt(dwc, &event->depevt);
	}

	switch (event->type.type) {
	case DWC3_EVENT_TYPE_DEV:
		dwc3_gadget_interrupt(dwc, &event->devt);
		break;
	/* REVISIT what to do with Carkit and I2C events ? */
	default:
		dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
	}
}

2574
static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
2575
{
2576
	struct dwc3_event_buffer *evt;
2577
	irqreturn_t ret = IRQ_NONE;
2578
	int left;
2579
	u32 reg;
2580

2581 2582
	evt = dwc->ev_buffs[buf];
	left = evt->count;
2583

2584 2585
	if (!(evt->flags & DWC3_EVENT_PENDING))
		return IRQ_NONE;
2586

2587 2588
	while (left > 0) {
		union dwc3_event event;
2589

2590
		event.raw = *(u32 *) (evt->buf + evt->lpos);
2591

2592
		dwc3_process_event_entry(dwc, &event);
2593

2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
		/*
		 * FIXME we wrap around correctly to the next entry as
		 * almost all entries are 4 bytes in size. There is one
		 * entry which has 12 bytes which is a regular entry
		 * followed by 8 bytes data. ATM I don't know how
		 * things are organized if we get next to the a
		 * boundary so I worry about that once we try to handle
		 * that.
		 */
		evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
		left -= 4;
2605

2606 2607
		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
	}
2608

2609 2610 2611
	evt->count = 0;
	evt->flags &= ~DWC3_EVENT_PENDING;
	ret = IRQ_HANDLED;
2612

2613 2614 2615 2616
	/* Unmask interrupt */
	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
	reg &= ~DWC3_GEVNTSIZ_INTMASK;
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2617

2618 2619
	return ret;
}
2620

2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631
static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
{
	struct dwc3 *dwc = _dwc;
	unsigned long flags;
	irqreturn_t ret = IRQ_NONE;
	int i;

	spin_lock_irqsave(&dwc->lock, flags);

	for (i = 0; i < dwc->num_event_buffers; i++)
		ret |= dwc3_process_event_buf(dwc, i);
2632 2633 2634 2635 2636 2637

	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

2638
static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
2639 2640 2641
{
	struct dwc3_event_buffer *evt;
	u32 count;
2642
	u32 reg;
2643

2644 2645
	evt = dwc->ev_buffs[buf];

2646 2647 2648 2649 2650
	count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
	count &= DWC3_GEVNTCOUNT_MASK;
	if (!count)
		return IRQ_NONE;

2651 2652
	evt->count = count;
	evt->flags |= DWC3_EVENT_PENDING;
2653

2654 2655 2656 2657 2658
	/* Mask interrupt */
	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
	reg |= DWC3_GEVNTSIZ_INTMASK;
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);

2659
	return IRQ_WAKE_THREAD;
2660 2661 2662 2663 2664 2665 2666 2667
}

static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
{
	struct dwc3			*dwc = _dwc;
	int				i;
	irqreturn_t			ret = IRQ_NONE;

2668
	for (i = 0; i < dwc->num_event_buffers; i++) {
2669 2670
		irqreturn_t status;

2671
		status = dwc3_check_event_buf(dwc, i);
2672
		if (status == IRQ_WAKE_THREAD)
2673 2674 2675 2676 2677 2678 2679 2680
			ret = status;
	}

	return ret;
}

/**
 * dwc3_gadget_init - Initializes gadget related registers
2681
 * @dwc: pointer to our controller context structure
2682 2683 2684
 *
 * Returns 0 on success otherwise negative errno.
 */
B
Bill Pemberton 已提交
2685
int dwc3_gadget_init(struct dwc3 *dwc)
2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696
{
	int					ret;

	dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
			&dwc->ctrl_req_addr, GFP_KERNEL);
	if (!dwc->ctrl_req) {
		dev_err(dwc->dev, "failed to allocate ctrl request\n");
		ret = -ENOMEM;
		goto err0;
	}

2697
	dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
2698 2699 2700 2701 2702 2703 2704
			&dwc->ep0_trb_addr, GFP_KERNEL);
	if (!dwc->ep0_trb) {
		dev_err(dwc->dev, "failed to allocate ep0 trb\n");
		ret = -ENOMEM;
		goto err1;
	}

2705
	dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
2706 2707 2708 2709 2710
	if (!dwc->setup_buf) {
		ret = -ENOMEM;
		goto err2;
	}

2711
	dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
2712 2713
			DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
			GFP_KERNEL);
2714 2715 2716 2717 2718 2719
	if (!dwc->ep0_bounce) {
		dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
		ret = -ENOMEM;
		goto err3;
	}

2720
	dwc->gadget.ops			= &dwc3_gadget_ops;
2721
	dwc->gadget.max_speed		= USB_SPEED_SUPER;
2722
	dwc->gadget.speed		= USB_SPEED_UNKNOWN;
2723
	dwc->gadget.sg_supported	= true;
2724 2725
	dwc->gadget.name		= "dwc3-gadget";

2726 2727 2728 2729 2730 2731
	/*
	 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
	 * on ep out.
	 */
	dwc->gadget.quirk_ep_out_aligned_size = true;

2732 2733 2734 2735 2736 2737 2738
	/*
	 * REVISIT: Here we should clear all pending IRQs to be
	 * sure we're starting from a well known location.
	 */

	ret = dwc3_gadget_init_endpoints(dwc);
	if (ret)
2739
		goto err4;
2740 2741 2742 2743

	ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
	if (ret) {
		dev_err(dwc->dev, "failed to register udc\n");
2744
		goto err4;
2745 2746 2747 2748
	}

	return 0;

2749
err4:
2750
	dwc3_gadget_free_endpoints(dwc);
2751 2752
	dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
			dwc->ep0_bounce, dwc->ep0_bounce_addr);
2753

2754
err3:
2755
	kfree(dwc->setup_buf);
2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768

err2:
	dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
			dwc->ep0_trb, dwc->ep0_trb_addr);

err1:
	dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
			dwc->ctrl_req, dwc->ctrl_req_addr);

err0:
	return ret;
}

2769 2770
/* -------------------------------------------------------------------------- */

2771 2772 2773 2774 2775 2776
void dwc3_gadget_exit(struct dwc3 *dwc)
{
	usb_del_gadget_udc(&dwc->gadget);

	dwc3_gadget_free_endpoints(dwc);

2777 2778
	dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
			dwc->ep0_bounce, dwc->ep0_bounce_addr);
2779

2780
	kfree(dwc->setup_buf);
2781 2782 2783 2784 2785 2786 2787

	dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
			dwc->ep0_trb, dwc->ep0_trb_addr);

	dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
			dwc->ctrl_req, dwc->ctrl_req_addr);
}
2788

2789
int dwc3_gadget_suspend(struct dwc3 *dwc)
2790
{
2791
	if (dwc->pullups_connected) {
2792
		dwc3_gadget_disable_irq(dwc);
2793 2794
		dwc3_gadget_run_stop(dwc, true, true);
	}
2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812

	__dwc3_gadget_ep_disable(dwc->eps[0]);
	__dwc3_gadget_ep_disable(dwc->eps[1]);

	dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);

	return 0;
}

int dwc3_gadget_resume(struct dwc3 *dwc)
{
	struct dwc3_ep		*dep;
	int			ret;

	/* Start with SuperSpeed Default */
	dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);

	dep = dwc->eps[0];
2813 2814
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
2815 2816 2817 2818
	if (ret)
		goto err0;

	dep = dwc->eps[1];
2819 2820
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
2821 2822 2823 2824 2825 2826 2827 2828 2829
	if (ret)
		goto err1;

	/* begin to receive SETUP packets */
	dwc->ep0state = EP0_SETUP_PHASE;
	dwc3_ep0_out_start(dwc);

	dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);

2830 2831 2832 2833 2834
	if (dwc->pullups_connected) {
		dwc3_gadget_enable_irq(dwc);
		dwc3_gadget_run_stop(dwc, true, false);
	}

2835 2836 2837 2838 2839 2840 2841 2842
	return 0;

err1:
	__dwc3_gadget_ep_disable(dwc->eps[0]);

err0:
	return ret;
}