i915_irq.c 33.1 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29
#include <linux/sysrq.h>
L
Linus Torvalds 已提交
30 31 32 33
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
34
#include "i915_trace.h"
J
Jesse Barnes 已提交
35
#include "intel_drv.h"
L
Linus Torvalds 已提交
36 37 38

#define MAX_NOPID ((u32)~0)

39 40 41 42 43 44 45
/**
 * Interrupts that are always left unmasked.
 *
 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
 * we leave them always unmasked in IMR and then control enabling them through
 * PIPESTAT alone.
 */
46 47 48 49 50 51 52
#define I915_INTERRUPT_ENABLE_FIX			\
	(I915_ASLE_INTERRUPT |				\
	 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |	\
	 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |	\
	 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
53 54 55 56

/** Interrupts that we mask and unmask at runtime. */
#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)

J
Jesse Barnes 已提交
57 58 59 60 61 62 63 64 65
#define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
				 PIPE_VBLANK_INTERRUPT_STATUS)

#define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
				 PIPE_VBLANK_INTERRUPT_ENABLE)

#define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
					 DRM_I915_VBLANK_PIPE_B)

66
void
67
ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
68 69 70 71 72 73 74 75 76
{
	if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
		dev_priv->gt_irq_mask_reg &= ~mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

static inline void
77
ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
78 79 80 81 82 83 84 85 86 87
{
	if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
		dev_priv->gt_irq_mask_reg |= mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

/* For display hotplug interrupt */
void
88
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
89 90 91 92 93 94 95 96 97
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

static inline void
98
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
99 100 101 102 103 104 105 106
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

107
void
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

static inline void
i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

127 128 129 130 131 132 133
static inline u32
i915_pipestat(int pipe)
{
	if (pipe == 0)
		return PIPEASTAT;
	if (pipe == 1)
		return PIPEBSTAT;
134
	BUG();
135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
}

void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != mask) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] |= mask;
		/* Enable the interrupt, clear any pending status */
		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
		(void) I915_READ(reg);
	}
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != 0) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] &= ~mask;
		I915_WRITE(reg, dev_priv->pipestat[pipe]);
		(void) I915_READ(reg);
	}
}

162 163 164 165 166 167 168
/**
 * intel_enable_asle - enable ASLE interrupt for OpRegion
 */
void intel_enable_asle (struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

169 170
	if (IS_IRONLAKE(dev))
		ironlake_enable_display_irq(dev_priv, DE_GSE);
171 172 173 174 175
	else
		i915_enable_pipestat(dev_priv, 1,
				     I915_LEGACY_BLC_EVENT_ENABLE);
}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;

	if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
		return 1;

	return 0;
}

197 198 199 200
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
201 202 203 204 205 206 207 208 209 210
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
	u32 high1, high2, low, count;

	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;

	if (!i915_pipe_enabled(dev, pipe)) {
211 212
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
				"pipe %d\n", pipe);
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
		return 0;
	}

	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
		high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
		low =  ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
			PIPE_FRAME_LOW_SHIFT);
		high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
	} while (high1 != high2);

	count = (high1 << 8) | low;

	return count;
}

235 236 237 238 239 240
u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;

	if (!i915_pipe_enabled(dev, pipe)) {
241 242
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
					"pipe %d\n", pipe);
243 244 245 246 247 248
		return 0;
	}

	return I915_READ(reg);
}

249 250 251 252 253 254 255 256
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
257 258 259 260 261 262 263 264 265 266 267
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;

	if (mode_config->num_connector) {
		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_output *intel_output = to_intel_output(connector);
	
			if (intel_output->hot_plug)
				(*intel_output->hot_plug) (intel_output);
		}
	}
268 269 270 271
	/* Just fire off a uevent and let userspace tell us what to do */
	drm_sysfs_hotplug_event(dev);
}

272
irqreturn_t ironlake_irq_handler(struct drm_device *dev)
273 274 275
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
276
	u32 de_iir, gt_iir, de_ier, pch_iir;
277 278
	struct drm_i915_master_private *master_priv;

279 280 281 282 283
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
	(void)I915_READ(DEIER);

284 285
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
286
	pch_iir = I915_READ(SDEIIR);
287

288 289
	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
		goto done;
290

291
	ret = IRQ_HANDLED;
292

293 294 295 296 297 298
	if (dev->primary->master) {
		master_priv = dev->primary->master->driver_priv;
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch =
				READ_BREADCRUMB(dev_priv);
	}
299

300 301 302 303 304 305 306 307
	if (gt_iir & GT_USER_INTERRUPT) {
		u32 seqno = i915_get_gem_seqno(dev);
		dev_priv->mm.irq_gem_seqno = seqno;
		trace_i915_gem_request_complete(dev, seqno);
		DRM_WAKEUP(&dev_priv->irq_queue);
		dev_priv->hangcheck_count = 0;
		mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
	}
308

309 310
	if (de_iir & DE_GSE)
		ironlake_opregion_gse_intr(dev);
311

312 313 314 315
	/* check event from PCH */
	if ((de_iir & DE_PCH_EVENT) &&
	    (pch_iir & SDE_HOTPLUG_MASK)) {
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
316 317
	}

318 319 320 321 322 323
	/* should clear PCH hotplug event before clear CPU irq */
	I915_WRITE(SDEIIR, pch_iir);
	I915_WRITE(GTIIR, gt_iir);
	I915_WRITE(DEIIR, de_iir);

done:
324 325 326
	I915_WRITE(DEIER, de_ier);
	(void)I915_READ(DEIER);

327 328 329
	return ret;
}

330 331 332 333 334 335 336 337 338 339 340 341
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    error_work);
	struct drm_device *dev = dev_priv->dev;
342 343 344
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
345

346
	DRM_DEBUG_DRIVER("generating error event\n");
347 348
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

349
	if (atomic_read(&dev_priv->mm.wedged)) {
350
		if (IS_I965G(dev)) {
351
			DRM_DEBUG_DRIVER("resetting chip\n");
352 353
			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
			if (!i965_reset(dev, GDRST_RENDER)) {
354
				atomic_set(&dev_priv->mm.wedged, 0);
355 356 357
				kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
			}
		} else {
358
			DRM_DEBUG_DRIVER("reboot required\n");
359 360
		}
	}
361 362 363 364 365 366 367 368 369 370 371
}

/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
372 373 374 375 376 377 378 379 380 381 382 383
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->error_lock, flags);
	if (dev_priv->first_error)
		goto out;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (!error) {
384
		DRM_DEBUG_DRIVER("out ot memory, not capturing error state\n");
385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
		goto out;
	}

	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
	error->pipeastat = I915_READ(PIPEASTAT);
	error->pipebstat = I915_READ(PIPEBSTAT);
	error->instpm = I915_READ(INSTPM);
	if (!IS_I965G(dev)) {
		error->ipeir = I915_READ(IPEIR);
		error->ipehr = I915_READ(IPEHR);
		error->instdone = I915_READ(INSTDONE);
		error->acthd = I915_READ(ACTHD);
	} else {
		error->ipeir = I915_READ(IPEIR_I965);
		error->ipehr = I915_READ(IPEHR_I965);
		error->instdone = I915_READ(INSTDONE_I965);
		error->instps = I915_READ(INSTPS);
		error->instdone1 = I915_READ(INSTDONE1);
		error->acthd = I915_READ(ACTHD_I965);
	}

407 408
	do_gettimeofday(&error->time);

409 410 411 412 413 414
	dev_priv->first_error = error;

out:
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
}

415 416 417 418 419 420 421 422 423 424
/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
425
static void i915_handle_error(struct drm_device *dev, bool wedged)
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 eir = I915_READ(EIR);
	u32 pipea_stats = I915_READ(PIPEASTAT);
	u32 pipeb_stats = I915_READ(PIPEBSTAT);

	i915_capture_error_state(dev);

	printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
	       eir);

	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
			(void)I915_READ(IPEIR_I965);
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
			(void)I915_READ(PGTBL_ER);
		}
	}

	if (IS_I9XX(dev)) {
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
			(void)I915_READ(PGTBL_ER);
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
		printk(KERN_ERR "memory refresh error\n");
		printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
		       pipea_stats);
		printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
		       pipeb_stats);
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
		printk(KERN_ERR "instruction error\n");
		printk(KERN_ERR "  INSTPM: 0x%08x\n",
		       I915_READ(INSTPM));
		if (!IS_I965G(dev)) {
			u32 ipeir = I915_READ(IPEIR);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD));
			I915_WRITE(IPEIR, ipeir);
			(void)I915_READ(IPEIR);
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
			(void)I915_READ(IPEIR_I965);
		}
	}

	I915_WRITE(EIR, eir);
	(void)I915_READ(EIR);
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}

535 536 537
	if (wedged) {
		atomic_set(&dev_priv->mm.wedged, 1);

538 539 540 541 542 543
		/*
		 * Wakeup waiting processes so they don't hang
		 */
		DRM_WAKEUP(&dev_priv->irq_queue);
	}

544
	queue_work(dev_priv->wq, &dev_priv->error_work);
545 546
}

L
Linus Torvalds 已提交
547 548
irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
{
549
	struct drm_device *dev = (struct drm_device *) arg;
L
Linus Torvalds 已提交
550
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
551
	struct drm_i915_master_private *master_priv;
552 553
	u32 iir, new_iir;
	u32 pipea_stats, pipeb_stats;
554 555
	u32 vblank_status;
	u32 vblank_enable;
556
	int vblank = 0;
557
	unsigned long irqflags;
558 559
	int irq_received;
	int ret = IRQ_NONE;
560

561 562
	atomic_inc(&dev_priv->irq_received);

563 564
	if (IS_IRONLAKE(dev))
		return ironlake_irq_handler(dev);
565

566
	iir = I915_READ(IIR);
567

568 569 570 571 572 573 574
	if (IS_I965G(dev)) {
		vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
		vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
	} else {
		vblank_status = I915_VBLANK_INTERRUPT_STATUS;
		vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
	}
575

576 577 578 579 580 581 582 583 584 585 586
	for (;;) {
		irq_received = iir != 0;

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
		pipea_stats = I915_READ(PIPEASTAT);
		pipeb_stats = I915_READ(PIPEBSTAT);
J
Jesse Barnes 已提交
587

588
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
589
			i915_handle_error(dev, false);
590

591 592 593
		/*
		 * Clear the PIPE(A|B)STAT regs before the IIR
		 */
594
		if (pipea_stats & 0x8000ffff) {
595
			if (pipea_stats &  PIPE_FIFO_UNDERRUN_STATUS)
596
				DRM_DEBUG_DRIVER("pipe a underrun\n");
597
			I915_WRITE(PIPEASTAT, pipea_stats);
598
			irq_received = 1;
599
		}
L
Linus Torvalds 已提交
600

601
		if (pipeb_stats & 0x8000ffff) {
602
			if (pipeb_stats &  PIPE_FIFO_UNDERRUN_STATUS)
603
				DRM_DEBUG_DRIVER("pipe b underrun\n");
604
			I915_WRITE(PIPEBSTAT, pipeb_stats);
605
			irq_received = 1;
606
		}
607 608 609 610 611 612
		spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;
613

614 615 616 617 618
		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

619
			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
620 621
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
622 623
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
624 625 626 627 628

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

629 630
		I915_WRITE(IIR, iir);
		new_iir = I915_READ(IIR); /* Flush posted writes */
631

632 633 634 635 636 637
		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}
638

639
		if (iir & I915_USER_INTERRUPT) {
C
Chris Wilson 已提交
640 641 642
			u32 seqno = i915_get_gem_seqno(dev);
			dev_priv->mm.irq_gem_seqno = seqno;
			trace_i915_gem_request_complete(dev, seqno);
643
			DRM_WAKEUP(&dev_priv->irq_queue);
B
Ben Gamari 已提交
644 645
			dev_priv->hangcheck_count = 0;
			mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
646
		}
647

648 649 650 651 652 653
		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
			intel_prepare_page_flip(dev, 0);

		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
			intel_prepare_page_flip(dev, 1);

654
		if (pipea_stats & vblank_status) {
655 656
			vblank++;
			drm_handle_vblank(dev, 0);
657
			intel_finish_page_flip(dev, 0);
658
		}
659

660
		if (pipeb_stats & vblank_status) {
661 662
			vblank++;
			drm_handle_vblank(dev, 1);
663
			intel_finish_page_flip(dev, 1);
664
		}
665

666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
		if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
		    (iir & I915_ASLE_INTERRUPT))
			opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
686
	}
687

688
	return ret;
L
Linus Torvalds 已提交
689 690
}

691
static int i915_emit_irq(struct drm_device * dev)
L
Linus Torvalds 已提交
692 693
{
	drm_i915_private_t *dev_priv = dev->dev_private;
694
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
695 696 697 698
	RING_LOCALS;

	i915_kernel_lost_context(dev);

699
	DRM_DEBUG_DRIVER("\n");
L
Linus Torvalds 已提交
700

701
	dev_priv->counter++;
702
	if (dev_priv->counter > 0x7FFFFFFFUL)
703
		dev_priv->counter = 1;
704 705
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
706

707
	BEGIN_LP_RING(4);
708
	OUT_RING(MI_STORE_DWORD_INDEX);
709
	OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
710
	OUT_RING(dev_priv->counter);
711
	OUT_RING(MI_USER_INTERRUPT);
L
Linus Torvalds 已提交
712
	ADVANCE_LP_RING();
D
Dave Airlie 已提交
713

714
	return dev_priv->counter;
L
Linus Torvalds 已提交
715 716
}

717
void i915_user_irq_get(struct drm_device *dev)
718 719
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
720
	unsigned long irqflags;
721

722
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
723
	if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
724 725
		if (IS_IRONLAKE(dev))
			ironlake_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
726 727 728
		else
			i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
	}
729
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
730 731
}

732
void i915_user_irq_put(struct drm_device *dev)
733 734
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
735
	unsigned long irqflags;
736

737
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
738
	BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
739
	if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
740 741
		if (IS_IRONLAKE(dev))
			ironlake_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
742 743 744
		else
			i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
	}
745
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
746 747
}

748 749 750 751 752 753 754 755 756 757
void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	if (dev_priv->trace_irq_seqno == 0)
		i915_user_irq_get(dev);

	dev_priv->trace_irq_seqno = seqno;
}

758
static int i915_wait_irq(struct drm_device * dev, int irq_nr)
L
Linus Torvalds 已提交
759 760
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
761
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
762 763
	int ret = 0;

764
	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
L
Linus Torvalds 已提交
765 766
		  READ_BREADCRUMB(dev_priv));

767
	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
768 769
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
L
Linus Torvalds 已提交
770
		return 0;
771
	}
L
Linus Torvalds 已提交
772

773 774
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
L
Linus Torvalds 已提交
775

776
	i915_user_irq_get(dev);
L
Linus Torvalds 已提交
777 778
	DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
		    READ_BREADCRUMB(dev_priv) >= irq_nr);
779
	i915_user_irq_put(dev);
L
Linus Torvalds 已提交
780

E
Eric Anholt 已提交
781
	if (ret == -EBUSY) {
782
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
L
Linus Torvalds 已提交
783 784 785
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
	}

786 787 788
	return ret;
}

L
Linus Torvalds 已提交
789 790
/* Needs the lock as it touches the ring.
 */
791 792
int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
793 794
{
	drm_i915_private_t *dev_priv = dev->dev_private;
795
	drm_i915_irq_emit_t *emit = data;
L
Linus Torvalds 已提交
796 797
	int result;

798
	if (!dev_priv || !dev_priv->ring.virtual_start) {
799
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
800
		return -EINVAL;
L
Linus Torvalds 已提交
801
	}
802 803 804

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

805
	mutex_lock(&dev->struct_mutex);
L
Linus Torvalds 已提交
806
	result = i915_emit_irq(dev);
807
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
808

809
	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
L
Linus Torvalds 已提交
810
		DRM_ERROR("copy_to_user\n");
E
Eric Anholt 已提交
811
		return -EFAULT;
L
Linus Torvalds 已提交
812 813 814 815 816 817 818
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
819 820
int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
821 822
{
	drm_i915_private_t *dev_priv = dev->dev_private;
823
	drm_i915_irq_wait_t *irqwait = data;
L
Linus Torvalds 已提交
824 825

	if (!dev_priv) {
826
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
827
		return -EINVAL;
L
Linus Torvalds 已提交
828 829
	}

830
	return i915_wait_irq(dev, irqwait->irq_seq);
L
Linus Torvalds 已提交
831 832
}

833 834 835 836
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
int i915_enable_vblank(struct drm_device *dev, int pipe)
837 838
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
839
	unsigned long irqflags;
840 841 842 843 844 845
	int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
	u32 pipeconf;

	pipeconf = I915_READ(pipeconf_reg);
	if (!(pipeconf & PIPEACONF_ENABLE))
		return -EINVAL;
846

847
	if (IS_IRONLAKE(dev))
848 849
		return 0;

850 851
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
	if (IS_I965G(dev))
852 853
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
854
	else
855 856
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
857
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
858 859 860
	return 0;
}

861 862 863 864
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
void i915_disable_vblank(struct drm_device *dev, int pipe)
865 866
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
867
	unsigned long irqflags;
868

869
	if (IS_IRONLAKE(dev))
870 871
		return;

872
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
873 874 875
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_VBLANK_INTERRUPT_ENABLE |
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
876
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
877 878
}

J
Jesse Barnes 已提交
879 880 881
void i915_enable_interrupt (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
882

883
	if (!IS_IRONLAKE(dev))
884
		opregion_enable_asle(dev);
J
Jesse Barnes 已提交
885 886 887 888
	dev_priv->irq_enabled = 1;
}


889 890
/* Set the vblank monitor pipe
 */
891 892
int i915_vblank_pipe_set(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
893 894 895 896
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	if (!dev_priv) {
897
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
898
		return -EINVAL;
899 900
	}

901
	return 0;
902 903
}

904 905
int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
906 907
{
	drm_i915_private_t *dev_priv = dev->dev_private;
908
	drm_i915_vblank_pipe_t *pipe = data;
909 910

	if (!dev_priv) {
911
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
912
		return -EINVAL;
913 914
	}

915
	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
916

917 918 919
	return 0;
}

920 921 922
/**
 * Schedule buffer swap at given vertical blank.
 */
923 924
int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
925
{
926 927 928 929 930 931 932 933 934 935 936 937 938
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
939
	 */
940
	return -EINVAL;
941 942
}

B
Ben Gamari 已提交
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) {
	drm_i915_private_t *dev_priv = dev->dev_private;
	return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list);
}

/**
 * This is called when the chip hasn't reported back with completed
 * batchbuffers in a long time. The first time this is called we simply record
 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
 * again, we assume the chip is wedged and try to fix it.
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t acthd;
       
	if (!IS_I965G(dev))
		acthd = I915_READ(ACTHD);
	else
		acthd = I915_READ(ACTHD_I965);

	/* If all work is done then ACTHD clearly hasn't advanced. */
	if (list_empty(&dev_priv->mm.request_list) ||
		       i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) {
		dev_priv->hangcheck_count = 0;
		return;
	}

	if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
974
		i915_handle_error(dev, true);
B
Ben Gamari 已提交
975 976 977 978 979 980 981 982 983 984 985 986 987 988
		return;
	} 

	/* Reset timer case chip hangs without another request being added */
	mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);

	if (acthd != dev_priv->last_acthd)
		dev_priv->hangcheck_count = 0;
	else
		dev_priv->hangcheck_count++;

	dev_priv->last_acthd = acthd;
}

L
Linus Torvalds 已提交
989 990
/* drm_dma.h hooks
*/
991
static void ironlake_irq_preinstall(struct drm_device *dev)
992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE(HWSTAM, 0xeffe);

	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	(void) I915_READ(DEIER);

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	(void) I915_READ(GTIER);
1007 1008 1009 1010 1011

	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
	(void) I915_READ(SDEIER);
1012 1013
}

1014
static int ironlake_irq_postinstall(struct drm_device *dev)
1015 1016 1017
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
1018
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT;
1019
	u32 render_mask = GT_USER_INTERRUPT;
1020 1021
	u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
			   SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040

	dev_priv->irq_mask_reg = ~display_mask;
	dev_priv->de_irq_enable_reg = display_mask;

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
	I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
	(void) I915_READ(DEIER);

	/* user interrupt should be enabled, but masked initial */
	dev_priv->gt_irq_mask_reg = 0xffffffff;
	dev_priv->gt_irq_enable_reg = render_mask;

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
	I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
	(void) I915_READ(GTIER);

1041 1042 1043 1044 1045 1046 1047 1048
	dev_priv->pch_irq_mask_reg = ~hotplug_mask;
	dev_priv->pch_irq_enable_reg = hotplug_mask;

	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
	I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
	(void) I915_READ(SDEIER);

1049 1050 1051
	return 0;
}

1052
void i915_driver_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1053 1054 1055
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

J
Jesse Barnes 已提交
1056 1057
	atomic_set(&dev_priv->irq_received, 0);

1058
	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1059
	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1060

1061 1062
	if (IS_IRONLAKE(dev)) {
		ironlake_irq_preinstall(dev);
1063 1064 1065
		return;
	}

1066 1067 1068 1069 1070
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1071
	I915_WRITE(HWSTAM, 0xeffe);
1072 1073
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1074
	I915_WRITE(IMR, 0xffffffff);
1075
	I915_WRITE(IER, 0x0);
1076
	(void) I915_READ(IER);
L
Linus Torvalds 已提交
1077 1078
}

1079 1080 1081 1082
/*
 * Must be called after intel_modeset_init or hotplug interrupts won't be
 * enabled correctly.
 */
1083
int i915_driver_irq_postinstall(struct drm_device *dev)
L
Linus Torvalds 已提交
1084 1085
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1086
	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
1087
	u32 error_mask;
1088

1089 1090
	DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);

1091 1092
	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

1093 1094
	if (IS_IRONLAKE(dev))
		return ironlake_irq_postinstall(dev);
1095

1096 1097 1098 1099 1100 1101
	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

1102 1103 1104
	if (I915_HAS_HOTPLUG(dev)) {
		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
		/* Note HDMI and DP share bits */
		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMID_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS)
			hotplug_en |= CRT_HOTPLUG_INT_EN;
		/* Ignore TV since it's buggy */

1120 1121 1122 1123 1124 1125 1126 1127
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);

		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
	}

1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

1143 1144 1145 1146 1147
	/* Disable pipe interrupt enables, clear pending pipe status */
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	/* Clear pending interrupt status */
	I915_WRITE(IIR, I915_READ(IIR));
1148

1149
	I915_WRITE(IER, enable_mask);
1150
	I915_WRITE(IMR, dev_priv->irq_mask_reg);
1151 1152
	(void) I915_READ(IER);

1153
	opregion_enable_asle(dev);
1154 1155

	return 0;
L
Linus Torvalds 已提交
1156 1157
}

1158
static void ironlake_irq_uninstall(struct drm_device *dev)
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
}

1172
void i915_driver_irq_uninstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1173 1174
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1175

L
Linus Torvalds 已提交
1176 1177 1178
	if (!dev_priv)
		return;

1179 1180
	dev_priv->vblank_pipe = 0;

1181 1182
	if (IS_IRONLAKE(dev)) {
		ironlake_irq_uninstall(dev);
1183 1184 1185
		return;
	}

1186 1187 1188 1189 1190
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1191
	I915_WRITE(HWSTAM, 0xffffffff);
1192 1193
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1194
	I915_WRITE(IMR, 0xffffffff);
1195
	I915_WRITE(IER, 0x0);
1196

1197 1198 1199
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
L
Linus Torvalds 已提交
1200
}