i915_irq.c 21.6 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28 29 30 31 32

#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
J
Jesse Barnes 已提交
33
#include "intel_drv.h"
L
Linus Torvalds 已提交
34 35 36

#define MAX_NOPID ((u32)~0)

37 38 39 40 41 42 43 44 45 46 47 48 49 50
/**
 * Interrupts that are always left unmasked.
 *
 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
 * we leave them always unmasked in IMR and then control enabling them through
 * PIPESTAT alone.
 */
#define I915_INTERRUPT_ENABLE_FIX (I915_ASLE_INTERRUPT | \
				   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |  \
				   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT)

/** Interrupts that we mask and unmask at runtime. */
#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)

J
Jesse Barnes 已提交
51 52 53 54 55 56 57 58 59
#define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
				 PIPE_VBLANK_INTERRUPT_STATUS)

#define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
				 PIPE_VBLANK_INTERRUPT_ENABLE)

#define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
					 DRM_I915_VBLANK_PIPE_B)

60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
void
igdng_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
		dev_priv->gt_irq_mask_reg &= ~mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

static inline void
igdng_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
		dev_priv->gt_irq_mask_reg |= mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

/* For display hotplug interrupt */
void
igdng_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

static inline void
igdng_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

101
void
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

static inline void
i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

121 122 123 124 125 126 127
static inline u32
i915_pipestat(int pipe)
{
	if (pipe == 0)
		return PIPEASTAT;
	if (pipe == 1)
		return PIPEBSTAT;
128
	BUG();
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
}

void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != mask) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] |= mask;
		/* Enable the interrupt, clear any pending status */
		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
		(void) I915_READ(reg);
	}
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != 0) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] &= ~mask;
		I915_WRITE(reg, dev_priv->pipestat[pipe]);
		(void) I915_READ(reg);
	}
}

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;

	if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
		return 1;

	return 0;
}

177 178 179 180
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
	u32 high1, high2, low, count;

	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe);
		return 0;
	}

	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
		high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
		low =  ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
			PIPE_FRAME_LOW_SHIFT);
		high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
	} while (high1 != high2);

	count = (high1 << 8) | low;

	return count;
}

214 215 216 217 218 219 220 221 222 223 224 225 226
u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe);
		return 0;
	}

	return I915_READ(reg);
}

227 228 229 230 231 232 233 234 235 236 237 238 239
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;

	/* Just fire off a uevent and let userspace tell us what to do */
	drm_sysfs_hotplug_event(dev);
}

240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
irqreturn_t igdng_irq_handler(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
	u32 de_iir, gt_iir;
	u32 new_de_iir, new_gt_iir;
	struct drm_i915_master_private *master_priv;

	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);

	for (;;) {
		if (de_iir == 0 && gt_iir == 0)
			break;

		ret = IRQ_HANDLED;

		I915_WRITE(DEIIR, de_iir);
		new_de_iir = I915_READ(DEIIR);
		I915_WRITE(GTIIR, gt_iir);
		new_gt_iir = I915_READ(GTIIR);

		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}

		if (gt_iir & GT_USER_INTERRUPT) {
			dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev);
			DRM_WAKEUP(&dev_priv->irq_queue);
		}

		de_iir = new_de_iir;
		gt_iir = new_gt_iir;
	}

	return ret;
}

L
Linus Torvalds 已提交
281 282
irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
{
283
	struct drm_device *dev = (struct drm_device *) arg;
L
Linus Torvalds 已提交
284
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
285
	struct drm_i915_master_private *master_priv;
286 287
	u32 iir, new_iir;
	u32 pipea_stats, pipeb_stats;
288 289
	u32 vblank_status;
	u32 vblank_enable;
290
	int vblank = 0;
291
	unsigned long irqflags;
292 293
	int irq_received;
	int ret = IRQ_NONE;
294

295 296
	atomic_inc(&dev_priv->irq_received);

297 298 299
	if (IS_IGDNG(dev))
		return igdng_irq_handler(dev);

300
	iir = I915_READ(IIR);
301

302 303 304 305 306 307 308
	if (IS_I965G(dev)) {
		vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
		vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
	} else {
		vblank_status = I915_VBLANK_INTERRUPT_STATUS;
		vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
	}
309

310 311 312 313 314 315 316 317 318 319 320
	for (;;) {
		irq_received = iir != 0;

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
		pipea_stats = I915_READ(PIPEASTAT);
		pipeb_stats = I915_READ(PIPEBSTAT);
J
Jesse Barnes 已提交
321

322 323 324
		/*
		 * Clear the PIPE(A|B)STAT regs before the IIR
		 */
325
		if (pipea_stats & 0x8000ffff) {
326
			I915_WRITE(PIPEASTAT, pipea_stats);
327
			irq_received = 1;
328
		}
L
Linus Torvalds 已提交
329

330
		if (pipeb_stats & 0x8000ffff) {
331
			I915_WRITE(PIPEBSTAT, pipeb_stats);
332
			irq_received = 1;
333
		}
334 335 336 337 338 339
		spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;
340

341 342 343 344 345 346 347 348 349 350 351 352 353 354
		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

			DRM_DEBUG("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
				schedule_work(&dev_priv->hotplug_work);

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

355 356
		I915_WRITE(IIR, iir);
		new_iir = I915_READ(IIR); /* Flush posted writes */
357

358 359 360 361 362 363
		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}
364

365 366 367 368
		if (iir & I915_USER_INTERRUPT) {
			dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev);
			DRM_WAKEUP(&dev_priv->irq_queue);
		}
369

370
		if (pipea_stats & vblank_status) {
371 372 373
			vblank++;
			drm_handle_vblank(dev, 0);
		}
374

375
		if (pipeb_stats & vblank_status) {
376 377 378
			vblank++;
			drm_handle_vblank(dev, 1);
		}
379

380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
		if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
		    (iir & I915_ASLE_INTERRUPT))
			opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
400
	}
401

402
	return ret;
L
Linus Torvalds 已提交
403 404
}

405
static int i915_emit_irq(struct drm_device * dev)
L
Linus Torvalds 已提交
406 407
{
	drm_i915_private_t *dev_priv = dev->dev_private;
408
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
409 410 411 412
	RING_LOCALS;

	i915_kernel_lost_context(dev);

413
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
414

415
	dev_priv->counter++;
416
	if (dev_priv->counter > 0x7FFFFFFFUL)
417
		dev_priv->counter = 1;
418 419
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
420

421
	BEGIN_LP_RING(4);
422
	OUT_RING(MI_STORE_DWORD_INDEX);
423
	OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
424
	OUT_RING(dev_priv->counter);
425
	OUT_RING(MI_USER_INTERRUPT);
L
Linus Torvalds 已提交
426
	ADVANCE_LP_RING();
D
Dave Airlie 已提交
427

428
	return dev_priv->counter;
L
Linus Torvalds 已提交
429 430
}

431
void i915_user_irq_get(struct drm_device *dev)
432 433
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
434
	unsigned long irqflags;
435

436
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
437 438 439 440 441 442
	if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
		if (IS_IGDNG(dev))
			igdng_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
		else
			i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
	}
443
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
444 445
}

446
void i915_user_irq_put(struct drm_device *dev)
447 448
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
449
	unsigned long irqflags;
450

451
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
452
	BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
453 454 455 456 457 458
	if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
		if (IS_IGDNG(dev))
			igdng_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
		else
			i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
	}
459
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
460 461
}

462
static int i915_wait_irq(struct drm_device * dev, int irq_nr)
L
Linus Torvalds 已提交
463 464
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
465
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
466 467
	int ret = 0;

468
	DRM_DEBUG("irq_nr=%d breadcrumb=%d\n", irq_nr,
L
Linus Torvalds 已提交
469 470
		  READ_BREADCRUMB(dev_priv));

471
	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
472 473
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
L
Linus Torvalds 已提交
474
		return 0;
475
	}
L
Linus Torvalds 已提交
476

477 478
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
L
Linus Torvalds 已提交
479

480
	i915_user_irq_get(dev);
L
Linus Torvalds 已提交
481 482
	DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
		    READ_BREADCRUMB(dev_priv) >= irq_nr);
483
	i915_user_irq_put(dev);
L
Linus Torvalds 已提交
484

E
Eric Anholt 已提交
485
	if (ret == -EBUSY) {
486
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
L
Linus Torvalds 已提交
487 488 489
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
	}

490 491 492
	return ret;
}

L
Linus Torvalds 已提交
493 494
/* Needs the lock as it touches the ring.
 */
495 496
int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
497 498
{
	drm_i915_private_t *dev_priv = dev->dev_private;
499
	drm_i915_irq_emit_t *emit = data;
L
Linus Torvalds 已提交
500 501
	int result;

502
	if (!dev_priv || !dev_priv->ring.virtual_start) {
503
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
504
		return -EINVAL;
L
Linus Torvalds 已提交
505
	}
506 507 508

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

509
	mutex_lock(&dev->struct_mutex);
L
Linus Torvalds 已提交
510
	result = i915_emit_irq(dev);
511
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
512

513
	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
L
Linus Torvalds 已提交
514
		DRM_ERROR("copy_to_user\n");
E
Eric Anholt 已提交
515
		return -EFAULT;
L
Linus Torvalds 已提交
516 517 518 519 520 521 522
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
523 524
int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
525 526
{
	drm_i915_private_t *dev_priv = dev->dev_private;
527
	drm_i915_irq_wait_t *irqwait = data;
L
Linus Torvalds 已提交
528 529

	if (!dev_priv) {
530
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
531
		return -EINVAL;
L
Linus Torvalds 已提交
532 533
	}

534
	return i915_wait_irq(dev, irqwait->irq_seq);
L
Linus Torvalds 已提交
535 536
}

537 538 539 540
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
int i915_enable_vblank(struct drm_device *dev, int pipe)
541 542
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
543
	unsigned long irqflags;
544 545 546 547 548 549
	int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
	u32 pipeconf;

	pipeconf = I915_READ(pipeconf_reg);
	if (!(pipeconf & PIPEACONF_ENABLE))
		return -EINVAL;
550

551 552 553
	if (IS_IGDNG(dev))
		return 0;

554 555
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
	if (IS_I965G(dev))
556 557
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
558
	else
559 560
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
561
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
562 563 564
	return 0;
}

565 566 567 568
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
void i915_disable_vblank(struct drm_device *dev, int pipe)
569 570
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
571
	unsigned long irqflags;
572

573 574 575
	if (IS_IGDNG(dev))
		return;

576
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
577 578 579
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_VBLANK_INTERRUPT_ENABLE |
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
580
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
581 582
}

J
Jesse Barnes 已提交
583 584 585
void i915_enable_interrupt (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
586 587 588

	if (!IS_IGDNG(dev))
		opregion_enable_asle(dev);
J
Jesse Barnes 已提交
589 590 591 592
	dev_priv->irq_enabled = 1;
}


593 594
/* Set the vblank monitor pipe
 */
595 596
int i915_vblank_pipe_set(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
597 598 599 600
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	if (!dev_priv) {
601
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
602
		return -EINVAL;
603 604
	}

605
	return 0;
606 607
}

608 609
int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
610 611
{
	drm_i915_private_t *dev_priv = dev->dev_private;
612
	drm_i915_vblank_pipe_t *pipe = data;
613 614

	if (!dev_priv) {
615
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
616
		return -EINVAL;
617 618
	}

619
	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
620

621 622 623
	return 0;
}

624 625 626
/**
 * Schedule buffer swap at given vertical blank.
 */
627 628
int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
629
{
630 631 632 633 634 635 636 637 638 639 640 641 642
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
643
	 */
644
	return -EINVAL;
645 646
}

L
Linus Torvalds 已提交
647 648
/* drm_dma.h hooks
*/
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694
static void igdng_irq_preinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE(HWSTAM, 0xeffe);

	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	(void) I915_READ(DEIER);

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	(void) I915_READ(GTIER);
}

static int igdng_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
	u32 display_mask = DE_MASTER_IRQ_CONTROL /*| DE_PCH_EVENT */;
	u32 render_mask = GT_USER_INTERRUPT;

	dev_priv->irq_mask_reg = ~display_mask;
	dev_priv->de_irq_enable_reg = display_mask;

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
	I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
	(void) I915_READ(DEIER);

	/* user interrupt should be enabled, but masked initial */
	dev_priv->gt_irq_mask_reg = 0xffffffff;
	dev_priv->gt_irq_enable_reg = render_mask;

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
	I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
	(void) I915_READ(GTIER);

	return 0;
}

695
void i915_driver_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
696 697 698
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

J
Jesse Barnes 已提交
699 700
	atomic_set(&dev_priv->irq_received, 0);

701 702 703 704 705 706 707
	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);

	if (IS_IGDNG(dev)) {
		igdng_irq_preinstall(dev);
		return;
	}

708 709 710 711 712
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

713
	I915_WRITE(HWSTAM, 0xeffe);
714 715
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
716
	I915_WRITE(IMR, 0xffffffff);
717
	I915_WRITE(IER, 0x0);
718
	(void) I915_READ(IER);
L
Linus Torvalds 已提交
719 720
}

721
int i915_driver_irq_postinstall(struct drm_device *dev)
L
Linus Torvalds 已提交
722 723
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
724
	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
725

726 727
	DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);

728 729
	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

730 731 732
	if (IS_IGDNG(dev))
		return igdng_irq_postinstall(dev);

733 734 735 736 737 738
	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
	if (I915_HAS_HOTPLUG(dev)) {
		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);

		/* Leave other bits alone */
		hotplug_en |= HOTPLUG_EN_MASK;
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);

		dev_priv->hotplug_supported_mask = CRT_HOTPLUG_INT_STATUS |
			TV_HOTPLUG_INT_STATUS | SDVOC_HOTPLUG_INT_STATUS |
			SDVOB_HOTPLUG_INT_STATUS;
		if (IS_G4X(dev)) {
			dev_priv->hotplug_supported_mask |=
				HDMIB_HOTPLUG_INT_STATUS |
				HDMIC_HOTPLUG_INT_STATUS |
				HDMID_HOTPLUG_INT_STATUS;
		}
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
	}

761 762 763 764 765
	/* Disable pipe interrupt enables, clear pending pipe status */
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	/* Clear pending interrupt status */
	I915_WRITE(IIR, I915_READ(IIR));
766

767
	I915_WRITE(IER, enable_mask);
768
	I915_WRITE(IMR, dev_priv->irq_mask_reg);
769 770
	(void) I915_READ(IER);

771
	opregion_enable_asle(dev);
772 773

	return 0;
L
Linus Torvalds 已提交
774 775
}

776 777 778 779 780 781 782 783 784 785 786 787 788 789
static void igdng_irq_uninstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
}

790
void i915_driver_irq_uninstall(struct drm_device * dev)
L
Linus Torvalds 已提交
791 792
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
793

L
Linus Torvalds 已提交
794 795 796
	if (!dev_priv)
		return;

797 798
	dev_priv->vblank_pipe = 0;

799 800 801 802 803
	if (IS_IGDNG(dev)) {
		igdng_irq_uninstall(dev);
		return;
	}

804 805 806 807 808
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

809
	I915_WRITE(HWSTAM, 0xffffffff);
810 811
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
812
	I915_WRITE(IMR, 0xffffffff);
813
	I915_WRITE(IER, 0x0);
814

815 816 817
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
L
Linus Torvalds 已提交
818
}