i915_irq.c 33.4 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29
#include <linux/sysrq.h>
L
Linus Torvalds 已提交
30 31 32 33
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
34
#include "i915_trace.h"
J
Jesse Barnes 已提交
35
#include "intel_drv.h"
L
Linus Torvalds 已提交
36 37 38

#define MAX_NOPID ((u32)~0)

39 40 41 42 43 44 45
/**
 * Interrupts that are always left unmasked.
 *
 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
 * we leave them always unmasked in IMR and then control enabling them through
 * PIPESTAT alone.
 */
46 47 48 49 50 51 52
#define I915_INTERRUPT_ENABLE_FIX			\
	(I915_ASLE_INTERRUPT |				\
	 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |	\
	 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |	\
	 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
53 54 55 56

/** Interrupts that we mask and unmask at runtime. */
#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)

J
Jesse Barnes 已提交
57 58 59 60 61 62 63 64 65
#define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
				 PIPE_VBLANK_INTERRUPT_STATUS)

#define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
				 PIPE_VBLANK_INTERRUPT_ENABLE)

#define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
					 DRM_I915_VBLANK_PIPE_B)

66
void
67
ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
68 69 70 71 72 73 74 75 76
{
	if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
		dev_priv->gt_irq_mask_reg &= ~mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

static inline void
77
ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
78 79 80 81 82 83 84 85 86 87
{
	if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
		dev_priv->gt_irq_mask_reg |= mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

/* For display hotplug interrupt */
void
88
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
89 90 91 92 93 94 95 96 97
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

static inline void
98
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
99 100 101 102 103 104 105 106
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

107
void
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

static inline void
i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

127 128 129 130 131 132 133
static inline u32
i915_pipestat(int pipe)
{
	if (pipe == 0)
		return PIPEASTAT;
	if (pipe == 1)
		return PIPEBSTAT;
134
	BUG();
135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
}

void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != mask) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] |= mask;
		/* Enable the interrupt, clear any pending status */
		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
		(void) I915_READ(reg);
	}
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != 0) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] &= ~mask;
		I915_WRITE(reg, dev_priv->pipestat[pipe]);
		(void) I915_READ(reg);
	}
}

162 163 164 165 166 167 168
/**
 * intel_enable_asle - enable ASLE interrupt for OpRegion
 */
void intel_enable_asle (struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

169 170
	if (IS_IRONLAKE(dev))
		ironlake_enable_display_irq(dev_priv, DE_GSE);
171 172 173 174 175
	else
		i915_enable_pipestat(dev_priv, 1,
				     I915_LEGACY_BLC_EVENT_ENABLE);
}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;

	if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
		return 1;

	return 0;
}

197 198 199 200
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
201 202 203 204 205 206 207 208 209 210
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
	u32 high1, high2, low, count;

	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;

	if (!i915_pipe_enabled(dev, pipe)) {
211 212
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
				"pipe %d\n", pipe);
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
		return 0;
	}

	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
		high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
		low =  ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
			PIPE_FRAME_LOW_SHIFT);
		high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
	} while (high1 != high2);

	count = (high1 << 8) | low;

	return count;
}

235 236 237 238 239 240
u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;

	if (!i915_pipe_enabled(dev, pipe)) {
241 242
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
					"pipe %d\n", pipe);
243 244 245 246 247 248
		return 0;
	}

	return I915_READ(reg);
}

249 250 251 252 253 254 255 256
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
257 258 259 260 261 262 263 264 265 266 267
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;

	if (mode_config->num_connector) {
		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_output *intel_output = to_intel_output(connector);
	
			if (intel_output->hot_plug)
				(*intel_output->hot_plug) (intel_output);
		}
	}
268 269 270 271
	/* Just fire off a uevent and let userspace tell us what to do */
	drm_sysfs_hotplug_event(dev);
}

272
irqreturn_t ironlake_irq_handler(struct drm_device *dev)
273 274 275
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
276
	u32 de_iir, gt_iir, de_ier, pch_iir;
277
	u32 new_de_iir, new_gt_iir, new_pch_iir;
278 279
	struct drm_i915_master_private *master_priv;

280 281 282 283 284
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
	(void)I915_READ(DEIER);

285 286
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
287
	pch_iir = I915_READ(SDEIIR);
288 289

	for (;;) {
290
		if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
291 292 293 294
			break;

		ret = IRQ_HANDLED;

295 296 297 298
		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
		new_pch_iir = I915_READ(SDEIIR);

299 300 301 302 303 304 305 306 307 308 309 310 311
		I915_WRITE(DEIIR, de_iir);
		new_de_iir = I915_READ(DEIIR);
		I915_WRITE(GTIIR, gt_iir);
		new_gt_iir = I915_READ(GTIIR);

		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}

		if (gt_iir & GT_USER_INTERRUPT) {
C
Chris Wilson 已提交
312 313 314
			u32 seqno = i915_get_gem_seqno(dev);
			dev_priv->mm.irq_gem_seqno = seqno;
			trace_i915_gem_request_complete(dev, seqno);
315
			DRM_WAKEUP(&dev_priv->irq_queue);
316 317
			dev_priv->hangcheck_count = 0;
			mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
318 319
		}

320 321 322
		if (de_iir & DE_GSE)
			ironlake_opregion_gse_intr(dev);

323 324 325 326 327 328
		/* check event from PCH */
		if ((de_iir & DE_PCH_EVENT) &&
			(pch_iir & SDE_HOTPLUG_MASK)) {
			queue_work(dev_priv->wq, &dev_priv->hotplug_work);
		}

329 330
		de_iir = new_de_iir;
		gt_iir = new_gt_iir;
331
		pch_iir = new_pch_iir;
332 333
	}

334 335 336
	I915_WRITE(DEIER, de_ier);
	(void)I915_READ(DEIER);

337 338 339
	return ret;
}

340 341 342 343 344 345 346 347 348 349 350 351
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    error_work);
	struct drm_device *dev = dev_priv->dev;
352 353 354
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
355

356
	DRM_DEBUG_DRIVER("generating error event\n");
357 358
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

359
	if (atomic_read(&dev_priv->mm.wedged)) {
360
		if (IS_I965G(dev)) {
361
			DRM_DEBUG_DRIVER("resetting chip\n");
362 363
			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
			if (!i965_reset(dev, GDRST_RENDER)) {
364
				atomic_set(&dev_priv->mm.wedged, 0);
365 366 367
				kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
			}
		} else {
368
			DRM_DEBUG_DRIVER("reboot required\n");
369 370
		}
	}
371 372 373 374 375 376 377 378 379 380 381
}

/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
382 383 384 385 386 387 388 389 390 391 392 393
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->error_lock, flags);
	if (dev_priv->first_error)
		goto out;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (!error) {
394
		DRM_DEBUG_DRIVER("out ot memory, not capturing error state\n");
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
		goto out;
	}

	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
	error->pipeastat = I915_READ(PIPEASTAT);
	error->pipebstat = I915_READ(PIPEBSTAT);
	error->instpm = I915_READ(INSTPM);
	if (!IS_I965G(dev)) {
		error->ipeir = I915_READ(IPEIR);
		error->ipehr = I915_READ(IPEHR);
		error->instdone = I915_READ(INSTDONE);
		error->acthd = I915_READ(ACTHD);
	} else {
		error->ipeir = I915_READ(IPEIR_I965);
		error->ipehr = I915_READ(IPEHR_I965);
		error->instdone = I915_READ(INSTDONE_I965);
		error->instps = I915_READ(INSTPS);
		error->instdone1 = I915_READ(INSTDONE1);
		error->acthd = I915_READ(ACTHD_I965);
	}

417 418
	do_gettimeofday(&error->time);

419 420 421 422 423 424
	dev_priv->first_error = error;

out:
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
}

425 426 427 428 429 430 431 432 433 434
/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
435
static void i915_handle_error(struct drm_device *dev, bool wedged)
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 eir = I915_READ(EIR);
	u32 pipea_stats = I915_READ(PIPEASTAT);
	u32 pipeb_stats = I915_READ(PIPEBSTAT);

	i915_capture_error_state(dev);

	printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
	       eir);

	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
			(void)I915_READ(IPEIR_I965);
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
			(void)I915_READ(PGTBL_ER);
		}
	}

	if (IS_I9XX(dev)) {
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
			(void)I915_READ(PGTBL_ER);
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
		printk(KERN_ERR "memory refresh error\n");
		printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
		       pipea_stats);
		printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
		       pipeb_stats);
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
		printk(KERN_ERR "instruction error\n");
		printk(KERN_ERR "  INSTPM: 0x%08x\n",
		       I915_READ(INSTPM));
		if (!IS_I965G(dev)) {
			u32 ipeir = I915_READ(IPEIR);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD));
			I915_WRITE(IPEIR, ipeir);
			(void)I915_READ(IPEIR);
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
			(void)I915_READ(IPEIR_I965);
		}
	}

	I915_WRITE(EIR, eir);
	(void)I915_READ(EIR);
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}

545 546 547
	if (wedged) {
		atomic_set(&dev_priv->mm.wedged, 1);

548 549 550 551 552 553
		/*
		 * Wakeup waiting processes so they don't hang
		 */
		DRM_WAKEUP(&dev_priv->irq_queue);
	}

554
	queue_work(dev_priv->wq, &dev_priv->error_work);
555 556
}

L
Linus Torvalds 已提交
557 558
irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
{
559
	struct drm_device *dev = (struct drm_device *) arg;
L
Linus Torvalds 已提交
560
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
561
	struct drm_i915_master_private *master_priv;
562 563
	u32 iir, new_iir;
	u32 pipea_stats, pipeb_stats;
564 565
	u32 vblank_status;
	u32 vblank_enable;
566
	int vblank = 0;
567
	unsigned long irqflags;
568 569
	int irq_received;
	int ret = IRQ_NONE;
570

571 572
	atomic_inc(&dev_priv->irq_received);

573 574
	if (IS_IRONLAKE(dev))
		return ironlake_irq_handler(dev);
575

576
	iir = I915_READ(IIR);
577

578 579 580 581 582 583 584
	if (IS_I965G(dev)) {
		vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
		vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
	} else {
		vblank_status = I915_VBLANK_INTERRUPT_STATUS;
		vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
	}
585

586 587 588 589 590 591 592 593 594 595 596
	for (;;) {
		irq_received = iir != 0;

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
		pipea_stats = I915_READ(PIPEASTAT);
		pipeb_stats = I915_READ(PIPEBSTAT);
J
Jesse Barnes 已提交
597

598
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
599
			i915_handle_error(dev, false);
600

601 602 603
		/*
		 * Clear the PIPE(A|B)STAT regs before the IIR
		 */
604
		if (pipea_stats & 0x8000ffff) {
605
			if (pipea_stats &  PIPE_FIFO_UNDERRUN_STATUS)
606
				DRM_DEBUG_DRIVER("pipe a underrun\n");
607
			I915_WRITE(PIPEASTAT, pipea_stats);
608
			irq_received = 1;
609
		}
L
Linus Torvalds 已提交
610

611
		if (pipeb_stats & 0x8000ffff) {
612
			if (pipeb_stats &  PIPE_FIFO_UNDERRUN_STATUS)
613
				DRM_DEBUG_DRIVER("pipe b underrun\n");
614
			I915_WRITE(PIPEBSTAT, pipeb_stats);
615
			irq_received = 1;
616
		}
617 618 619 620 621 622
		spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;
623

624 625 626 627 628
		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

629
			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
630 631
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
632 633
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
634 635 636 637 638

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

639 640
		I915_WRITE(IIR, iir);
		new_iir = I915_READ(IIR); /* Flush posted writes */
641

642 643 644 645 646 647
		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}
648

649
		if (iir & I915_USER_INTERRUPT) {
C
Chris Wilson 已提交
650 651 652
			u32 seqno = i915_get_gem_seqno(dev);
			dev_priv->mm.irq_gem_seqno = seqno;
			trace_i915_gem_request_complete(dev, seqno);
653
			DRM_WAKEUP(&dev_priv->irq_queue);
B
Ben Gamari 已提交
654 655
			dev_priv->hangcheck_count = 0;
			mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
656
		}
657

658 659 660 661 662 663
		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
			intel_prepare_page_flip(dev, 0);

		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
			intel_prepare_page_flip(dev, 1);

664
		if (pipea_stats & vblank_status) {
665 666
			vblank++;
			drm_handle_vblank(dev, 0);
667
			intel_finish_page_flip(dev, 0);
668
		}
669

670
		if (pipeb_stats & vblank_status) {
671 672
			vblank++;
			drm_handle_vblank(dev, 1);
673
			intel_finish_page_flip(dev, 1);
674
		}
675

676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
		if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
		    (iir & I915_ASLE_INTERRUPT))
			opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
696
	}
697

698
	return ret;
L
Linus Torvalds 已提交
699 700
}

701
static int i915_emit_irq(struct drm_device * dev)
L
Linus Torvalds 已提交
702 703
{
	drm_i915_private_t *dev_priv = dev->dev_private;
704
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
705 706 707 708
	RING_LOCALS;

	i915_kernel_lost_context(dev);

709
	DRM_DEBUG_DRIVER("\n");
L
Linus Torvalds 已提交
710

711
	dev_priv->counter++;
712
	if (dev_priv->counter > 0x7FFFFFFFUL)
713
		dev_priv->counter = 1;
714 715
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
716

717
	BEGIN_LP_RING(4);
718
	OUT_RING(MI_STORE_DWORD_INDEX);
719
	OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
720
	OUT_RING(dev_priv->counter);
721
	OUT_RING(MI_USER_INTERRUPT);
L
Linus Torvalds 已提交
722
	ADVANCE_LP_RING();
D
Dave Airlie 已提交
723

724
	return dev_priv->counter;
L
Linus Torvalds 已提交
725 726
}

727
void i915_user_irq_get(struct drm_device *dev)
728 729
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
730
	unsigned long irqflags;
731

732
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
733
	if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
734 735
		if (IS_IRONLAKE(dev))
			ironlake_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
736 737 738
		else
			i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
	}
739
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
740 741
}

742
void i915_user_irq_put(struct drm_device *dev)
743 744
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
745
	unsigned long irqflags;
746

747
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
748
	BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
749
	if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
750 751
		if (IS_IRONLAKE(dev))
			ironlake_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
752 753 754
		else
			i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
	}
755
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
756 757
}

758 759 760 761 762 763 764 765 766 767
void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	if (dev_priv->trace_irq_seqno == 0)
		i915_user_irq_get(dev);

	dev_priv->trace_irq_seqno = seqno;
}

768
static int i915_wait_irq(struct drm_device * dev, int irq_nr)
L
Linus Torvalds 已提交
769 770
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
771
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
772 773
	int ret = 0;

774
	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
L
Linus Torvalds 已提交
775 776
		  READ_BREADCRUMB(dev_priv));

777
	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
778 779
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
L
Linus Torvalds 已提交
780
		return 0;
781
	}
L
Linus Torvalds 已提交
782

783 784
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
L
Linus Torvalds 已提交
785

786
	i915_user_irq_get(dev);
L
Linus Torvalds 已提交
787 788
	DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
		    READ_BREADCRUMB(dev_priv) >= irq_nr);
789
	i915_user_irq_put(dev);
L
Linus Torvalds 已提交
790

E
Eric Anholt 已提交
791
	if (ret == -EBUSY) {
792
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
L
Linus Torvalds 已提交
793 794 795
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
	}

796 797 798
	return ret;
}

L
Linus Torvalds 已提交
799 800
/* Needs the lock as it touches the ring.
 */
801 802
int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
803 804
{
	drm_i915_private_t *dev_priv = dev->dev_private;
805
	drm_i915_irq_emit_t *emit = data;
L
Linus Torvalds 已提交
806 807
	int result;

808
	if (!dev_priv || !dev_priv->ring.virtual_start) {
809
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
810
		return -EINVAL;
L
Linus Torvalds 已提交
811
	}
812 813 814

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

815
	mutex_lock(&dev->struct_mutex);
L
Linus Torvalds 已提交
816
	result = i915_emit_irq(dev);
817
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
818

819
	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
L
Linus Torvalds 已提交
820
		DRM_ERROR("copy_to_user\n");
E
Eric Anholt 已提交
821
		return -EFAULT;
L
Linus Torvalds 已提交
822 823 824 825 826 827 828
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
829 830
int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
831 832
{
	drm_i915_private_t *dev_priv = dev->dev_private;
833
	drm_i915_irq_wait_t *irqwait = data;
L
Linus Torvalds 已提交
834 835

	if (!dev_priv) {
836
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
837
		return -EINVAL;
L
Linus Torvalds 已提交
838 839
	}

840
	return i915_wait_irq(dev, irqwait->irq_seq);
L
Linus Torvalds 已提交
841 842
}

843 844 845 846
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
int i915_enable_vblank(struct drm_device *dev, int pipe)
847 848
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
849
	unsigned long irqflags;
850 851 852 853 854 855
	int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
	u32 pipeconf;

	pipeconf = I915_READ(pipeconf_reg);
	if (!(pipeconf & PIPEACONF_ENABLE))
		return -EINVAL;
856

857
	if (IS_IRONLAKE(dev))
858 859
		return 0;

860 861
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
	if (IS_I965G(dev))
862 863
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
864
	else
865 866
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
867
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
868 869 870
	return 0;
}

871 872 873 874
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
void i915_disable_vblank(struct drm_device *dev, int pipe)
875 876
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
877
	unsigned long irqflags;
878

879
	if (IS_IRONLAKE(dev))
880 881
		return;

882
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
883 884 885
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_VBLANK_INTERRUPT_ENABLE |
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
886
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
887 888
}

J
Jesse Barnes 已提交
889 890 891
void i915_enable_interrupt (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
892

893
	if (!IS_IRONLAKE(dev))
894
		opregion_enable_asle(dev);
J
Jesse Barnes 已提交
895 896 897 898
	dev_priv->irq_enabled = 1;
}


899 900
/* Set the vblank monitor pipe
 */
901 902
int i915_vblank_pipe_set(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
903 904 905 906
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	if (!dev_priv) {
907
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
908
		return -EINVAL;
909 910
	}

911
	return 0;
912 913
}

914 915
int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
916 917
{
	drm_i915_private_t *dev_priv = dev->dev_private;
918
	drm_i915_vblank_pipe_t *pipe = data;
919 920

	if (!dev_priv) {
921
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
922
		return -EINVAL;
923 924
	}

925
	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
926

927 928 929
	return 0;
}

930 931 932
/**
 * Schedule buffer swap at given vertical blank.
 */
933 934
int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
935
{
936 937 938 939 940 941 942 943 944 945 946 947 948
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
949
	 */
950
	return -EINVAL;
951 952
}

B
Ben Gamari 已提交
953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) {
	drm_i915_private_t *dev_priv = dev->dev_private;
	return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list);
}

/**
 * This is called when the chip hasn't reported back with completed
 * batchbuffers in a long time. The first time this is called we simply record
 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
 * again, we assume the chip is wedged and try to fix it.
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t acthd;
       
	if (!IS_I965G(dev))
		acthd = I915_READ(ACTHD);
	else
		acthd = I915_READ(ACTHD_I965);

	/* If all work is done then ACTHD clearly hasn't advanced. */
	if (list_empty(&dev_priv->mm.request_list) ||
		       i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) {
		dev_priv->hangcheck_count = 0;
		return;
	}

	if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
984
		i915_handle_error(dev, true);
B
Ben Gamari 已提交
985 986 987 988 989 990 991 992 993 994 995 996 997 998
		return;
	} 

	/* Reset timer case chip hangs without another request being added */
	mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);

	if (acthd != dev_priv->last_acthd)
		dev_priv->hangcheck_count = 0;
	else
		dev_priv->hangcheck_count++;

	dev_priv->last_acthd = acthd;
}

L
Linus Torvalds 已提交
999 1000
/* drm_dma.h hooks
*/
1001
static void ironlake_irq_preinstall(struct drm_device *dev)
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE(HWSTAM, 0xeffe);

	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	(void) I915_READ(DEIER);

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	(void) I915_READ(GTIER);
1017 1018 1019 1020 1021

	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
	(void) I915_READ(SDEIER);
1022 1023
}

1024
static int ironlake_irq_postinstall(struct drm_device *dev)
1025 1026 1027
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
1028
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT;
1029
	u32 render_mask = GT_USER_INTERRUPT;
1030 1031
	u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
			   SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050

	dev_priv->irq_mask_reg = ~display_mask;
	dev_priv->de_irq_enable_reg = display_mask;

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
	I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
	(void) I915_READ(DEIER);

	/* user interrupt should be enabled, but masked initial */
	dev_priv->gt_irq_mask_reg = 0xffffffff;
	dev_priv->gt_irq_enable_reg = render_mask;

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
	I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
	(void) I915_READ(GTIER);

1051 1052 1053 1054 1055 1056 1057 1058
	dev_priv->pch_irq_mask_reg = ~hotplug_mask;
	dev_priv->pch_irq_enable_reg = hotplug_mask;

	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
	I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
	(void) I915_READ(SDEIER);

1059 1060 1061
	return 0;
}

1062
void i915_driver_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1063 1064 1065
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

J
Jesse Barnes 已提交
1066 1067
	atomic_set(&dev_priv->irq_received, 0);

1068
	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1069
	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1070

1071 1072
	if (IS_IRONLAKE(dev)) {
		ironlake_irq_preinstall(dev);
1073 1074 1075
		return;
	}

1076 1077 1078 1079 1080
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1081
	I915_WRITE(HWSTAM, 0xeffe);
1082 1083
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1084
	I915_WRITE(IMR, 0xffffffff);
1085
	I915_WRITE(IER, 0x0);
1086
	(void) I915_READ(IER);
L
Linus Torvalds 已提交
1087 1088
}

1089 1090 1091 1092
/*
 * Must be called after intel_modeset_init or hotplug interrupts won't be
 * enabled correctly.
 */
1093
int i915_driver_irq_postinstall(struct drm_device *dev)
L
Linus Torvalds 已提交
1094 1095
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1096
	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
1097
	u32 error_mask;
1098

1099 1100
	DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);

1101 1102
	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

1103 1104
	if (IS_IRONLAKE(dev))
		return ironlake_irq_postinstall(dev);
1105

1106 1107 1108 1109 1110 1111
	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

1112 1113 1114
	if (I915_HAS_HOTPLUG(dev)) {
		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);

1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
		/* Note HDMI and DP share bits */
		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMID_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS)
			hotplug_en |= CRT_HOTPLUG_INT_EN;
		/* Ignore TV since it's buggy */

1130 1131 1132 1133 1134 1135 1136 1137
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);

		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
	}

1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

1153 1154 1155 1156 1157
	/* Disable pipe interrupt enables, clear pending pipe status */
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	/* Clear pending interrupt status */
	I915_WRITE(IIR, I915_READ(IIR));
1158

1159
	I915_WRITE(IER, enable_mask);
1160
	I915_WRITE(IMR, dev_priv->irq_mask_reg);
1161 1162
	(void) I915_READ(IER);

1163
	opregion_enable_asle(dev);
1164 1165

	return 0;
L
Linus Torvalds 已提交
1166 1167
}

1168
static void ironlake_irq_uninstall(struct drm_device *dev)
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
}

1182
void i915_driver_irq_uninstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1183 1184
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1185

L
Linus Torvalds 已提交
1186 1187 1188
	if (!dev_priv)
		return;

1189 1190
	dev_priv->vblank_pipe = 0;

1191 1192
	if (IS_IRONLAKE(dev)) {
		ironlake_irq_uninstall(dev);
1193 1194 1195
		return;
	}

1196 1197 1198 1199 1200
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1201
	I915_WRITE(HWSTAM, 0xffffffff);
1202 1203
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1204
	I915_WRITE(IMR, 0xffffffff);
1205
	I915_WRITE(IER, 0x0);
1206

1207 1208 1209
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
L
Linus Torvalds 已提交
1210
}