intel_ringbuffer.c 72.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55
	int space = head - (tail + I915_RING_FREE_SPACE);
56
	if (space < 0)
57
		space += size;
58 59 60
	return space;
}

61
int intel_ring_space(struct intel_ringbuffer *ringbuf)
62
{
63 64
	return __intel_ring_space(ringbuf->head & HEAD_ADDR,
				  ringbuf->tail, ringbuf->size);
65 66
}

67
bool intel_ring_stopped(struct intel_engine_cs *ring)
68 69
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
70 71
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
72

73
void __intel_ring_advance(struct intel_engine_cs *ring)
74
{
75 76
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
77
	if (intel_ring_stopped(ring))
78
		return;
79
	ring->write_tail(ring, ringbuf->tail);
80 81
}

82
static int
83
gen2_render_ring_flush(struct intel_engine_cs *ring,
84 85 86 87 88 89 90
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
91
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
109
gen4_render_ring_flush(struct intel_engine_cs *ring,
110 111
		       u32	invalidate_domains,
		       u32	flush_domains)
112
{
113
	struct drm_device *dev = ring->dev;
114
	u32 cmd;
115
	int ret;
116

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
146
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
147 148 149
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
150

151 152 153
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
154

155 156 157
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
158

159 160 161
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
162 163

	return 0;
164 165
}

166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
204
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
205
{
206
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
239
gen6_render_ring_flush(struct intel_engine_cs *ring,
240 241 242
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
243
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
244 245
	int ret;

246 247 248 249 250
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

251 252 253 254
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
255 256 257 258 259 260 261
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
262
		flags |= PIPE_CONTROL_CS_STALL;
263 264 265 266 267 268 269 270 271 272 273
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
274
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
275
	}
276

277
	ret = intel_ring_begin(ring, 4);
278 279 280
	if (ret)
		return ret;

281
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
282 283
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
284
	intel_ring_emit(ring, 0);
285 286 287 288 289
	intel_ring_advance(ring);

	return 0;
}

290
static int
291
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

309
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
310 311 312 313 314 315
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

316
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
317 318 319 320 321 322
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
323 324 325
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
326 327 328 329 330 331
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

332
static int
333
gen7_render_ring_flush(struct intel_engine_cs *ring,
334 335 336
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
337
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
338 339
	int ret;

340 341 342 343 344 345 346 347 348 349
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
369
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
370 371 372 373 374

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
375 376 377 378 379 380 381 382
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
383
	intel_ring_emit(ring, scratch_addr);
384 385 386
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

387
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
388 389
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

390 391 392
	return 0;
}

393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
414
static int
415
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
416 417 418
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
419
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
420
	int ret;
B
Ben Widawsky 已提交
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
437 438 439 440 441 442 443 444

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
445 446
	}

R
Rodrigo Vivi 已提交
447 448 449 450 451 452 453 454
	ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
	if (ret)
		return ret;

	if (!invalidate_domains && flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

	return 0;
B
Ben Widawsky 已提交
455 456
}

457
static void ring_write_tail(struct intel_engine_cs *ring,
458
			    u32 value)
459
{
460
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
461
	I915_WRITE_TAIL(ring, value);
462 463
}

464
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
465
{
466
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
467
	u64 acthd;
468

469 470 471 472 473 474 475 476 477
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
478 479
}

480
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
481 482 483 484 485 486 487 488 489 490
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

491
static bool stop_ring(struct intel_engine_cs *ring)
492
{
493
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
494

495 496
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
497 498
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
499 500 501 502 503 504
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
505 506
		}
	}
507

508
	I915_WRITE_CTL(ring, 0);
509
	I915_WRITE_HEAD(ring, 0);
510
	ring->write_tail(ring, 0);
511

512 513 514 515
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
516

517 518
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
519

520
static int init_ring_common(struct intel_engine_cs *ring)
521 522 523
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
524 525
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
526 527 528 529 530 531
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
532 533 534 535 536 537 538
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
539

540
		if (!stop_ring(ring)) {
541 542 543 544 545 546 547
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
548 549
			ret = -EIO;
			goto out;
550
		}
551 552
	}

553 554 555 556 557
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

558 559 560
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

561 562 563 564
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
565
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
566 567 568 569 570 571 572 573

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

574
	I915_WRITE_CTL(ring,
575
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
576
			| RING_VALID);
577 578

	/* If the head is still not zero, the ring is dead */
579
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
580
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
581
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
582
		DRM_ERROR("%s initialization failed "
583 584 585 586 587
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
588 589
		ret = -EIO;
		goto out;
590 591
	}

592 593 594 595
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
	ringbuf->space = intel_ring_space(ringbuf);
	ringbuf->last_retired_head = -1;
596

597 598
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

599
out:
600
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
601 602

	return ret;
603 604
}

605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
624 625 626
{
	int ret;

627
	if (ring->scratch.obj)
628 629
		return 0;

630 631
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
632 633 634 635
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
636

637 638 639
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
640

641
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
642 643 644
	if (ret)
		goto err_unref;

645 646 647
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
648
		ret = -ENOMEM;
649
		goto err_unpin;
650
	}
651

652
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
653
			 ring->name, ring->scratch.gtt_offset);
654 655 656
	return 0;

err_unpin:
B
Ben Widawsky 已提交
657
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
658
err_unref:
659
	drm_gem_object_unreference(&ring->scratch.obj->base);
660 661 662 663
err:
	return ret;
}

664 665
static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
				       struct intel_context *ctx)
666
{
667
	int ret, i;
668 669
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
670
	struct i915_workarounds *w = &dev_priv->workarounds;
671

672 673
	if (WARN_ON(w->count == 0))
		return 0;
674

675 676 677 678
	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
679

680
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
681 682 683
	if (ret)
		return ret;

684
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
685 686 687 688
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
689
	intel_ring_emit(ring, MI_NOOP);
690 691 692 693 694 695 696

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
697

698
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
699

700
	return 0;
701 702
}

703 704 705 706 707 708 709 710 711 712 713 714 715 716 717
static int wa_add(struct drm_i915_private *dev_priv,
		  const u32 addr, const u32 val, const u32 mask)
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
718 719
}

720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
#define WA_REG(addr, val, mask) { \
		const int r = wa_add(dev_priv, (addr), (val), (mask)); \
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
	WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)

#define WA_CLR_BIT_MASKED(addr, mask) \
	WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)

#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)

#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)

737
static int bdw_init_workarounds(struct intel_engine_cs *ring)
738
{
739 740
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
741 742

	/* WaDisablePartialInstShootdown:bdw */
743
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
744 745 746
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
747

748
	/* WaDisableDopClockGating:bdw */
749 750
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
751

752 753
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
754 755 756 757 758

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
759
	/* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
760 761 762
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
763 764

	/* Wa4x4STCOptimizationDisable:bdw */
765 766
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
767 768 769 770 771 772 773 774 775

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
776 777
	WA_SET_BIT_MASKED(GEN7_GT_MODE,
			  GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
778

779 780 781
	return 0;
}

782 783 784 785 786 787 788
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
789
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
790 791
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
792

793 794 795 796 797 798 799 800 801 802
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

803 804 805
	return 0;
}

806
int init_workarounds_ring(struct intel_engine_cs *ring)
807 808 809 810 811 812 813 814 815 816 817 818 819
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
820 821 822 823

	return 0;
}

824
static int init_render_ring(struct intel_engine_cs *ring)
825
{
826
	struct drm_device *dev = ring->dev;
827
	struct drm_i915_private *dev_priv = dev->dev_private;
828
	int ret = init_ring_common(ring);
829 830
	if (ret)
		return ret;
831

832 833
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
834
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
835 836 837 838

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
839
	 *
840
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
841
	 */
842
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
843 844
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

845
	/* Required for the hardware to program scanline values for waiting */
846
	/* WaEnableFlushTlbInvalidationMode:snb */
847 848
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
849
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
850

851
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
852 853
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
854
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
855
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
856

857
	if (INTEL_INFO(dev)->gen >= 5) {
858
		ret = intel_init_pipe_control(ring);
859 860 861 862
		if (ret)
			return ret;
	}

863
	if (IS_GEN6(dev)) {
864 865 866 867 868 869
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
870
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
871 872
	}

873 874
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
875

876
	if (HAS_L3_DPF(dev))
877
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
878

879
	return init_workarounds_ring(ring);
880 881
}

882
static void render_ring_cleanup(struct intel_engine_cs *ring)
883
{
884
	struct drm_device *dev = ring->dev;
885 886 887 888 889 890 891
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
892

893
	intel_fini_pipe_control(ring);
894 895
}

896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

970
static int gen6_signal(struct intel_engine_cs *signaller,
971
		       unsigned int num_dwords)
972
{
973 974
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
975
	struct intel_engine_cs *useless;
976
	int i, ret, num_rings;
977

978 979 980 981
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
982 983 984 985 986

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

987 988 989 990 991 992 993 994
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		}
	}
995

996 997 998 999
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1000
	return 0;
1001 1002
}

1003 1004 1005 1006 1007 1008 1009 1010 1011
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1012
static int
1013
gen6_add_request(struct intel_engine_cs *ring)
1014
{
1015
	int ret;
1016

B
Ben Widawsky 已提交
1017 1018 1019 1020 1021
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1022 1023 1024 1025 1026
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1027
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1028
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1029
	__intel_ring_advance(ring);
1030 1031 1032 1033

	return 0;
}

1034 1035 1036 1037 1038 1039 1040
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1041 1042 1043 1044 1045 1046 1047
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1063
				MI_SEMAPHORE_POLL |
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1074
static int
1075 1076
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1077
	       u32 seqno)
1078
{
1079 1080 1081
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1082 1083
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1084

1085 1086 1087 1088 1089 1090
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1091
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1092

1093
	ret = intel_ring_begin(waiter, 4);
1094 1095 1096
	if (ret)
		return ret;

1097 1098
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1099
		intel_ring_emit(waiter, dw1 | wait_mbox);
1100 1101 1102 1103 1104 1105 1106 1107 1108
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1109
	intel_ring_advance(waiter);
1110 1111 1112 1113

	return 0;
}

1114 1115
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1116 1117
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1118 1119 1120 1121 1122 1123
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1124
pc_render_add_request(struct intel_engine_cs *ring)
1125
{
1126
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1141
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1142 1143
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1144
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1145
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1146 1147
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1148
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1149
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1150
	scratch_addr += 2 * CACHELINE_BYTES;
1151
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1152
	scratch_addr += 2 * CACHELINE_BYTES;
1153
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1154
	scratch_addr += 2 * CACHELINE_BYTES;
1155
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1156
	scratch_addr += 2 * CACHELINE_BYTES;
1157
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1158

1159
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1160 1161
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1162
			PIPE_CONTROL_NOTIFY);
1163
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1164
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1165
	intel_ring_emit(ring, 0);
1166
	__intel_ring_advance(ring);
1167 1168 1169 1170

	return 0;
}

1171
static u32
1172
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1173 1174 1175 1176
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1177 1178 1179 1180 1181
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1182 1183 1184
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1185
static u32
1186
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1187
{
1188 1189 1190
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1191
static void
1192
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1193 1194 1195 1196
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1197
static u32
1198
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1199
{
1200
	return ring->scratch.cpu_page[0];
1201 1202
}

M
Mika Kuoppala 已提交
1203
static void
1204
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1205
{
1206
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1207 1208
}

1209
static bool
1210
gen5_ring_get_irq(struct intel_engine_cs *ring)
1211 1212
{
	struct drm_device *dev = ring->dev;
1213
	struct drm_i915_private *dev_priv = dev->dev_private;
1214
	unsigned long flags;
1215

1216
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1217 1218
		return false;

1219
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1220
	if (ring->irq_refcount++ == 0)
1221
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1222
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1223 1224 1225 1226 1227

	return true;
}

static void
1228
gen5_ring_put_irq(struct intel_engine_cs *ring)
1229 1230
{
	struct drm_device *dev = ring->dev;
1231
	struct drm_i915_private *dev_priv = dev->dev_private;
1232
	unsigned long flags;
1233

1234
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1235
	if (--ring->irq_refcount == 0)
1236
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1237
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1238 1239
}

1240
static bool
1241
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1242
{
1243
	struct drm_device *dev = ring->dev;
1244
	struct drm_i915_private *dev_priv = dev->dev_private;
1245
	unsigned long flags;
1246

1247
	if (!intel_irqs_enabled(dev_priv))
1248 1249
		return false;

1250
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1251
	if (ring->irq_refcount++ == 0) {
1252 1253 1254 1255
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1256
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1257 1258

	return true;
1259 1260
}

1261
static void
1262
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1263
{
1264
	struct drm_device *dev = ring->dev;
1265
	struct drm_i915_private *dev_priv = dev->dev_private;
1266
	unsigned long flags;
1267

1268
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1269
	if (--ring->irq_refcount == 0) {
1270 1271 1272 1273
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1274
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1275 1276
}

C
Chris Wilson 已提交
1277
static bool
1278
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1279 1280
{
	struct drm_device *dev = ring->dev;
1281
	struct drm_i915_private *dev_priv = dev->dev_private;
1282
	unsigned long flags;
C
Chris Wilson 已提交
1283

1284
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1285 1286
		return false;

1287
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1288
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1289 1290 1291 1292
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1293
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1294 1295 1296 1297 1298

	return true;
}

static void
1299
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1300 1301
{
	struct drm_device *dev = ring->dev;
1302
	struct drm_i915_private *dev_priv = dev->dev_private;
1303
	unsigned long flags;
C
Chris Wilson 已提交
1304

1305
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1306
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1307 1308 1309 1310
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1311
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1312 1313
}

1314
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1315
{
1316
	struct drm_device *dev = ring->dev;
1317
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1318 1319 1320 1321 1322 1323 1324
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1325
		case RCS:
1326 1327
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1328
		case BCS:
1329 1330
			mmio = BLT_HWS_PGA_GEN7;
			break;
1331 1332 1333 1334 1335
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1336
		case VCS:
1337 1338
			mmio = BSD_HWS_PGA_GEN7;
			break;
1339
		case VECS:
B
Ben Widawsky 已提交
1340 1341
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1342 1343 1344 1345
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1346
		/* XXX: gen8 returns to sanity */
1347 1348 1349
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1350 1351
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1352

1353 1354 1355 1356 1357 1358 1359 1360
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1361
		u32 reg = RING_INSTPM(ring->mmio_base);
1362 1363 1364 1365

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1366 1367 1368 1369 1370 1371 1372 1373
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1374 1375
}

1376
static int
1377
bsd_ring_flush(struct intel_engine_cs *ring,
1378 1379
	       u32     invalidate_domains,
	       u32     flush_domains)
1380
{
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1391 1392
}

1393
static int
1394
i9xx_add_request(struct intel_engine_cs *ring)
1395
{
1396 1397 1398 1399 1400
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1401

1402 1403
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1404
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1405
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1406
	__intel_ring_advance(ring);
1407

1408
	return 0;
1409 1410
}

1411
static bool
1412
gen6_ring_get_irq(struct intel_engine_cs *ring)
1413 1414
{
	struct drm_device *dev = ring->dev;
1415
	struct drm_i915_private *dev_priv = dev->dev_private;
1416
	unsigned long flags;
1417

1418 1419
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1420

1421
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1422
	if (ring->irq_refcount++ == 0) {
1423
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1424 1425
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1426
					 GT_PARITY_ERROR(dev)));
1427 1428
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1429
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1430
	}
1431
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1432 1433 1434 1435 1436

	return true;
}

static void
1437
gen6_ring_put_irq(struct intel_engine_cs *ring)
1438 1439
{
	struct drm_device *dev = ring->dev;
1440
	struct drm_i915_private *dev_priv = dev->dev_private;
1441
	unsigned long flags;
1442

1443
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1444
	if (--ring->irq_refcount == 0) {
1445
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1446
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1447 1448
		else
			I915_WRITE_IMR(ring, ~0);
1449
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1450
	}
1451
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1452 1453
}

B
Ben Widawsky 已提交
1454
static bool
1455
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1456 1457 1458 1459 1460
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1461
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1462 1463
		return false;

1464
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1465
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1466
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1467
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1468
	}
1469
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1470 1471 1472 1473 1474

	return true;
}

static void
1475
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1476 1477 1478 1479 1480
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1481
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1482
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1483
		I915_WRITE_IMR(ring, ~0);
1484
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1485
	}
1486
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1487 1488
}

1489
static bool
1490
gen8_ring_get_irq(struct intel_engine_cs *ring)
1491 1492 1493 1494 1495
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1496
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1516
gen8_ring_put_irq(struct intel_engine_cs *ring)
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1535
static int
1536
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1537
			 u64 offset, u32 length,
1538
			 unsigned flags)
1539
{
1540
	int ret;
1541

1542 1543 1544 1545
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1546
	intel_ring_emit(ring,
1547 1548
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1549
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1550
	intel_ring_emit(ring, offset);
1551 1552
	intel_ring_advance(ring);

1553 1554 1555
	return 0;
}

1556 1557
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1558 1559
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1560
static int
1561
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1562
				u64 offset, u32 len,
1563
				unsigned flags)
1564
{
1565
	u32 cs_offset = ring->scratch.gtt_offset;
1566
	int ret;
1567

1568 1569 1570
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1571

1572 1573 1574 1575 1576 1577 1578 1579
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1580

1581
	if ((flags & I915_DISPATCH_PINNED) == 0) {
1582 1583 1584
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1585
		ret = intel_ring_begin(ring, 6 + 2);
1586 1587
		if (ret)
			return ret;
1588 1589 1590 1591 1592 1593 1594

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1595
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1596 1597 1598
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1599

1600
		intel_ring_emit(ring, MI_FLUSH);
1601 1602
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1603 1604

		/* ... and execute it. */
1605
		offset = cs_offset;
1606
	}
1607

1608 1609 1610 1611 1612 1613 1614 1615 1616 1617
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1618 1619 1620 1621
	return 0;
}

static int
1622
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1623
			 u64 offset, u32 len,
1624
			 unsigned flags)
1625 1626 1627 1628 1629 1630 1631
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1632
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1633
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1634
	intel_ring_advance(ring);
1635 1636 1637 1638

	return 0;
}

1639
static void cleanup_status_page(struct intel_engine_cs *ring)
1640
{
1641
	struct drm_i915_gem_object *obj;
1642

1643 1644
	obj = ring->status_page.obj;
	if (obj == NULL)
1645 1646
		return;

1647
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1648
	i915_gem_object_ggtt_unpin(obj);
1649
	drm_gem_object_unreference(&obj->base);
1650
	ring->status_page.obj = NULL;
1651 1652
}

1653
static int init_status_page(struct intel_engine_cs *ring)
1654
{
1655
	struct drm_i915_gem_object *obj;
1656

1657
	if ((obj = ring->status_page.obj) == NULL) {
1658
		unsigned flags;
1659
		int ret;
1660

1661 1662 1663 1664 1665
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1666

1667 1668 1669 1670
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1685 1686 1687 1688 1689 1690 1691 1692
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1693

1694
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1695
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1696
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1697

1698 1699
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1700 1701 1702 1703

	return 0;
}

1704
static int init_phys_status_page(struct intel_engine_cs *ring)
1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1721
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1722 1723
{
	iounmap(ringbuf->virtual_start);
1724
	ringbuf->virtual_start = NULL;
1725
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
1757 1758 1759 1760
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1761 1762
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1763
{
1764
	struct drm_i915_gem_object *obj;
1765

1766 1767
	obj = NULL;
	if (!HAS_LLC(dev))
1768
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1769
	if (obj == NULL)
1770
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1771 1772
	if (obj == NULL)
		return -ENOMEM;
1773

1774 1775 1776
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1777
	ringbuf->obj = obj;
1778

1779
	return 0;
1780 1781 1782
}

static int intel_init_ring_buffer(struct drm_device *dev,
1783
				  struct intel_engine_cs *ring)
1784
{
1785
	struct intel_ringbuffer *ringbuf = ring->buffer;
1786 1787
	int ret;

1788 1789 1790 1791 1792 1793 1794
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1795 1796 1797
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1798
	INIT_LIST_HEAD(&ring->execlist_queue);
1799
	ringbuf->size = 32 * PAGE_SIZE;
1800
	ringbuf->ring = ring;
1801
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1802 1803 1804 1805 1806 1807

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1808
			goto error;
1809 1810 1811 1812
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1813
			goto error;
1814 1815
	}

1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
	if (ringbuf->obj == NULL) {
		ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
		if (ret) {
			DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
					ring->name, ret);
			goto error;
		}

		ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
		if (ret) {
			DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
					ring->name, ret);
			intel_destroy_ringbuffer_obj(ringbuf);
			goto error;
		}
1831
	}
1832

1833 1834 1835 1836
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1837
	ringbuf->effective_size = ringbuf->size;
1838
	if (IS_I830(dev) || IS_845G(dev))
1839
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1840

1841 1842
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1843 1844 1845 1846 1847 1848 1849
		goto error;

	ret = ring->init(ring);
	if (ret)
		goto error;

	return 0;
1850

1851 1852 1853 1854
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1855 1856
}

1857
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1858
{
1859 1860
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
1861

1862
	if (!intel_ring_initialized(ring))
1863 1864
		return;

1865 1866 1867
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

1868
	intel_stop_ring_buffer(ring);
1869
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1870

1871
	intel_unpin_ringbuffer_obj(ringbuf);
1872
	intel_destroy_ringbuffer_obj(ringbuf);
1873 1874
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1875

Z
Zou Nan hai 已提交
1876 1877 1878
	if (ring->cleanup)
		ring->cleanup(ring);

1879
	cleanup_status_page(ring);
1880 1881

	i915_cmd_parser_fini_ring(ring);
1882

1883
	kfree(ringbuf);
1884
	ring->buffer = NULL;
1885 1886
}

1887
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1888
{
1889
	struct intel_ringbuffer *ringbuf = ring->buffer;
1890
	struct drm_i915_gem_request *request;
1891
	u32 seqno = 0;
1892 1893
	int ret;

1894 1895 1896
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
1897

1898
		ringbuf->space = intel_ring_space(ringbuf);
1899
		if (ringbuf->space >= n)
1900 1901 1902 1903
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1904 1905
		if (__intel_ring_space(request->tail, ringbuf->tail,
				       ringbuf->size) >= n) {
1906 1907 1908 1909 1910 1911 1912 1913
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1914
	ret = i915_wait_seqno(ring, seqno);
1915 1916 1917
	if (ret)
		return ret;

1918
	i915_gem_retire_requests_ring(ring);
1919 1920
	ringbuf->head = ringbuf->last_retired_head;
	ringbuf->last_retired_head = -1;
1921

1922
	ringbuf->space = intel_ring_space(ringbuf);
1923 1924 1925
	return 0;
}

1926
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1927
{
1928
	struct drm_device *dev = ring->dev;
1929
	struct drm_i915_private *dev_priv = dev->dev_private;
1930
	struct intel_ringbuffer *ringbuf = ring->buffer;
1931
	unsigned long end;
1932
	int ret;
1933

1934 1935 1936 1937
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1938 1939 1940
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1941 1942 1943 1944 1945 1946
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1947

1948
	trace_i915_ring_wait_begin(ring);
1949
	do {
1950
		ringbuf->head = I915_READ_HEAD(ring);
1951
		ringbuf->space = intel_ring_space(ringbuf);
1952
		if (ringbuf->space >= n) {
1953 1954
			ret = 0;
			break;
1955 1956
		}

1957
		msleep(1);
1958

1959 1960 1961 1962 1963
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1964 1965
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1966
		if (ret)
1967 1968 1969 1970 1971 1972 1973
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1974
	trace_i915_ring_wait_end(ring);
1975
	return ret;
1976
}
1977

1978
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1979 1980
{
	uint32_t __iomem *virt;
1981 1982
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1983

1984
	if (ringbuf->space < rem) {
1985 1986 1987 1988 1989
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1990
	virt = ringbuf->virtual_start + ringbuf->tail;
1991 1992 1993 1994
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

1995
	ringbuf->tail = 0;
1996
	ringbuf->space = intel_ring_space(ringbuf);
1997 1998 1999 2000

	return 0;
}

2001
int intel_ring_idle(struct intel_engine_cs *ring)
2002 2003 2004 2005 2006
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
2007
	if (ring->outstanding_lazy_seqno) {
2008
		ret = i915_add_request(ring, NULL);
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

2024
static int
2025
intel_ring_alloc_seqno(struct intel_engine_cs *ring)
2026
{
2027
	if (ring->outstanding_lazy_seqno)
2028 2029
		return 0;

2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

2040
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
2041 2042
}

2043
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2044
				int bytes)
M
Mika Kuoppala 已提交
2045
{
2046
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2047 2048
	int ret;

2049
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2050 2051 2052 2053 2054
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2055
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2056 2057 2058 2059 2060 2061 2062 2063
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2064
int intel_ring_begin(struct intel_engine_cs *ring,
2065
		     int num_dwords)
2066
{
2067
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2068
	int ret;
2069

2070 2071
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2072 2073
	if (ret)
		return ret;
2074

2075 2076 2077 2078
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2079 2080 2081 2082 2083
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

2084
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2085
	return 0;
2086
}
2087

2088
/* Align the ring tail to a cacheline boundary */
2089
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2090
{
2091
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2092 2093 2094 2095 2096
	int ret;

	if (num_dwords == 0)
		return 0;

2097
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2110
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2111
{
2112 2113
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2114

2115
	BUG_ON(ring->outstanding_lazy_seqno);
2116

2117
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2118 2119
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2120
		if (HAS_VEBOX(dev))
2121
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2122
	}
2123

2124
	ring->set_seqno(ring, seqno);
2125
	ring->hangcheck.seqno = seqno;
2126
}
2127

2128
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2129
				     u32 value)
2130
{
2131
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2132 2133

       /* Every tail move must follow the sequence below */
2134 2135 2136 2137

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2138
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2139 2140 2141 2142
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2143

2144
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2145
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2146 2147 2148
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2149

2150
	/* Now that the ring is fully powered up, update the tail */
2151
	I915_WRITE_TAIL(ring, value);
2152 2153 2154 2155 2156
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2157
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2158
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2159 2160
}

2161
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2162
			       u32 invalidate, u32 flush)
2163
{
2164
	uint32_t cmd;
2165 2166 2167 2168 2169 2170
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2171
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2172 2173
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2174 2175 2176 2177 2178 2179
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2180
	if (invalidate & I915_GEM_GPU_DOMAINS)
2181 2182
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2183
	intel_ring_emit(ring, cmd);
2184
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2185 2186 2187 2188 2189 2190 2191
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2192 2193
	intel_ring_advance(ring);
	return 0;
2194 2195
}

2196
static int
2197
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2198
			      u64 offset, u32 len,
2199 2200
			      unsigned flags)
{
2201
	bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
2202 2203 2204 2205 2206 2207 2208
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2209
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2210 2211
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2212 2213 2214 2215 2216 2217
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2218
static int
2219
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2220
			      u64 offset, u32 len,
2221 2222 2223 2224 2225 2226 2227 2228 2229
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2230 2231 2232
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2233 2234 2235 2236 2237 2238 2239
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2240
static int
2241
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2242
			      u64 offset, u32 len,
2243
			      unsigned flags)
2244
{
2245
	int ret;
2246

2247 2248 2249
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2250

2251 2252 2253
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2254 2255 2256
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2257

2258
	return 0;
2259 2260
}

2261 2262
/* Blitter support (SandyBridge+) */

2263
static int gen6_ring_flush(struct intel_engine_cs *ring,
2264
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2265
{
R
Rodrigo Vivi 已提交
2266
	struct drm_device *dev = ring->dev;
2267
	struct drm_i915_private *dev_priv = dev->dev_private;
2268
	uint32_t cmd;
2269 2270
	int ret;

2271
	ret = intel_ring_begin(ring, 4);
2272 2273 2274
	if (ret)
		return ret;

2275
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2276 2277
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2278 2279 2280 2281 2282 2283
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2284
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2285
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2286
			MI_FLUSH_DW_OP_STOREDW;
2287
	intel_ring_emit(ring, cmd);
2288
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2289 2290 2291 2292 2293 2294 2295
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2296
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2297

2298 2299 2300 2301 2302 2303
	if (!invalidate && flush) {
		if (IS_GEN7(dev))
			return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
		else if (IS_BROADWELL(dev))
			dev_priv->fbc.need_sw_cache_clean = true;
	}
R
Rodrigo Vivi 已提交
2304

2305
	return 0;
Z
Zou Nan hai 已提交
2306 2307
}

2308 2309
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2310
	struct drm_i915_private *dev_priv = dev->dev_private;
2311
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2312 2313
	struct drm_i915_gem_object *obj;
	int ret;
2314

2315 2316 2317 2318
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2319
	if (INTEL_INFO(dev)->gen >= 8) {
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2336 2337

		ring->init_context = intel_ring_workarounds_emit;
B
Ben Widawsky 已提交
2338 2339 2340 2341 2342 2343 2344 2345
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2346
			WARN_ON(!dev_priv->semaphore_obj);
2347
			ring->semaphore.sync_to = gen8_ring_sync;
2348 2349
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2350 2351
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2352
		ring->add_request = gen6_add_request;
2353
		ring->flush = gen7_render_ring_flush;
2354
		if (INTEL_INFO(dev)->gen == 6)
2355
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2356 2357
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2358
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2359
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2360
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2382 2383
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2384
		ring->flush = gen4_render_ring_flush;
2385
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2386
		ring->set_seqno = pc_render_set_seqno;
2387 2388
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2389 2390
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2391
	} else {
2392
		ring->add_request = i9xx_add_request;
2393 2394 2395 2396
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2397
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2398
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2399 2400 2401 2402 2403 2404 2405
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2406
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2407
	}
2408
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2409

2410 2411
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2412 2413
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2414
	else if (INTEL_INFO(dev)->gen >= 6)
2415 2416 2417 2418 2419 2420 2421
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2422 2423 2424
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

2425 2426
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2427
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2428 2429 2430 2431 2432
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2433
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2434 2435 2436 2437 2438 2439
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2440 2441
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2442 2443
	}

2444
	return intel_init_ring_buffer(dev, ring);
2445 2446 2447 2448
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2449
	struct drm_i915_private *dev_priv = dev->dev_private;
2450
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2451

2452 2453 2454
	ring->name = "bsd ring";
	ring->id = VCS;

2455
	ring->write_tail = ring_write_tail;
2456
	if (INTEL_INFO(dev)->gen >= 6) {
2457
		ring->mmio_base = GEN6_BSD_RING_BASE;
2458 2459 2460
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2461
		ring->flush = gen6_bsd_ring_flush;
2462 2463
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2464
		ring->set_seqno = ring_set_seqno;
2465 2466 2467 2468 2469
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2470 2471
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2472
			if (i915_semaphore_is_enabled(dev)) {
2473
				ring->semaphore.sync_to = gen8_ring_sync;
2474 2475
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2476
			}
2477 2478 2479 2480
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2481 2482
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2497
		}
2498 2499 2500
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2501
		ring->add_request = i9xx_add_request;
2502
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2503
		ring->set_seqno = ring_set_seqno;
2504
		if (IS_GEN5(dev)) {
2505
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2506 2507 2508
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2509
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2510 2511 2512
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2513
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2514 2515 2516
	}
	ring->init = init_ring_common;

2517
	return intel_init_ring_buffer(dev, ring);
2518
}
2519

2520 2521 2522 2523 2524 2525 2526
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2527
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2528 2529 2530 2531 2532 2533

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2534
	ring->name = "bsd2 ring";
2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2549
	if (i915_semaphore_is_enabled(dev)) {
2550
		ring->semaphore.sync_to = gen8_ring_sync;
2551 2552 2553
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2554 2555 2556 2557 2558
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2559 2560
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2561
	struct drm_i915_private *dev_priv = dev->dev_private;
2562
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2563

2564 2565 2566 2567 2568
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2569
	ring->flush = gen6_ring_flush;
2570 2571
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2572
	ring->set_seqno = ring_set_seqno;
2573 2574 2575 2576 2577
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2578
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2579
		if (i915_semaphore_is_enabled(dev)) {
2580
			ring->semaphore.sync_to = gen8_ring_sync;
2581 2582
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2583
		}
2584 2585 2586 2587
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2588
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2610
	}
2611
	ring->init = init_ring_common;
2612

2613
	return intel_init_ring_buffer(dev, ring);
2614
}
2615

B
Ben Widawsky 已提交
2616 2617
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2618
	struct drm_i915_private *dev_priv = dev->dev_private;
2619
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2620 2621 2622 2623 2624 2625 2626 2627 2628 2629

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2630 2631 2632

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2633
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2634 2635
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2636
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2637
		if (i915_semaphore_is_enabled(dev)) {
2638
			ring->semaphore.sync_to = gen8_ring_sync;
2639 2640
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2641
		}
2642 2643 2644 2645
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2646
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2661
	}
B
Ben Widawsky 已提交
2662 2663 2664 2665 2666
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2667
int
2668
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2686
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2704 2705

void
2706
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}