intel_ringbuffer.c 48.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

46 47
static inline int ring_space(struct intel_ring_buffer *ring)
{
48
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
49 50 51 52 53
	if (space < 0)
		space += ring->size;
	return space;
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

220 221 222 223 224
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

225 226 227 228
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
229 230 231 232 233 234 235
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
236
		flags |= PIPE_CONTROL_CS_STALL;
237 238 239 240 241 242 243 244 245 246 247
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
248
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
249
	}
250

251
	ret = intel_ring_begin(ring, 4);
252 253 254
	if (ret)
		return ret;

255
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
256 257
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
258
	intel_ring_emit(ring, 0);
259 260 261 262 263
	intel_ring_advance(ring);

	return 0;
}

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

283 284 285 286 287 288 289 290 291
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

292 293 294 295 296 297 298 299 300 301
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
321 322 323 324 325

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

341
static void ring_write_tail(struct intel_ring_buffer *ring,
342
			    u32 value)
343
{
344
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
345
	I915_WRITE_TAIL(ring, value);
346 347
}

348
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
349
{
350 351
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
352
			RING_ACTHD(ring->mmio_base) : ACTHD;
353 354 355 356

	return I915_READ(acthd_reg);
}

357
static int init_ring_common(struct intel_ring_buffer *ring)
358
{
359 360
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
361
	struct drm_i915_gem_object *obj = ring->obj;
362
	int ret = 0;
363 364
	u32 head;

365 366 367
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

368
	/* Stop the ring if it's running. */
369
	I915_WRITE_CTL(ring, 0);
370
	I915_WRITE_HEAD(ring, 0);
371
	ring->write_tail(ring, 0);
372

373
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
374 375 376

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
377 378 379 380 381 382 383
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
384

385
		I915_WRITE_HEAD(ring, 0);
386

387 388 389 390 391 392 393 394 395
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
396 397
	}

398 399 400 401 402
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
	I915_WRITE_START(ring, obj->gtt_offset);
403
	I915_WRITE_CTL(ring,
404
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
405
			| RING_VALID);
406 407

	/* If the head is still not zero, the ring is dead */
408 409 410
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
411 412 413 414 415 416 417
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
418 419
		ret = -EIO;
		goto out;
420 421
	}

422 423
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
424
	else {
425
		ring->head = I915_READ_HEAD(ring);
426
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
427
		ring->space = ring_space(ring);
428
		ring->last_retired_head = -1;
429
	}
430

431 432 433 434 435
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
436 437
}

438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
458 459

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
460

461
	ret = i915_gem_object_pin(obj, 4096, true, false);
462 463 464 465
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
466
	pc->cpu_page =  kmap(sg_page(obj->pages->sgl));
467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
493 494

	kunmap(sg_page(obj->pages->sgl));
495 496 497 498 499 500 501
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

502
static int init_render_ring(struct intel_ring_buffer *ring)
503
{
504
	struct drm_device *dev = ring->dev;
505
	struct drm_i915_private *dev_priv = dev->dev_private;
506
	int ret = init_ring_common(ring);
507

508
	if (INTEL_INFO(dev)->gen > 3) {
509
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
510 511
		if (IS_GEN7(dev))
			I915_WRITE(GFX_MODE_GEN7,
512 513
				   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
				   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
514
	}
515

516
	if (INTEL_INFO(dev)->gen >= 5) {
517 518 519 520 521
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

522
	if (IS_GEN6(dev)) {
523 524 525 526 527 528
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
529
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
530 531 532 533 534 535 536

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
537 538
	}

539 540
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
541

542
	if (HAS_L3_GPU_CACHE(dev))
543 544
		I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);

545 546 547
	return ret;
}

548 549
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
550 551
	struct drm_device *dev = ring->dev;

552 553 554
	if (!ring->private)
		return;

555 556 557
	if (HAS_BROKEN_CS_TLB(dev))
		drm_gem_object_unreference(to_gem_object(ring->private));

558 559 560
	cleanup_pipe_control(ring);
}

561
static void
562
update_mboxes(struct intel_ring_buffer *ring,
563
	      u32 mmio_offset)
564
{
565
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
566
	intel_ring_emit(ring, mmio_offset);
567
	intel_ring_emit(ring, ring->outstanding_lazy_request);
568 569
}

570 571 572 573 574 575 576 577 578
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
579
static int
580
gen6_add_request(struct intel_ring_buffer *ring)
581
{
582 583
	u32 mbox1_reg;
	u32 mbox2_reg;
584 585 586 587 588 589
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

590 591
	mbox1_reg = ring->signal_mbox[0];
	mbox2_reg = ring->signal_mbox[1];
592

593 594
	update_mboxes(ring, mbox1_reg);
	update_mboxes(ring, mbox2_reg);
595 596
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
597
	intel_ring_emit(ring, ring->outstanding_lazy_request);
598 599 600 601 602 603
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

604 605 606 607 608 609 610
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

611 612 613 614 615 616 617 618
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
619 620 621
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
622 623
{
	int ret;
624 625 626
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
627

628 629 630 631 632 633
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

634 635 636
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

637
	ret = intel_ring_begin(waiter, 4);
638 639 640
	if (ret)
		return ret;

641 642 643 644 645 646 647 648 649 650 651 652 653 654
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
655
	intel_ring_advance(waiter);
656 657 658 659

	return 0;
}

660 661
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
662 663
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
664 665 666 667 668 669
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
670
pc_render_add_request(struct intel_ring_buffer *ring)
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

688
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
689 690
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
691
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
692
	intel_ring_emit(ring, ring->outstanding_lazy_request);
693 694 695 696 697 698 699 700 701 702 703 704
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
705

706
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
707 708
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
709 710
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
711
	intel_ring_emit(ring, ring->outstanding_lazy_request);
712 713 714 715 716 717
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

718
static u32
719
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
720 721 722 723
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
724
	if (!lazy_coherency)
725 726 727 728
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

729
static u32
730
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
731
{
732 733 734
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
735 736 737 738 739 740
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

741
static u32
742
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
743 744 745 746 747
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

M
Mika Kuoppala 已提交
748 749 750 751 752 753 754
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	struct pipe_control *pc = ring->private;
	pc->cpu_page[0] = seqno;
}

755 756 757 758 759
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
760
	unsigned long flags;
761 762 763 764

	if (!dev->irq_enabled)
		return false;

765
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
766 767 768 769 770
	if (ring->irq_refcount++ == 0) {
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
771
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
772 773 774 775 776 777 778 779 780

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
781
	unsigned long flags;
782

783
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
784 785 786 787 788
	if (--ring->irq_refcount == 0) {
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
789
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
790 791
}

792
static bool
793
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
794
{
795
	struct drm_device *dev = ring->dev;
796
	drm_i915_private_t *dev_priv = dev->dev_private;
797
	unsigned long flags;
798

799 800 801
	if (!dev->irq_enabled)
		return false;

802
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
803 804 805 806 807
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
808
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
809 810

	return true;
811 812
}

813
static void
814
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
815
{
816
	struct drm_device *dev = ring->dev;
817
	drm_i915_private_t *dev_priv = dev->dev_private;
818
	unsigned long flags;
819

820
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
821 822 823 824 825
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
826
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
827 828
}

C
Chris Wilson 已提交
829 830 831 832 833
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
834
	unsigned long flags;
C
Chris Wilson 已提交
835 836 837 838

	if (!dev->irq_enabled)
		return false;

839
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
840 841 842 843 844
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
845
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
846 847 848 849 850 851 852 853 854

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
855
	unsigned long flags;
C
Chris Wilson 已提交
856

857
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
858 859 860 861 862
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
863
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
864 865
}

866
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
867
{
868
	struct drm_device *dev = ring->dev;
869
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
870 871 872 873 874 875 876
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
877
		case RCS:
878 879
			mmio = RENDER_HWS_PGA_GEN7;
			break;
880
		case BCS:
881 882
			mmio = BLT_HWS_PGA_GEN7;
			break;
883
		case VCS:
884 885 886 887 888 889 890 891 892
			mmio = BSD_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

893 894
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
895 896
}

897
static int
898 899 900
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
901
{
902 903 904 905 906 907 908 909 910 911
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
912 913
}

914
static int
915
i9xx_add_request(struct intel_ring_buffer *ring)
916
{
917 918 919 920 921
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
922

923 924
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
925
	intel_ring_emit(ring, ring->outstanding_lazy_request);
926 927
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
928

929
	return 0;
930 931
}

932
static bool
933
gen6_ring_get_irq(struct intel_ring_buffer *ring)
934 935
{
	struct drm_device *dev = ring->dev;
936
	drm_i915_private_t *dev_priv = dev->dev_private;
937
	unsigned long flags;
938 939 940 941

	if (!dev->irq_enabled)
	       return false;

942 943 944
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
945
	gen6_gt_force_wake_get(dev_priv);
946

947
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
948
	if (ring->irq_refcount++ == 0) {
949
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
950 951 952 953
			I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
						GEN6_RENDER_L3_PARITY_ERROR));
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
954 955 956
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
957
	}
958
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
959 960 961 962 963

	return true;
}

static void
964
gen6_ring_put_irq(struct intel_ring_buffer *ring)
965 966
{
	struct drm_device *dev = ring->dev;
967
	drm_i915_private_t *dev_priv = dev->dev_private;
968
	unsigned long flags;
969

970
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
971
	if (--ring->irq_refcount == 0) {
972
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
973 974 975
			I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
		else
			I915_WRITE_IMR(ring, ~0);
976 977 978
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
979
	}
980
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
981

982
	gen6_gt_force_wake_put(dev_priv);
983 984 985
}

static int
986 987 988
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
989
{
990
	int ret;
991

992 993 994 995
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

996
	intel_ring_emit(ring,
997 998
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
999
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1000
	intel_ring_emit(ring, offset);
1001 1002
	intel_ring_advance(ring);

1003 1004 1005
	return 0;
}

1006 1007
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1008
static int
1009
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1010 1011
				u32 offset, u32 len,
				unsigned flags)
1012
{
1013
	int ret;
1014

1015 1016 1017 1018
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1019

1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
		struct drm_i915_gem_object *obj = ring->private;
		u32 cs_offset = obj->gtt_offset;

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1056

1057 1058 1059 1060 1061
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1062 1063
			 u32 offset, u32 len,
			 unsigned flags)
1064 1065 1066 1067 1068 1069 1070
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1071
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1072
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1073
	intel_ring_advance(ring);
1074 1075 1076 1077

	return 0;
}

1078
static void cleanup_status_page(struct intel_ring_buffer *ring)
1079
{
1080
	struct drm_i915_gem_object *obj;
1081

1082 1083
	obj = ring->status_page.obj;
	if (obj == NULL)
1084 1085
		return;

1086
	kunmap(sg_page(obj->pages->sgl));
1087
	i915_gem_object_unpin(obj);
1088
	drm_gem_object_unreference(&obj->base);
1089
	ring->status_page.obj = NULL;
1090 1091
}

1092
static int init_status_page(struct intel_ring_buffer *ring)
1093
{
1094
	struct drm_device *dev = ring->dev;
1095
	struct drm_i915_gem_object *obj;
1096 1097 1098 1099 1100 1101 1102 1103
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1104 1105

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1106

1107
	ret = i915_gem_object_pin(obj, 4096, true, false);
1108 1109 1110 1111
	if (ret != 0) {
		goto err_unref;
	}

1112
	ring->status_page.gfx_addr = obj->gtt_offset;
1113
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1114
	if (ring->status_page.page_addr == NULL) {
1115
		ret = -ENOMEM;
1116 1117
		goto err_unpin;
	}
1118 1119
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1120

1121
	intel_ring_setup_status_page(ring);
1122 1123
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1124 1125 1126 1127 1128 1129

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1130
	drm_gem_object_unreference(&obj->base);
1131
err:
1132
	return ret;
1133 1134
}

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
static int init_phys_hws_pga(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1158 1159
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1160
{
1161
	struct drm_i915_gem_object *obj;
1162
	struct drm_i915_private *dev_priv = dev->dev_private;
1163 1164
	int ret;

1165
	ring->dev = dev;
1166 1167
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1168
	ring->size = 32 * PAGE_SIZE;
1169
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1170

1171
	init_waitqueue_head(&ring->irq_queue);
1172

1173
	if (I915_NEED_GFX_HWS(dev)) {
1174
		ret = init_status_page(ring);
1175 1176
		if (ret)
			return ret;
1177 1178 1179 1180 1181
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
1182
	}
1183

1184 1185 1186 1187 1188
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1189 1190
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1191
		ret = -ENOMEM;
1192
		goto err_hws;
1193 1194
	}

1195
	ring->obj = obj;
1196

1197
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
1198 1199
	if (ret)
		goto err_unref;
1200

1201 1202 1203 1204
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1205
	ring->virtual_start =
1206
		ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
1207
			   ring->size);
1208
	if (ring->virtual_start == NULL) {
1209
		DRM_ERROR("Failed to map ringbuffer.\n");
1210
		ret = -EINVAL;
1211
		goto err_unpin;
1212 1213
	}

1214
	ret = ring->init(ring);
1215 1216
	if (ret)
		goto err_unmap;
1217

1218 1219 1220 1221 1222
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1223
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1224 1225
		ring->effective_size -= 128;

1226 1227
	intel_ring_init_seqno(ring, dev_priv->last_seqno);

1228
	return 0;
1229 1230

err_unmap:
1231
	iounmap(ring->virtual_start);
1232 1233 1234
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1235 1236
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1237
err_hws:
1238
	cleanup_status_page(ring);
1239
	return ret;
1240 1241
}

1242
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1243
{
1244 1245 1246
	struct drm_i915_private *dev_priv;
	int ret;

1247
	if (ring->obj == NULL)
1248 1249
		return;

1250 1251
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1252
	ret = intel_ring_idle(ring);
1253 1254 1255 1256
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1257 1258
	I915_WRITE_CTL(ring, 0);

1259
	iounmap(ring->virtual_start);
1260

1261 1262 1263
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1264

Z
Zou Nan hai 已提交
1265 1266 1267
	if (ring->cleanup)
		ring->cleanup(ring);

1268
	cleanup_status_page(ring);
1269 1270
}

1271 1272 1273 1274
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1275
	ret = i915_wait_seqno(ring, seqno);
1276 1277
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1304
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1339
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1340
{
1341
	struct drm_device *dev = ring->dev;
1342
	struct drm_i915_private *dev_priv = dev->dev_private;
1343
	unsigned long end;
1344
	int ret;
1345

1346 1347 1348 1349
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1350
	trace_i915_ring_wait_begin(ring);
1351 1352 1353 1354 1355 1356
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1357

1358
	do {
1359 1360
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1361
		if (ring->space >= n) {
C
Chris Wilson 已提交
1362
			trace_i915_ring_wait_end(ring);
1363 1364 1365 1366 1367 1368 1369 1370
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1371

1372
		msleep(1);
1373 1374 1375 1376

		ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
		if (ret)
			return ret;
1377
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1378
	trace_i915_ring_wait_end(ring);
1379 1380
	return -EBUSY;
}
1381

1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
	if (ring->outstanding_lazy_request) {
		ret = i915_add_request(ring, NULL, NULL);
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1427 1428 1429 1430 1431 1432 1433 1434 1435
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
	if (ring->outstanding_lazy_request)
		return 0;

	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
}

M
Mika Kuoppala 已提交
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
static int __intel_ring_begin(struct intel_ring_buffer *ring,
			      int bytes)
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	ring->space -= bytes;
	return 0;
}

1457 1458
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1459
{
1460
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1461
	int ret;
1462

1463 1464 1465
	ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
	if (ret)
		return ret;
1466

1467 1468 1469 1470 1471
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

M
Mika Kuoppala 已提交
1472
	return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
1473
}
1474

1475
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1476
{
1477
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1478 1479 1480

	BUG_ON(ring->outstanding_lazy_request);

1481 1482 1483
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1484
	}
1485

1486
	ring->set_seqno(ring, seqno);
1487
}
1488

1489
void intel_ring_advance(struct intel_ring_buffer *ring)
1490
{
1491 1492
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1493
	ring->tail &= ring->size - 1;
1494
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
1495
		return;
1496
	ring->write_tail(ring, ring->tail);
1497
}
1498

1499

1500
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1501
				     u32 value)
1502
{
1503
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1504 1505

       /* Every tail move must follow the sequence below */
1506 1507 1508 1509

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1510
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1511 1512 1513 1514
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1515

1516
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1517
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1518 1519 1520
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1521

1522
	/* Now that the ring is fully powered up, update the tail */
1523
	I915_WRITE_TAIL(ring, value);
1524 1525 1526 1527 1528
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1529
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1530
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1531 1532
}

1533
static int gen6_ring_flush(struct intel_ring_buffer *ring,
1534
			   u32 invalidate, u32 flush)
1535
{
1536
	uint32_t cmd;
1537 1538 1539 1540 1541 1542
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1543
	cmd = MI_FLUSH_DW;
1544 1545 1546 1547 1548 1549
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1550
	if (invalidate & I915_GEM_GPU_DOMAINS)
1551 1552
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1553
	intel_ring_emit(ring, cmd);
1554
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1555
	intel_ring_emit(ring, 0);
1556
	intel_ring_emit(ring, MI_NOOP);
1557 1558
	intel_ring_advance(ring);
	return 0;
1559 1560
}

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1582
static int
1583
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1584 1585
			      u32 offset, u32 len,
			      unsigned flags)
1586
{
1587
	int ret;
1588

1589 1590 1591
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1592

1593 1594 1595
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1596 1597 1598
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1599

1600
	return 0;
1601 1602
}

1603 1604
/* Blitter support (SandyBridge+) */

1605
static int blt_ring_flush(struct intel_ring_buffer *ring,
1606
			  u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1607
{
1608
	uint32_t cmd;
1609 1610
	int ret;

1611
	ret = intel_ring_begin(ring, 4);
1612 1613 1614
	if (ret)
		return ret;

1615
	cmd = MI_FLUSH_DW;
1616 1617 1618 1619 1620 1621
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1622
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1623
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1624
			MI_FLUSH_DW_OP_STOREDW;
1625
	intel_ring_emit(ring, cmd);
1626
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1627
	intel_ring_emit(ring, 0);
1628
	intel_ring_emit(ring, MI_NOOP);
1629 1630
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1631 1632
}

1633 1634 1635
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1636
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1637

1638 1639 1640 1641
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1642 1643
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1644
		ring->flush = gen7_render_ring_flush;
1645
		if (INTEL_INFO(dev)->gen == 6)
1646
			ring->flush = gen6_render_ring_flush;
1647 1648
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
D
Daniel Vetter 已提交
1649
		ring->irq_enable_mask = GT_USER_INTERRUPT;
1650
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1651
		ring->set_seqno = ring_set_seqno;
1652
		ring->sync_to = gen6_ring_sync;
1653 1654 1655 1656 1657
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
		ring->signal_mbox[0] = GEN6_VRSYNC;
		ring->signal_mbox[1] = GEN6_BRSYNC;
1658 1659
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1660
		ring->flush = gen4_render_ring_flush;
1661
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1662
		ring->set_seqno = pc_render_set_seqno;
1663 1664
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1665
		ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
1666
	} else {
1667
		ring->add_request = i9xx_add_request;
1668 1669 1670 1671
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1672
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1673
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1674 1675 1676 1677 1678 1679 1680
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1681
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1682
	}
1683
	ring->write_tail = ring_write_tail;
1684 1685 1686
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 6)
1687 1688 1689 1690 1691 1692 1693
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1694 1695 1696
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

		ret = i915_gem_object_pin(obj, 0, true, false);
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

		ring->private = obj;
	}

1718
	return intel_init_ring_buffer(dev, ring);
1719 1720
}

1721 1722 1723 1724
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1725
	int ret;
1726

1727 1728 1729 1730
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1731
	if (INTEL_INFO(dev)->gen >= 6) {
1732 1733
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1734
	}
1735 1736 1737 1738 1739

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1740 1741 1742 1743
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1744
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1745
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1746 1747 1748 1749 1750 1751 1752
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1753
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1754
	ring->write_tail = ring_write_tail;
1755 1756 1757 1758 1759 1760
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1761 1762
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1763 1764 1765 1766 1767 1768 1769

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
1770
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1771 1772
		ring->effective_size -= 128;

1773 1774
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1775 1776 1777 1778 1779
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

1780 1781 1782 1783 1784 1785
	if (!I915_NEED_GFX_HWS(dev)) {
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
	}

1786 1787 1788
	return 0;
}

1789 1790 1791
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1792
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1793

1794 1795 1796
	ring->name = "bsd ring";
	ring->id = VCS;

1797
	ring->write_tail = ring_write_tail;
1798 1799
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1800 1801 1802
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1803 1804 1805
		ring->flush = gen6_ring_flush;
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1806
		ring->set_seqno = ring_set_seqno;
1807 1808 1809 1810
		ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1811
		ring->sync_to = gen6_ring_sync;
1812 1813 1814 1815 1816 1817 1818 1819
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
		ring->signal_mbox[0] = GEN6_RVSYNC;
		ring->signal_mbox[1] = GEN6_BVSYNC;
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1820
		ring->add_request = i9xx_add_request;
1821
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1822
		ring->set_seqno = ring_set_seqno;
1823
		if (IS_GEN5(dev)) {
1824
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1825 1826 1827
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1828
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1829 1830 1831
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1832
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1833 1834 1835
	}
	ring->init = init_ring_common;

1836
	return intel_init_ring_buffer(dev, ring);
1837
}
1838 1839 1840 1841

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1842
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1843

1844 1845 1846 1847 1848 1849 1850 1851
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = blt_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1852
	ring->set_seqno = ring_set_seqno;
1853 1854 1855 1856
	ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1857
	ring->sync_to = gen6_ring_sync;
1858 1859 1860 1861 1862 1863
	ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[0] = GEN6_RBSYNC;
	ring->signal_mbox[1] = GEN6_VBSYNC;
	ring->init = init_ring_common;
1864

1865
	return intel_init_ring_buffer(dev, ring);
1866
}
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904

int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}