intel_ringbuffer.c 88.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <linux/log2.h>
31
#include <drm/drmP.h>
32
#include "i915_drv.h"
33
#include <drm/i915_drm.h>
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41
/* Rough estimate of the typical request size, performing a flush,
 * set-context and then emitting the batch.
 */
#define LEGACY_REQUEST_SIZE 200

42
int __intel_ring_space(int head, int tail, int size)
43
{
44 45
	int space = head - tail;
	if (space <= 0)
46
		space += size;
47
	return space - I915_RING_FREE_SPACE;
48 49
}

50 51 52 53 54 55 56 57 58 59 60
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

61
bool intel_engine_stopped(struct intel_engine_cs *engine)
62
{
63
	struct drm_i915_private *dev_priv = engine->i915;
64
	return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
65
}
66

67
static void __intel_ring_advance(struct intel_engine_cs *engine)
68
{
69
	struct intel_ringbuffer *ringbuf = engine->buffer;
70
	ringbuf->tail &= ringbuf->size - 1;
71
	if (intel_engine_stopped(engine))
72
		return;
73
	engine->write_tail(engine, ringbuf->tail);
74 75
}

76
static int
77
gen2_render_ring_flush(struct drm_i915_gem_request *req,
78 79 80
		       u32	invalidate_domains,
		       u32	flush_domains)
{
81
	struct intel_engine_cs *engine = req->engine;
82 83 84 85
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
86
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
87 88 89 90 91
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

92
	ret = intel_ring_begin(req, 2);
93 94 95
	if (ret)
		return ret;

96 97 98
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
99 100 101 102 103

	return 0;
}

static int
104
gen4_render_ring_flush(struct drm_i915_gem_request *req,
105 106
		       u32	invalidate_domains,
		       u32	flush_domains)
107
{
108
	struct intel_engine_cs *engine = req->engine;
109
	u32 cmd;
110
	int ret;
111

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
141
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
142 143 144
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
145

146
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
147
	    (IS_G4X(req->i915) || IS_GEN5(req->i915)))
148
		cmd |= MI_INVALIDATE_ISP;
149

150
	ret = intel_ring_begin(req, 2);
151 152
	if (ret)
		return ret;
153

154 155 156
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
157 158

	return 0;
159 160
}

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
199
intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
200
{
201
	struct intel_engine_cs *engine = req->engine;
202
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
203 204
	int ret;

205
	ret = intel_ring_begin(req, 6);
206 207 208
	if (ret)
		return ret;

209 210
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
211
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
212 213 214 215 216
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(engine, 0); /* low dword */
	intel_ring_emit(engine, 0); /* high dword */
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
217

218
	ret = intel_ring_begin(req, 6);
219 220 221
	if (ret)
		return ret;

222 223 224 225 226 227 228
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
229 230 231 232 233

	return 0;
}

static int
234 235
gen6_render_ring_flush(struct drm_i915_gem_request *req,
		       u32 invalidate_domains, u32 flush_domains)
236
{
237
	struct intel_engine_cs *engine = req->engine;
238
	u32 flags = 0;
239
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
240 241
	int ret;

242
	/* Force SNB workarounds for PIPE_CONTROL flushes */
243
	ret = intel_emit_post_sync_nonzero_flush(req);
244 245 246
	if (ret)
		return ret;

247 248 249 250
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
251 252 253 254 255 256 257
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
258
		flags |= PIPE_CONTROL_CS_STALL;
259 260 261 262 263 264 265 266 267 268 269
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
270
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
271
	}
272

273
	ret = intel_ring_begin(req, 4);
274 275 276
	if (ret)
		return ret;

277 278 279 280 281
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
282 283 284 285

	return 0;
}

286
static int
287
gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
288
{
289
	struct intel_engine_cs *engine = req->engine;
290 291
	int ret;

292
	ret = intel_ring_begin(req, 4);
293 294 295
	if (ret)
		return ret;

296 297
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
298
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
299 300 301
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
302 303 304 305

	return 0;
}

306
static int
307
gen7_render_ring_flush(struct drm_i915_gem_request *req,
308 309
		       u32 invalidate_domains, u32 flush_domains)
{
310
	struct intel_engine_cs *engine = req->engine;
311
	u32 flags = 0;
312
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
313 314
	int ret;

315 316 317 318 319 320 321 322 323 324
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

325 326 327 328 329 330 331
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
332
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
333
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
334 335 336 337 338 339 340 341
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
342
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
343 344 345 346
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
347
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
348

349 350
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

351 352 353
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
354
		gen7_render_ring_cs_stall_wa(req);
355 356
	}

357
	ret = intel_ring_begin(req, 4);
358 359 360
	if (ret)
		return ret;

361 362 363 364 365
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
366 367 368 369

	return 0;
}

370
static int
371
gen8_emit_pipe_control(struct drm_i915_gem_request *req,
372 373
		       u32 flags, u32 scratch_addr)
{
374
	struct intel_engine_cs *engine = req->engine;
375 376
	int ret;

377
	ret = intel_ring_begin(req, 6);
378 379 380
	if (ret)
		return ret;

381 382 383 384 385 386 387
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
388 389 390 391

	return 0;
}

B
Ben Widawsky 已提交
392
static int
393
gen8_render_ring_flush(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
394 395 396
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
397
	u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
398
	int ret;
B
Ben Widawsky 已提交
399 400 401 402 403 404

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
405
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
406
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
B
Ben Widawsky 已提交
407 408 409 410 411 412 413 414 415 416
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
417 418

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
419
		ret = gen8_emit_pipe_control(req,
420 421 422 423 424
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
425 426
	}

427
	return gen8_emit_pipe_control(req, flags, scratch_addr);
B
Ben Widawsky 已提交
428 429
}

430
static void ring_write_tail(struct intel_engine_cs *engine,
431
			    u32 value)
432
{
433
	struct drm_i915_private *dev_priv = engine->i915;
434
	I915_WRITE_TAIL(engine, value);
435 436
}

437
u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
438
{
439
	struct drm_i915_private *dev_priv = engine->i915;
440
	u64 acthd;
441

442
	if (INTEL_GEN(dev_priv) >= 8)
443 444
		acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
					 RING_ACTHD_UDW(engine->mmio_base));
445
	else if (INTEL_GEN(dev_priv) >= 4)
446
		acthd = I915_READ(RING_ACTHD(engine->mmio_base));
447 448 449 450
	else
		acthd = I915_READ(ACTHD);

	return acthd;
451 452
}

453
static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
454
{
455
	struct drm_i915_private *dev_priv = engine->i915;
456 457 458
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
459
	if (INTEL_GEN(dev_priv) >= 4)
460 461 462 463
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

464
static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
465
{
466
	struct drm_i915_private *dev_priv = engine->i915;
467
	i915_reg_t mmio;
468 469 470 471

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
472
	if (IS_GEN7(dev_priv)) {
473
		switch (engine->id) {
474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
492
	} else if (IS_GEN6(dev_priv)) {
493
		mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
494 495
	} else {
		/* XXX: gen8 returns to sanity */
496
		mmio = RING_HWS_PGA(engine->mmio_base);
497 498
	}

499
	I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
500 501 502 503 504 505 506 507 508
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
509
	if (IS_GEN(dev_priv, 6, 7)) {
510
		i915_reg_t reg = RING_INSTPM(engine->mmio_base);
511 512

		/* ring should be idle before issuing a sync flush*/
513
		WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
514 515 516 517 518 519 520

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
521
				  engine->name);
522 523 524
	}
}

525
static bool stop_ring(struct intel_engine_cs *engine)
526
{
527
	struct drm_i915_private *dev_priv = engine->i915;
528

529
	if (!IS_GEN2(dev_priv)) {
530 531 532 533
		I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n",
				  engine->name);
534 535 536 537
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
538
			if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
539
				return false;
540 541
		}
	}
542

543 544 545
	I915_WRITE_CTL(engine, 0);
	I915_WRITE_HEAD(engine, 0);
	engine->write_tail(engine, 0);
546

547
	if (!IS_GEN2(dev_priv)) {
548 549
		(void)I915_READ_CTL(engine);
		I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
550
	}
551

552
	return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
553
}
554

555 556 557 558 559
void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
{
	memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
}

560
static int init_ring_common(struct intel_engine_cs *engine)
561
{
562
	struct drm_i915_private *dev_priv = engine->i915;
563
	struct intel_ringbuffer *ringbuf = engine->buffer;
564
	struct drm_i915_gem_object *obj = ringbuf->obj;
565 566
	int ret = 0;

567
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
568

569
	if (!stop_ring(engine)) {
570
		/* G45 ring initialization often fails to reset head to zero */
571 572
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
573 574 575 576 577
			      engine->name,
			      I915_READ_CTL(engine),
			      I915_READ_HEAD(engine),
			      I915_READ_TAIL(engine),
			      I915_READ_START(engine));
578

579
		if (!stop_ring(engine)) {
580 581
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
582 583 584 585 586
				  engine->name,
				  I915_READ_CTL(engine),
				  I915_READ_HEAD(engine),
				  I915_READ_TAIL(engine),
				  I915_READ_START(engine));
587 588
			ret = -EIO;
			goto out;
589
		}
590 591
	}

592
	if (I915_NEED_GFX_HWS(dev_priv))
593
		intel_ring_setup_status_page(engine);
594
	else
595
		ring_setup_phys_status_page(engine);
596

597
	/* Enforce ordering by reading HEAD register back */
598
	I915_READ_HEAD(engine);
599

600 601 602 603
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
604
	I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
605 606

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
607
	if (I915_READ_HEAD(engine))
608
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
609 610 611
			  engine->name, I915_READ_HEAD(engine));
	I915_WRITE_HEAD(engine, 0);
	(void)I915_READ_HEAD(engine);
612

613
	I915_WRITE_CTL(engine,
614
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
615
			| RING_VALID);
616 617

	/* If the head is still not zero, the ring is dead */
618 619 620
	if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
		     I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
		     (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
621
		DRM_ERROR("%s initialization failed "
622
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
623 624 625 626 627 628
			  engine->name,
			  I915_READ_CTL(engine),
			  I915_READ_CTL(engine) & RING_VALID,
			  I915_READ_HEAD(engine), I915_READ_TAIL(engine),
			  I915_READ_START(engine),
			  (unsigned long)i915_gem_obj_ggtt_offset(obj));
629 630
		ret = -EIO;
		goto out;
631 632
	}

633
	ringbuf->last_retired_head = -1;
634 635
	ringbuf->head = I915_READ_HEAD(engine);
	ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
636
	intel_ring_update_space(ringbuf);
637

638
	intel_engine_init_hangcheck(engine);
639

640
out:
641
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
642 643

	return ret;
644 645
}

646
void
647
intel_fini_pipe_control(struct intel_engine_cs *engine)
648
{
649
	if (engine->scratch.obj == NULL)
650 651
		return;

652
	if (INTEL_GEN(engine->i915) >= 5) {
653 654
		kunmap(sg_page(engine->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(engine->scratch.obj);
655 656
	}

657 658
	drm_gem_object_unreference(&engine->scratch.obj->base);
	engine->scratch.obj = NULL;
659 660 661
}

int
662
intel_init_pipe_control(struct intel_engine_cs *engine)
663 664 665
{
	int ret;

666
	WARN_ON(engine->scratch.obj);
667

668
	engine->scratch.obj = i915_gem_object_create(engine->i915->dev, 4096);
669
	if (IS_ERR(engine->scratch.obj)) {
670
		DRM_ERROR("Failed to allocate seqno page\n");
671 672
		ret = PTR_ERR(engine->scratch.obj);
		engine->scratch.obj = NULL;
673 674
		goto err;
	}
675

676 677
	ret = i915_gem_object_set_cache_level(engine->scratch.obj,
					      I915_CACHE_LLC);
678 679
	if (ret)
		goto err_unref;
680

681
	ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
682 683 684
	if (ret)
		goto err_unref;

685 686 687
	engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
	engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
	if (engine->scratch.cpu_page == NULL) {
688
		ret = -ENOMEM;
689
		goto err_unpin;
690
	}
691

692
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
693
			 engine->name, engine->scratch.gtt_offset);
694 695 696
	return 0;

err_unpin:
697
	i915_gem_object_ggtt_unpin(engine->scratch.obj);
698
err_unref:
699
	drm_gem_object_unreference(&engine->scratch.obj->base);
700 701 702 703
err:
	return ret;
}

704
static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
705
{
706
	struct intel_engine_cs *engine = req->engine;
707 708
	struct i915_workarounds *w = &req->i915->workarounds;
	int ret, i;
709

710
	if (w->count == 0)
711
		return 0;
712

713
	engine->gpu_caches_dirty = true;
714
	ret = intel_ring_flush_all_caches(req);
715 716
	if (ret)
		return ret;
717

718
	ret = intel_ring_begin(req, (w->count * 2 + 2));
719 720 721
	if (ret)
		return ret;

722
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
723
	for (i = 0; i < w->count; i++) {
724 725
		intel_ring_emit_reg(engine, w->reg[i].addr);
		intel_ring_emit(engine, w->reg[i].value);
726
	}
727
	intel_ring_emit(engine, MI_NOOP);
728

729
	intel_ring_advance(engine);
730

731
	engine->gpu_caches_dirty = true;
732
	ret = intel_ring_flush_all_caches(req);
733 734
	if (ret)
		return ret;
735

736
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
737

738
	return 0;
739 740
}

741
static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
742 743 744
{
	int ret;

745
	ret = intel_ring_workarounds_emit(req);
746 747 748
	if (ret != 0)
		return ret;

749
	ret = i915_gem_render_state_init(req);
750
	if (ret)
751
		return ret;
752

753
	return 0;
754 755
}

756
static int wa_add(struct drm_i915_private *dev_priv,
757 758
		  i915_reg_t addr,
		  const u32 mask, const u32 val)
759 760 761 762 763 764 765 766 767 768 769 770 771
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
772 773
}

774
#define WA_REG(addr, mask, val) do { \
775
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
776 777
		if (r) \
			return r; \
778
	} while (0)
779 780

#define WA_SET_BIT_MASKED(addr, mask) \
781
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
782 783

#define WA_CLR_BIT_MASKED(addr, mask) \
784
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
785

786
#define WA_SET_FIELD_MASKED(addr, mask, value) \
787
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
788

789 790
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
791

792
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
793

794 795
static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
				 i915_reg_t reg)
796
{
797
	struct drm_i915_private *dev_priv = engine->i915;
798
	struct i915_workarounds *wa = &dev_priv->workarounds;
799
	const uint32_t index = wa->hw_whitelist_count[engine->id];
800 801 802 803

	if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
		return -EINVAL;

804
	WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
805
		 i915_mmio_reg_offset(reg));
806
	wa->hw_whitelist_count[engine->id]++;
807 808 809 810

	return 0;
}

811
static int gen8_init_workarounds(struct intel_engine_cs *engine)
812
{
813
	struct drm_i915_private *dev_priv = engine->i915;
814 815

	WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
816

817 818 819
	/* WaDisableAsyncFlipPerfMode:bdw,chv */
	WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);

820 821 822 823
	/* WaDisablePartialInstShootdown:bdw,chv */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

824 825 826 827 828
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:bdw,chv */
829
	/* WaHdcDisableFetchWhenMasked:bdw,chv */
830
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
831
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
832 833
			  HDC_FORCE_NON_COHERENT);

834 835 836 837 838 839 840 841 842 843
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for BDW and CHV; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

844 845 846
	/* Wa4x4STCOptimizationDisable:bdw,chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);

847 848 849 850 851 852 853 854 855 856 857 858
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

859 860 861
	return 0;
}

862
static int bdw_init_workarounds(struct intel_engine_cs *engine)
863
{
864
	struct drm_i915_private *dev_priv = engine->i915;
865
	int ret;
866

867
	ret = gen8_init_workarounds(engine);
868 869 870
	if (ret)
		return ret;

871
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
872
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
873

874
	/* WaDisableDopClockGating:bdw */
875 876
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
877

878 879
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
880

881
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
882 883 884
			  /* WaForceContextSaveRestoreNonCoherent:bdw */
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
885
			  (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
886 887 888 889

	return 0;
}

890
static int chv_init_workarounds(struct intel_engine_cs *engine)
891
{
892
	struct drm_i915_private *dev_priv = engine->i915;
893
	int ret;
894

895
	ret = gen8_init_workarounds(engine);
896 897 898
	if (ret)
		return ret;

899
	/* WaDisableThreadStallDopClockGating:chv */
900
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
901

902 903 904
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

905 906 907
	return 0;
}

908
static int gen9_init_workarounds(struct intel_engine_cs *engine)
909
{
910
	struct drm_i915_private *dev_priv = engine->i915;
911
	uint32_t tmp;
912
	int ret;
913

914 915 916 917 918 919 920 921
	/* WaEnableLbsSlaRetryTimerDecrement:skl */
	I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
		   GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);

	/* WaDisableKillLogic:bxt,skl */
	I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
		   ECOCHK_DIS_TLB);

922
	/* WaClearFlowControlGpgpuContextSave:skl,bxt */
923
	/* WaDisablePartialInstShootdown:skl,bxt */
924
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
925
			  FLOW_CONTROL_ENABLE |
926 927
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

928
	/* Syncing dependencies between camera and graphics:skl,bxt */
929 930 931
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);

932
	/* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
933 934
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
935 936
		WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
				  GEN9_DG_MIRROR_FIX_ENABLE);
937

938
	/* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
939 940
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
941 942
		WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
				  GEN9_RHWO_OPTIMIZATION_DISABLE);
943 944 945 946 947
		/*
		 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
		 * but we do that in per ctx batchbuffer as there is an issue
		 * with this register not getting restored on ctx restore
		 */
948 949
	}

950
	/* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
951 952 953 954
	/* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt */
	WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
			  GEN9_ENABLE_YV12_BUGFIX |
			  GEN9_ENABLE_GPGPU_PREEMPTION);
955

956
	/* Wa4x4STCOptimizationDisable:skl,bxt */
957
	/* WaDisablePartialResolveInVc:skl,bxt */
958 959
	WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
					 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
960

961
	/* WaCcsTlbPrefetchDisable:skl,bxt */
962 963 964
	WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
			  GEN9_CCS_TLB_PREFETCH_ENABLE);

965
	/* WaDisableMaskBasedCammingInRCC:skl,bxt */
966 967
	if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_C0) ||
	    IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
968 969 970
		WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
				  PIXEL_MASK_CAMMING_DISABLE);

971 972
	/* WaForceContextSaveRestoreNonCoherent:skl,bxt */
	tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
973 974
	if (IS_SKL_REVID(dev_priv, SKL_REVID_F0, REVID_FOREVER) ||
	    IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
975 976 977
		tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
	WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);

978
	/* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
979
	if (IS_SKYLAKE(dev_priv) || IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
980 981 982
		WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
				  GEN8_SAMPLER_POWER_BYPASS_DIS);

983 984 985
	/* WaDisableSTUnitPowerOptimization:skl,bxt */
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);

986 987 988 989
	/* WaOCLCoherentLineFlush:skl,bxt */
	I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
				    GEN8_LQSC_FLUSH_COHERENT_LINES));

990
	/* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
991
	ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
992 993 994
	if (ret)
		return ret;

995
	/* WaAllowUMDToModifyHDCChicken1:skl,bxt */
996
	ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
997 998 999
	if (ret)
		return ret;

1000 1001 1002
	return 0;
}

1003
static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
1004
{
1005
	struct drm_i915_private *dev_priv = engine->i915;
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
1016
		if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
		ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
		return 0;

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));

	return 0;
}

1044
static int skl_init_workarounds(struct intel_engine_cs *engine)
1045
{
1046
	struct drm_i915_private *dev_priv = engine->i915;
1047
	int ret;
1048

1049
	ret = gen9_init_workarounds(engine);
1050 1051
	if (ret)
		return ret;
1052

1053 1054 1055 1056 1057
	/*
	 * Actual WA is to disable percontext preemption granularity control
	 * until D0 which is the default case so this is equivalent to
	 * !WaDisablePerCtxtPreemptionGranularityControl:skl
	 */
1058
	if (IS_SKL_REVID(dev_priv, SKL_REVID_E0, REVID_FOREVER)) {
1059 1060 1061 1062
		I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
			   _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
	}

1063
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_D0)) {
1064 1065 1066 1067 1068 1069 1070 1071
		/* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
		I915_WRITE(FF_SLICE_CS_CHICKEN2,
			   _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
	}

	/* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
	 * involving this register should also be added to WA batch as required.
	 */
1072
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0))
1073 1074 1075 1076 1077
		/* WaDisableLSQCROPERFforOCL:skl */
		I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
			   GEN8_LQSC_RO_PERF_DIS);

	/* WaEnableGapsTsvCreditFix:skl */
1078
	if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, REVID_FOREVER)) {
1079 1080 1081 1082
		I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
					   GEN9_GAPS_TSV_CREDIT_DISABLE));
	}

1083
	/* WaDisablePowerCompilerClockGating:skl */
1084
	if (IS_SKL_REVID(dev_priv, SKL_REVID_B0, SKL_REVID_B0))
1085 1086 1087
		WA_SET_BIT_MASKED(HIZ_CHICKEN,
				  BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);

1088
	/* This is tied to WaForceContextSaveRestoreNonCoherent */
1089
	if (IS_SKL_REVID(dev_priv, 0, REVID_FOREVER)) {
1090 1091 1092 1093 1094 1095 1096 1097
		/*
		 *Use Force Non-Coherent whenever executing a 3D context. This
		 * is a workaround for a possible hang in the unlikely event
		 * a TLB invalidation occurs during a PSD flush.
		 */
		/* WaForceEnableNonCoherent:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FORCE_NON_COHERENT);
1098 1099 1100 1101

		/* WaDisableHDCInvalidation:skl */
		I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
			   BDW_DISABLE_HDC_INVALIDATION);
1102 1103
	}

1104
	/* WaBarrierPerformanceFixDisable:skl */
1105
	if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_D0))
1106 1107 1108 1109
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE |
				  HDC_BARRIER_PERFORMANCE_DISABLE);

1110
	/* WaDisableSbeCacheDispatchPortSharing:skl */
1111
	if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
1112 1113 1114 1115
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);

1116
	/* WaDisableLSQCROPERFforOCL:skl */
1117
	ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1118 1119 1120
	if (ret)
		return ret;

1121
	return skl_tune_iz_hashing(engine);
1122 1123
}

1124
static int bxt_init_workarounds(struct intel_engine_cs *engine)
1125
{
1126
	struct drm_i915_private *dev_priv = engine->i915;
1127
	int ret;
1128

1129
	ret = gen9_init_workarounds(engine);
1130 1131
	if (ret)
		return ret;
1132

1133 1134
	/* WaStoreMultiplePTEenable:bxt */
	/* This is a requirement according to Hardware specification */
1135
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
1136 1137 1138
		I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);

	/* WaSetClckGatingDisableMedia:bxt */
1139
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
1140 1141 1142 1143
		I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
					    ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
	}

1144 1145 1146 1147
	/* WaDisableThreadStallDopClockGating:bxt */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  STALL_DOP_GATING_DISABLE);

1148
	/* WaDisableSbeCacheDispatchPortSharing:bxt */
1149
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
1150 1151 1152 1153 1154
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
	}

1155 1156 1157
	/* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
	/* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
	/* WaDisableObjectLevelPreemtionForInstanceId:bxt */
1158
	/* WaDisableLSQCROPERFforOCL:bxt */
1159
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
1160
		ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
1161 1162
		if (ret)
			return ret;
1163

1164
		ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1165 1166
		if (ret)
			return ret;
1167 1168
	}

1169
	/* WaProgramL3SqcReg1DefaultForPerf:bxt */
1170
	if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
1171 1172
		I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
					   L3_HIGH_PRIO_CREDITS(2));
1173

1174 1175 1176
	return 0;
}

1177
int init_workarounds_ring(struct intel_engine_cs *engine)
1178
{
1179
	struct drm_i915_private *dev_priv = engine->i915;
1180

1181
	WARN_ON(engine->id != RCS);
1182 1183

	dev_priv->workarounds.count = 0;
1184
	dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
1185

1186
	if (IS_BROADWELL(dev_priv))
1187
		return bdw_init_workarounds(engine);
1188

1189
	if (IS_CHERRYVIEW(dev_priv))
1190
		return chv_init_workarounds(engine);
1191

1192
	if (IS_SKYLAKE(dev_priv))
1193
		return skl_init_workarounds(engine);
1194

1195
	if (IS_BROXTON(dev_priv))
1196
		return bxt_init_workarounds(engine);
1197

1198 1199 1200
	return 0;
}

1201
static int init_render_ring(struct intel_engine_cs *engine)
1202
{
1203
	struct drm_i915_private *dev_priv = engine->i915;
1204
	int ret = init_ring_common(engine);
1205 1206
	if (ret)
		return ret;
1207

1208
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1209
	if (IS_GEN(dev_priv, 4, 6))
1210
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1211 1212 1213 1214

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
1215
	 *
1216
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1217
	 */
1218
	if (IS_GEN(dev_priv, 6, 7))
1219 1220
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

1221
	/* Required for the hardware to program scanline values for waiting */
1222
	/* WaEnableFlushTlbInvalidationMode:snb */
1223
	if (IS_GEN6(dev_priv))
1224
		I915_WRITE(GFX_MODE,
1225
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
1226

1227
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1228
	if (IS_GEN7(dev_priv))
1229
		I915_WRITE(GFX_MODE_GEN7,
1230
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1231
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
1232

1233
	if (IS_GEN6(dev_priv)) {
1234 1235 1236 1237 1238 1239
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
1240
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
1241 1242
	}

1243
	if (IS_GEN(dev_priv, 6, 7))
1244
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1245

1246 1247
	if (HAS_L3_DPF(dev_priv))
		I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev_priv));
1248

1249
	return init_workarounds_ring(engine);
1250 1251
}

1252
static void render_ring_cleanup(struct intel_engine_cs *engine)
1253
{
1254
	struct drm_i915_private *dev_priv = engine->i915;
1255 1256 1257 1258 1259 1260

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
1261

1262
	intel_fini_pipe_control(engine);
1263 1264
}

1265
static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
1266 1267 1268
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
1269
	struct intel_engine_cs *signaller = signaller_req->engine;
1270
	struct drm_i915_private *dev_priv = signaller_req->i915;
1271
	struct intel_engine_cs *waiter;
1272 1273
	enum intel_engine_id id;
	int ret, num_rings;
1274

1275
	num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
1276 1277 1278
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1279
	ret = intel_ring_begin(signaller_req, num_dwords);
1280 1281 1282
	if (ret)
		return ret;

1283
	for_each_engine_id(waiter, dev_priv, id) {
1284
		u32 seqno;
1285
		u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
1286 1287 1288
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1289
		seqno = i915_gem_request_get_seqno(signaller_req);
1290 1291 1292
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
1293
					   PIPE_CONTROL_CS_STALL);
1294 1295
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1296
		intel_ring_emit(signaller, seqno);
1297 1298
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1299
					   MI_SEMAPHORE_TARGET(waiter->hw_id));
1300 1301 1302 1303 1304 1305
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1306
static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
1307 1308 1309
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
1310
	struct intel_engine_cs *signaller = signaller_req->engine;
1311
	struct drm_i915_private *dev_priv = signaller_req->i915;
1312
	struct intel_engine_cs *waiter;
1313 1314
	enum intel_engine_id id;
	int ret, num_rings;
1315

1316
	num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
1317 1318 1319
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1320
	ret = intel_ring_begin(signaller_req, num_dwords);
1321 1322 1323
	if (ret)
		return ret;

1324
	for_each_engine_id(waiter, dev_priv, id) {
1325
		u32 seqno;
1326
		u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
1327 1328 1329
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1330
		seqno = i915_gem_request_get_seqno(signaller_req);
1331 1332 1333 1334 1335
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1336
		intel_ring_emit(signaller, seqno);
1337
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1338
					   MI_SEMAPHORE_TARGET(waiter->hw_id));
1339 1340 1341 1342 1343 1344
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1345
static int gen6_signal(struct drm_i915_gem_request *signaller_req,
1346
		       unsigned int num_dwords)
1347
{
1348
	struct intel_engine_cs *signaller = signaller_req->engine;
1349
	struct drm_i915_private *dev_priv = signaller_req->i915;
1350
	struct intel_engine_cs *useless;
1351 1352
	enum intel_engine_id id;
	int ret, num_rings;
1353

1354
#define MBOX_UPDATE_DWORDS 3
1355
	num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
1356 1357
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1358

1359
	ret = intel_ring_begin(signaller_req, num_dwords);
1360 1361 1362
	if (ret)
		return ret;

1363 1364
	for_each_engine_id(useless, dev_priv, id) {
		i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
1365 1366

		if (i915_mmio_reg_valid(mbox_reg)) {
1367
			u32 seqno = i915_gem_request_get_seqno(signaller_req);
1368

1369
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1370
			intel_ring_emit_reg(signaller, mbox_reg);
1371
			intel_ring_emit(signaller, seqno);
1372 1373
		}
	}
1374

1375 1376 1377 1378
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1379
	return 0;
1380 1381
}

1382 1383
/**
 * gen6_add_request - Update the semaphore mailbox registers
1384 1385
 *
 * @request - request to write to the ring
1386 1387 1388 1389
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1390
static int
1391
gen6_add_request(struct drm_i915_gem_request *req)
1392
{
1393
	struct intel_engine_cs *engine = req->engine;
1394
	int ret;
1395

1396 1397
	if (engine->semaphore.signal)
		ret = engine->semaphore.signal(req, 4);
B
Ben Widawsky 已提交
1398
	else
1399
		ret = intel_ring_begin(req, 4);
B
Ben Widawsky 已提交
1400

1401 1402 1403
	if (ret)
		return ret;

1404 1405 1406 1407 1408 1409
	intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
	intel_ring_emit(engine,
			I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, MI_USER_INTERRUPT);
	__intel_ring_advance(engine);
1410 1411 1412 1413

	return 0;
}

1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
static int
gen8_render_add_request(struct drm_i915_gem_request *req)
{
	struct intel_engine_cs *engine = req->engine;
	int ret;

	if (engine->semaphore.signal)
		ret = engine->semaphore.signal(req, 8);
	else
		ret = intel_ring_begin(req, 8);
	if (ret)
		return ret;

	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(engine, (PIPE_CONTROL_GLOBAL_GTT_IVB |
				 PIPE_CONTROL_CS_STALL |
				 PIPE_CONTROL_QW_WRITE));
	intel_ring_emit(engine, intel_hws_seqno_address(req->engine));
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	/* We're thrashing one dword of HWS. */
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, MI_USER_INTERRUPT);
	intel_ring_emit(engine, MI_NOOP);
	__intel_ring_advance(engine);

	return 0;
}

1443
static inline bool i915_gem_has_seqno_wrapped(struct drm_i915_private *dev_priv,
1444 1445 1446 1447 1448
					      u32 seqno)
{
	return dev_priv->last_seqno < seqno;
}

1449 1450 1451 1452 1453 1454 1455
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1456 1457

static int
1458
gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
1459 1460 1461
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
1462
	struct intel_engine_cs *waiter = waiter_req->engine;
1463
	struct drm_i915_private *dev_priv = waiter_req->i915;
1464
	struct i915_hw_ppgtt *ppgtt;
1465 1466
	int ret;

1467
	ret = intel_ring_begin(waiter_req, 4);
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
1480 1481 1482 1483 1484 1485 1486 1487 1488

	/* When the !RCS engines idle waiting upon a semaphore, they lose their
	 * pagetables and we must reload them before executing the batch.
	 * We do this on the i915_switch_context() following the wait and
	 * before the dispatch.
	 */
	ppgtt = waiter_req->ctx->ppgtt;
	if (ppgtt && waiter_req->engine->id != RCS)
		ppgtt->pd_dirty_rings |= intel_engine_flag(waiter_req->engine);
1489 1490 1491
	return 0;
}

1492
static int
1493
gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
1494
	       struct intel_engine_cs *signaller,
1495
	       u32 seqno)
1496
{
1497
	struct intel_engine_cs *waiter = waiter_req->engine;
1498 1499 1500
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1501 1502
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1503

1504 1505 1506 1507 1508 1509
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1510
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1511

1512
	ret = intel_ring_begin(waiter_req, 4);
1513 1514 1515
	if (ret)
		return ret;

1516
	/* If seqno wrap happened, omit the wait with no-ops */
1517
	if (likely(!i915_gem_has_seqno_wrapped(waiter_req->i915, seqno))) {
1518
		intel_ring_emit(waiter, dw1 | wait_mbox);
1519 1520 1521 1522 1523 1524 1525 1526 1527
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1528
	intel_ring_advance(waiter);
1529 1530 1531 1532

	return 0;
}

1533 1534
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1535 1536
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1537 1538 1539 1540 1541 1542
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1543
pc_render_add_request(struct drm_i915_gem_request *req)
1544
{
1545
	struct intel_engine_cs *engine = req->engine;
1546
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
1557
	ret = intel_ring_begin(req, 32);
1558 1559 1560
	if (ret)
		return ret;

1561 1562
	intel_ring_emit(engine,
			GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1563 1564
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1565 1566 1567 1568 1569
	intel_ring_emit(engine,
			engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, 0);
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1570
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1571
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1572
	scratch_addr += 2 * CACHELINE_BYTES;
1573
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1574
	scratch_addr += 2 * CACHELINE_BYTES;
1575
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1576
	scratch_addr += 2 * CACHELINE_BYTES;
1577
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1578
	scratch_addr += 2 * CACHELINE_BYTES;
1579
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1580

1581 1582
	intel_ring_emit(engine,
			GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1583 1584
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1585
			PIPE_CONTROL_NOTIFY);
1586 1587 1588 1589 1590
	intel_ring_emit(engine,
			engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, 0);
	__intel_ring_advance(engine);
1591 1592 1593 1594

	return 0;
}

1595 1596
static void
gen6_seqno_barrier(struct intel_engine_cs *engine)
1597
{
1598
	struct drm_i915_private *dev_priv = engine->i915;
1599

1600 1601
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
1602 1603 1604 1605 1606 1607 1608 1609 1610
	 * ACTHD) before reading the status page.
	 *
	 * Note that this effectively stalls the read by the time it takes to
	 * do a memory transaction, which more or less ensures that the write
	 * from the GPU has sufficient time to invalidate the CPU cacheline.
	 * Alternatively we could delay the interrupt from the CS ring to give
	 * the write time to land, but that would incur a delay after every
	 * batch i.e. much more frequent than a delay when waiting for the
	 * interrupt (with the same net latency).
1611 1612 1613
	 *
	 * Also note that to prevent whole machine hangs on gen7, we have to
	 * take the spinlock to guard against concurrent cacheline access.
1614
	 */
1615
	spin_lock_irq(&dev_priv->uncore.lock);
1616
	POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
1617
	spin_unlock_irq(&dev_priv->uncore.lock);
1618 1619
}

1620
static u32
1621
ring_get_seqno(struct intel_engine_cs *engine)
1622
{
1623
	return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
1624 1625
}

M
Mika Kuoppala 已提交
1626
static void
1627
ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
M
Mika Kuoppala 已提交
1628
{
1629
	intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
M
Mika Kuoppala 已提交
1630 1631
}

1632
static u32
1633
pc_render_get_seqno(struct intel_engine_cs *engine)
1634
{
1635
	return engine->scratch.cpu_page[0];
1636 1637
}

M
Mika Kuoppala 已提交
1638
static void
1639
pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
M
Mika Kuoppala 已提交
1640
{
1641
	engine->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1642 1643
}

1644
static bool
1645
gen5_ring_get_irq(struct intel_engine_cs *engine)
1646
{
1647
	struct drm_i915_private *dev_priv = engine->i915;
1648
	unsigned long flags;
1649

1650
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1651 1652
		return false;

1653
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1654 1655
	if (engine->irq_refcount++ == 0)
		gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
1656
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1657 1658 1659 1660 1661

	return true;
}

static void
1662
gen5_ring_put_irq(struct intel_engine_cs *engine)
1663
{
1664
	struct drm_i915_private *dev_priv = engine->i915;
1665
	unsigned long flags;
1666

1667
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1668 1669
	if (--engine->irq_refcount == 0)
		gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
1670
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1671 1672
}

1673
static bool
1674
i9xx_ring_get_irq(struct intel_engine_cs *engine)
1675
{
1676
	struct drm_i915_private *dev_priv = engine->i915;
1677
	unsigned long flags;
1678

1679
	if (!intel_irqs_enabled(dev_priv))
1680 1681
		return false;

1682
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1683 1684
	if (engine->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~engine->irq_enable_mask;
1685 1686 1687
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1688
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1689 1690

	return true;
1691 1692
}

1693
static void
1694
i9xx_ring_put_irq(struct intel_engine_cs *engine)
1695
{
1696
	struct drm_i915_private *dev_priv = engine->i915;
1697
	unsigned long flags;
1698

1699
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1700 1701
	if (--engine->irq_refcount == 0) {
		dev_priv->irq_mask |= engine->irq_enable_mask;
1702 1703 1704
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1705
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1706 1707
}

C
Chris Wilson 已提交
1708
static bool
1709
i8xx_ring_get_irq(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
1710
{
1711
	struct drm_i915_private *dev_priv = engine->i915;
1712
	unsigned long flags;
C
Chris Wilson 已提交
1713

1714
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1715 1716
		return false;

1717
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1718 1719
	if (engine->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~engine->irq_enable_mask;
C
Chris Wilson 已提交
1720 1721 1722
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1723
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1724 1725 1726 1727 1728

	return true;
}

static void
1729
i8xx_ring_put_irq(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
1730
{
1731
	struct drm_i915_private *dev_priv = engine->i915;
1732
	unsigned long flags;
C
Chris Wilson 已提交
1733

1734
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1735 1736
	if (--engine->irq_refcount == 0) {
		dev_priv->irq_mask |= engine->irq_enable_mask;
C
Chris Wilson 已提交
1737 1738 1739
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1740
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1741 1742
}

1743
static int
1744
bsd_ring_flush(struct drm_i915_gem_request *req,
1745 1746
	       u32     invalidate_domains,
	       u32     flush_domains)
1747
{
1748
	struct intel_engine_cs *engine = req->engine;
1749 1750
	int ret;

1751
	ret = intel_ring_begin(req, 2);
1752 1753 1754
	if (ret)
		return ret;

1755 1756 1757
	intel_ring_emit(engine, MI_FLUSH);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1758
	return 0;
1759 1760
}

1761
static int
1762
i9xx_add_request(struct drm_i915_gem_request *req)
1763
{
1764
	struct intel_engine_cs *engine = req->engine;
1765 1766
	int ret;

1767
	ret = intel_ring_begin(req, 4);
1768 1769
	if (ret)
		return ret;
1770

1771 1772 1773 1774 1775 1776
	intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
	intel_ring_emit(engine,
			I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, MI_USER_INTERRUPT);
	__intel_ring_advance(engine);
1777

1778
	return 0;
1779 1780
}

1781
static bool
1782
gen6_ring_get_irq(struct intel_engine_cs *engine)
1783
{
1784
	struct drm_i915_private *dev_priv = engine->i915;
1785
	unsigned long flags;
1786

1787 1788
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1789

1790
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1791
	if (engine->irq_refcount++ == 0) {
1792
		if (HAS_L3_DPF(dev_priv) && engine->id == RCS)
1793 1794
			I915_WRITE_IMR(engine,
				       ~(engine->irq_enable_mask |
1795
					 GT_PARITY_ERROR(dev_priv)));
1796
		else
1797 1798
			I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
		gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
1799
	}
1800
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1801 1802 1803 1804 1805

	return true;
}

static void
1806
gen6_ring_put_irq(struct intel_engine_cs *engine)
1807
{
1808
	struct drm_i915_private *dev_priv = engine->i915;
1809
	unsigned long flags;
1810

1811
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1812
	if (--engine->irq_refcount == 0) {
1813 1814
		if (HAS_L3_DPF(dev_priv) && engine->id == RCS)
			I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev_priv));
1815
		else
1816 1817
			I915_WRITE_IMR(engine, ~0);
		gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
1818
	}
1819
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1820 1821
}

B
Ben Widawsky 已提交
1822
static bool
1823
hsw_vebox_get_irq(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1824
{
1825
	struct drm_i915_private *dev_priv = engine->i915;
B
Ben Widawsky 已提交
1826 1827
	unsigned long flags;

1828
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1829 1830
		return false;

1831
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1832 1833 1834
	if (engine->irq_refcount++ == 0) {
		I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
		gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1835
	}
1836
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1837 1838 1839 1840 1841

	return true;
}

static void
1842
hsw_vebox_put_irq(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1843
{
1844
	struct drm_i915_private *dev_priv = engine->i915;
B
Ben Widawsky 已提交
1845 1846
	unsigned long flags;

1847
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1848 1849 1850
	if (--engine->irq_refcount == 0) {
		I915_WRITE_IMR(engine, ~0);
		gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1851
	}
1852
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1853 1854
}

1855
static bool
1856
gen8_ring_get_irq(struct intel_engine_cs *engine)
1857
{
1858
	struct drm_i915_private *dev_priv = engine->i915;
1859 1860
	unsigned long flags;

1861
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1862 1863 1864
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1865
	if (engine->irq_refcount++ == 0) {
1866
		if (HAS_L3_DPF(dev_priv) && engine->id == RCS) {
1867 1868
			I915_WRITE_IMR(engine,
				       ~(engine->irq_enable_mask |
1869 1870
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
1871
			I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1872
		}
1873
		POSTING_READ(RING_IMR(engine->mmio_base));
1874 1875 1876 1877 1878 1879 1880
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1881
gen8_ring_put_irq(struct intel_engine_cs *engine)
1882
{
1883
	struct drm_i915_private *dev_priv = engine->i915;
1884 1885 1886
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1887
	if (--engine->irq_refcount == 0) {
1888
		if (HAS_L3_DPF(dev_priv) && engine->id == RCS) {
1889
			I915_WRITE_IMR(engine,
1890 1891
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
1892
			I915_WRITE_IMR(engine, ~0);
1893
		}
1894
		POSTING_READ(RING_IMR(engine->mmio_base));
1895 1896 1897 1898
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1899
static int
1900
i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
1901
			 u64 offset, u32 length,
1902
			 unsigned dispatch_flags)
1903
{
1904
	struct intel_engine_cs *engine = req->engine;
1905
	int ret;
1906

1907
	ret = intel_ring_begin(req, 2);
1908 1909 1910
	if (ret)
		return ret;

1911
	intel_ring_emit(engine,
1912 1913
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1914 1915
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
1916 1917
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
1918

1919 1920 1921
	return 0;
}

1922 1923
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1924 1925
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1926
static int
1927
i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
1928 1929
			 u64 offset, u32 len,
			 unsigned dispatch_flags)
1930
{
1931
	struct intel_engine_cs *engine = req->engine;
1932
	u32 cs_offset = engine->scratch.gtt_offset;
1933
	int ret;
1934

1935
	ret = intel_ring_begin(req, 6);
1936 1937
	if (ret)
		return ret;
1938

1939
	/* Evict the invalid PTE TLBs */
1940 1941 1942 1943 1944 1945 1946
	intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(engine, cs_offset);
	intel_ring_emit(engine, 0xdeadbeef);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1947

1948
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1949 1950 1951
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1952
		ret = intel_ring_begin(req, 6 + 2);
1953 1954
		if (ret)
			return ret;
1955 1956 1957 1958 1959

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
		intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(engine,
				BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
		intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
		intel_ring_emit(engine, cs_offset);
		intel_ring_emit(engine, 4096);
		intel_ring_emit(engine, offset);

		intel_ring_emit(engine, MI_FLUSH);
		intel_ring_emit(engine, MI_NOOP);
		intel_ring_advance(engine);
1971 1972

		/* ... and execute it. */
1973
		offset = cs_offset;
1974
	}
1975

1976
	ret = intel_ring_begin(req, 2);
1977 1978 1979
	if (ret)
		return ret;

1980 1981 1982 1983
	intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
	intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					  0 : MI_BATCH_NON_SECURE));
	intel_ring_advance(engine);
1984

1985 1986 1987 1988
	return 0;
}

static int
1989
i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
1990
			 u64 offset, u32 len,
1991
			 unsigned dispatch_flags)
1992
{
1993
	struct intel_engine_cs *engine = req->engine;
1994 1995
	int ret;

1996
	ret = intel_ring_begin(req, 2);
1997 1998 1999
	if (ret)
		return ret;

2000 2001 2002 2003
	intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
	intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					  0 : MI_BATCH_NON_SECURE));
	intel_ring_advance(engine);
2004 2005 2006 2007

	return 0;
}

2008
static void cleanup_phys_status_page(struct intel_engine_cs *engine)
2009
{
2010
	struct drm_i915_private *dev_priv = engine->i915;
2011 2012 2013 2014

	if (!dev_priv->status_page_dmah)
		return;

2015
	drm_pci_free(dev_priv->dev, dev_priv->status_page_dmah);
2016
	engine->status_page.page_addr = NULL;
2017 2018
}

2019
static void cleanup_status_page(struct intel_engine_cs *engine)
2020
{
2021
	struct drm_i915_gem_object *obj;
2022

2023
	obj = engine->status_page.obj;
2024
	if (obj == NULL)
2025 2026
		return;

2027
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
2028
	i915_gem_object_ggtt_unpin(obj);
2029
	drm_gem_object_unreference(&obj->base);
2030
	engine->status_page.obj = NULL;
2031 2032
}

2033
static int init_status_page(struct intel_engine_cs *engine)
2034
{
2035
	struct drm_i915_gem_object *obj = engine->status_page.obj;
2036

2037
	if (obj == NULL) {
2038
		unsigned flags;
2039
		int ret;
2040

2041
		obj = i915_gem_object_create(engine->i915->dev, 4096);
2042
		if (IS_ERR(obj)) {
2043
			DRM_ERROR("Failed to allocate status page\n");
2044
			return PTR_ERR(obj);
2045
		}
2046

2047 2048 2049 2050
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

2051
		flags = 0;
2052
		if (!HAS_LLC(engine->i915))
2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
2065 2066 2067 2068 2069 2070
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

2071
		engine->status_page.obj = obj;
2072
	}
2073

2074 2075 2076
	engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
	engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
	memset(engine->status_page.page_addr, 0, PAGE_SIZE);
2077

2078
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
2079
			engine->name, engine->status_page.gfx_addr);
2080 2081 2082 2083

	return 0;
}

2084
static int init_phys_status_page(struct intel_engine_cs *engine)
2085
{
2086
	struct drm_i915_private *dev_priv = engine->i915;
2087 2088 2089

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
2090
			drm_pci_alloc(dev_priv->dev, PAGE_SIZE, PAGE_SIZE);
2091 2092 2093 2094
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

2095 2096
	engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(engine->status_page.page_addr, 0, PAGE_SIZE);
2097 2098 2099 2100

	return 0;
}

2101
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2102
{
2103 2104 2105
	GEM_BUG_ON(ringbuf->vma == NULL);
	GEM_BUG_ON(ringbuf->virtual_start == NULL);

2106
	if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
2107
		i915_gem_object_unpin_map(ringbuf->obj);
2108
	else
2109
		i915_vma_unpin_iomap(ringbuf->vma);
2110
	ringbuf->virtual_start = NULL;
2111

2112
	i915_gem_object_ggtt_unpin(ringbuf->obj);
2113
	ringbuf->vma = NULL;
2114 2115
}

2116
int intel_pin_and_map_ringbuffer_obj(struct drm_i915_private *dev_priv,
2117 2118 2119
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_gem_object *obj = ringbuf->obj;
2120 2121
	/* Ring wraparound at offset 0 sometimes hangs. No idea why. */
	unsigned flags = PIN_OFFSET_BIAS | 4096;
2122
	void *addr;
2123 2124
	int ret;

2125
	if (HAS_LLC(dev_priv) && !obj->stolen) {
2126
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
2127 2128
		if (ret)
			return ret;
2129

2130
		ret = i915_gem_object_set_to_cpu_domain(obj, true);
2131 2132
		if (ret)
			goto err_unpin;
2133

2134 2135 2136
		addr = i915_gem_object_pin_map(obj);
		if (IS_ERR(addr)) {
			ret = PTR_ERR(addr);
2137
			goto err_unpin;
2138 2139
		}
	} else {
2140 2141
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
					    flags | PIN_MAPPABLE);
2142 2143
		if (ret)
			return ret;
2144

2145
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
2146 2147
		if (ret)
			goto err_unpin;
2148

2149 2150 2151
		/* Access through the GTT requires the device to be awake. */
		assert_rpm_wakelock_held(dev_priv);

2152 2153 2154
		addr = i915_vma_pin_iomap(i915_gem_obj_to_ggtt(obj));
		if (IS_ERR(addr)) {
			ret = PTR_ERR(addr);
2155
			goto err_unpin;
2156
		}
2157 2158
	}

2159
	ringbuf->virtual_start = addr;
2160
	ringbuf->vma = i915_gem_obj_to_ggtt(obj);
2161
	return 0;
2162 2163 2164 2165

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
	return ret;
2166 2167
}

2168
static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2169
{
2170 2171 2172 2173
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

2174 2175
static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
				      struct intel_ringbuffer *ringbuf)
2176
{
2177
	struct drm_i915_gem_object *obj;
2178

2179 2180
	obj = NULL;
	if (!HAS_LLC(dev))
2181
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
2182
	if (obj == NULL)
2183
		obj = i915_gem_object_create(dev, ringbuf->size);
2184 2185
	if (IS_ERR(obj))
		return PTR_ERR(obj);
2186

2187 2188 2189
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

2190
	ringbuf->obj = obj;
2191

2192
	return 0;
2193 2194
}

2195 2196 2197 2198 2199 2200 2201
struct intel_ringbuffer *
intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
{
	struct intel_ringbuffer *ring;
	int ret;

	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2202 2203 2204
	if (ring == NULL) {
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
				 engine->name);
2205
		return ERR_PTR(-ENOMEM);
2206
	}
2207

2208
	ring->engine = engine;
2209
	list_add(&ring->link, &engine->buffers);
2210 2211 2212 2213 2214 2215 2216

	ring->size = size;
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = size;
2217
	if (IS_I830(engine->i915) || IS_845G(engine->i915))
2218 2219 2220 2221 2222
		ring->effective_size -= 2 * CACHELINE_BYTES;

	ring->last_retired_head = -1;
	intel_ring_update_space(ring);

2223
	ret = intel_alloc_ringbuffer_obj(engine->i915->dev, ring);
2224
	if (ret) {
2225 2226 2227
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
				 engine->name, ret);
		list_del(&ring->link);
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
		kfree(ring);
		return ERR_PTR(ret);
	}

	return ring;
}

void
intel_ringbuffer_free(struct intel_ringbuffer *ring)
{
	intel_destroy_ringbuffer_obj(ring);
2239
	list_del(&ring->link);
2240 2241 2242
	kfree(ring);
}

2243
static int intel_init_ring_buffer(struct drm_device *dev,
2244
				  struct intel_engine_cs *engine)
2245
{
2246
	struct drm_i915_private *dev_priv = to_i915(dev);
2247
	struct intel_ringbuffer *ringbuf;
2248 2249
	int ret;

2250
	WARN_ON(engine->buffer);
2251

2252
	engine->i915 = dev_priv;
2253 2254 2255 2256 2257 2258 2259
	INIT_LIST_HEAD(&engine->active_list);
	INIT_LIST_HEAD(&engine->request_list);
	INIT_LIST_HEAD(&engine->execlist_queue);
	INIT_LIST_HEAD(&engine->buffers);
	i915_gem_batch_pool_init(dev, &engine->batch_pool);
	memset(engine->semaphore.sync_seqno, 0,
	       sizeof(engine->semaphore.sync_seqno));
2260

2261
	init_waitqueue_head(&engine->irq_queue);
2262

2263
	ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
2264 2265 2266 2267
	if (IS_ERR(ringbuf)) {
		ret = PTR_ERR(ringbuf);
		goto error;
	}
2268
	engine->buffer = ringbuf;
2269

2270
	if (I915_NEED_GFX_HWS(dev_priv)) {
2271
		ret = init_status_page(engine);
2272
		if (ret)
2273
			goto error;
2274
	} else {
2275 2276
		WARN_ON(engine->id != RCS);
		ret = init_phys_status_page(engine);
2277
		if (ret)
2278
			goto error;
2279 2280
	}

2281
	ret = intel_pin_and_map_ringbuffer_obj(dev_priv, ringbuf);
2282 2283
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2284
				engine->name, ret);
2285 2286
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
2287
	}
2288

2289
	ret = i915_cmd_parser_init_ring(engine);
2290
	if (ret)
2291 2292 2293
		goto error;

	return 0;
2294

2295
error:
2296
	intel_cleanup_engine(engine);
2297
	return ret;
2298 2299
}

2300
void intel_cleanup_engine(struct intel_engine_cs *engine)
2301
{
2302
	struct drm_i915_private *dev_priv;
2303

2304
	if (!intel_engine_initialized(engine))
2305 2306
		return;

2307
	dev_priv = engine->i915;
2308

2309
	if (engine->buffer) {
2310
		intel_stop_engine(engine);
2311
		WARN_ON(!IS_GEN2(dev_priv) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
2312

2313 2314 2315
		intel_unpin_ringbuffer_obj(engine->buffer);
		intel_ringbuffer_free(engine->buffer);
		engine->buffer = NULL;
2316
	}
2317

2318 2319
	if (engine->cleanup)
		engine->cleanup(engine);
Z
Zou Nan hai 已提交
2320

2321
	if (I915_NEED_GFX_HWS(dev_priv)) {
2322
		cleanup_status_page(engine);
2323
	} else {
2324 2325
		WARN_ON(engine->id != RCS);
		cleanup_phys_status_page(engine);
2326
	}
2327

2328 2329
	i915_cmd_parser_fini_ring(engine);
	i915_gem_batch_pool_fini(&engine->batch_pool);
2330
	engine->i915 = NULL;
2331 2332
}

2333
int intel_engine_idle(struct intel_engine_cs *engine)
2334
{
2335
	struct drm_i915_gem_request *req;
2336 2337

	/* Wait upon the last request to be completed */
2338
	if (list_empty(&engine->request_list))
2339 2340
		return 0;

2341 2342 2343
	req = list_entry(engine->request_list.prev,
			 struct drm_i915_gem_request,
			 list);
2344 2345 2346

	/* Make sure we do not trigger any retires */
	return __i915_wait_request(req,
2347
				   req->i915->mm.interruptible,
2348
				   NULL, NULL);
2349 2350
}

2351
int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
2352
{
2353 2354 2355 2356 2357 2358
	int ret;

	/* Flush enough space to reduce the likelihood of waiting after
	 * we start building the request - in which case we will just
	 * have to repeat work.
	 */
2359
	request->reserved_space += LEGACY_REQUEST_SIZE;
2360

2361
	request->ringbuf = request->engine->buffer;
2362 2363 2364 2365 2366

	ret = intel_ring_begin(request, 0);
	if (ret)
		return ret;

2367
	request->reserved_space -= LEGACY_REQUEST_SIZE;
2368
	return 0;
2369 2370
}

2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
{
	struct intel_ringbuffer *ringbuf = req->ringbuf;
	struct intel_engine_cs *engine = req->engine;
	struct drm_i915_gem_request *target;

	intel_ring_update_space(ringbuf);
	if (ringbuf->space >= bytes)
		return 0;

	/*
	 * Space is reserved in the ringbuffer for finalising the request,
	 * as that cannot be allowed to fail. During request finalisation,
	 * reserved_space is set to 0 to stop the overallocation and the
	 * assumption is that then we never need to wait (which has the
	 * risk of failing with EINTR).
	 *
	 * See also i915_gem_request_alloc() and i915_add_request().
	 */
2390
	GEM_BUG_ON(!req->reserved_space);
2391 2392 2393 2394

	list_for_each_entry(target, &engine->request_list, list) {
		unsigned space;

2395
		/*
2396 2397 2398
		 * The request queue is per-engine, so can contain requests
		 * from multiple ringbuffers. Here, we must ignore any that
		 * aren't from the ringbuffer we're considering.
2399
		 */
2400 2401 2402 2403 2404 2405 2406 2407
		if (target->ringbuf != ringbuf)
			continue;

		/* Would completion of this request free enough space? */
		space = __intel_ring_space(target->postfix, ringbuf->tail,
					   ringbuf->size);
		if (space >= bytes)
			break;
2408
	}
2409

2410 2411 2412 2413
	if (WARN_ON(&target->list == &engine->request_list))
		return -ENOSPC;

	return i915_wait_request(target);
2414 2415
}

2416
int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
M
Mika Kuoppala 已提交
2417
{
2418
	struct intel_ringbuffer *ringbuf = req->ringbuf;
2419
	int remain_actual = ringbuf->size - ringbuf->tail;
2420 2421 2422
	int remain_usable = ringbuf->effective_size - ringbuf->tail;
	int bytes = num_dwords * sizeof(u32);
	int total_bytes, wait_bytes;
2423
	bool need_wrap = false;
2424

2425
	total_bytes = bytes + req->reserved_space;
2426

2427 2428 2429 2430 2431 2432 2433
	if (unlikely(bytes > remain_usable)) {
		/*
		 * Not enough space for the basic request. So need to flush
		 * out the remainder and then wait for base + reserved.
		 */
		wait_bytes = remain_actual + total_bytes;
		need_wrap = true;
2434 2435 2436 2437 2438 2439 2440
	} else if (unlikely(total_bytes > remain_usable)) {
		/*
		 * The base request will fit but the reserved space
		 * falls off the end. So we don't need an immediate wrap
		 * and only need to effectively wait for the reserved
		 * size space from the start of ringbuffer.
		 */
2441
		wait_bytes = remain_actual + req->reserved_space;
2442
	} else {
2443 2444
		/* No wrapping required, just waiting. */
		wait_bytes = total_bytes;
M
Mika Kuoppala 已提交
2445 2446
	}

2447 2448
	if (wait_bytes > ringbuf->space) {
		int ret = wait_for_space(req, wait_bytes);
M
Mika Kuoppala 已提交
2449 2450
		if (unlikely(ret))
			return ret;
2451

2452
		intel_ring_update_space(ringbuf);
M
Mika Kuoppala 已提交
2453 2454
	}

2455 2456 2457
	if (unlikely(need_wrap)) {
		GEM_BUG_ON(remain_actual > ringbuf->space);
		GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
2458

2459 2460 2461 2462 2463 2464
		/* Fill the tail with MI_NOOP */
		memset(ringbuf->virtual_start + ringbuf->tail,
		       0, remain_actual);
		ringbuf->tail = 0;
		ringbuf->space -= remain_actual;
	}
2465

2466 2467
	ringbuf->space -= bytes;
	GEM_BUG_ON(ringbuf->space < 0);
2468
	return 0;
2469
}
2470

2471
/* Align the ring tail to a cacheline boundary */
2472
int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
2473
{
2474
	struct intel_engine_cs *engine = req->engine;
2475
	int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2476 2477 2478 2479 2480
	int ret;

	if (num_dwords == 0)
		return 0;

2481
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2482
	ret = intel_ring_begin(req, num_dwords);
2483 2484 2485 2486
	if (ret)
		return ret;

	while (num_dwords--)
2487
		intel_ring_emit(engine, MI_NOOP);
2488

2489
	intel_ring_advance(engine);
2490 2491 2492 2493

	return 0;
}

2494
void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
2495
{
2496
	struct drm_i915_private *dev_priv = engine->i915;
2497

2498 2499 2500 2501 2502 2503 2504 2505
	/* Our semaphore implementation is strictly monotonic (i.e. we proceed
	 * so long as the semaphore value in the register/page is greater
	 * than the sync value), so whenever we reset the seqno,
	 * so long as we reset the tracking semaphore value to 0, it will
	 * always be before the next request's seqno. If we don't reset
	 * the semaphore value, then when the seqno moves backwards all
	 * future waits will complete instantly (causing rendering corruption).
	 */
2506
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
2507 2508
		I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
2509
		if (HAS_VEBOX(dev_priv))
2510
			I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
2511
	}
2512 2513 2514 2515 2516 2517 2518 2519
	if (dev_priv->semaphore_obj) {
		struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
		struct page *page = i915_gem_object_get_dirty_page(obj, 0);
		void *semaphores = kmap(page);
		memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
		       0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
		kunmap(page);
	}
2520 2521
	memset(engine->semaphore.sync_seqno, 0,
	       sizeof(engine->semaphore.sync_seqno));
2522

2523
	engine->set_seqno(engine, seqno);
2524
	engine->last_submitted_seqno = seqno;
2525

2526
	engine->hangcheck.seqno = seqno;
2527
}
2528

2529
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
2530
				     u32 value)
2531
{
2532
	struct drm_i915_private *dev_priv = engine->i915;
2533 2534

       /* Every tail move must follow the sequence below */
2535 2536 2537 2538

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2539
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2540 2541 2542 2543
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2544

2545
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2546
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2547 2548 2549
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2550

2551
	/* Now that the ring is fully powered up, update the tail */
2552 2553
	I915_WRITE_TAIL(engine, value);
	POSTING_READ(RING_TAIL(engine->mmio_base));
2554 2555 2556 2557

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2558
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2559
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2560 2561
}

2562
static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
2563
			       u32 invalidate, u32 flush)
2564
{
2565
	struct intel_engine_cs *engine = req->engine;
2566
	uint32_t cmd;
2567 2568
	int ret;

2569
	ret = intel_ring_begin(req, 4);
2570 2571 2572
	if (ret)
		return ret;

2573
	cmd = MI_FLUSH_DW;
2574
	if (INTEL_GEN(req->i915) >= 8)
B
Ben Widawsky 已提交
2575
		cmd += 1;
2576 2577 2578 2579 2580 2581 2582 2583

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2584 2585 2586 2587 2588 2589
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2590
	if (invalidate & I915_GEM_GPU_DOMAINS)
2591 2592
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;

2593 2594 2595
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine,
			I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2596
	if (INTEL_GEN(req->i915) >= 8) {
2597 2598
		intel_ring_emit(engine, 0); /* upper addr */
		intel_ring_emit(engine, 0); /* value */
B
Ben Widawsky 已提交
2599
	} else  {
2600 2601
		intel_ring_emit(engine, 0);
		intel_ring_emit(engine, MI_NOOP);
B
Ben Widawsky 已提交
2602
	}
2603
	intel_ring_advance(engine);
2604
	return 0;
2605 2606
}

2607
static int
2608
gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2609
			      u64 offset, u32 len,
2610
			      unsigned dispatch_flags)
2611
{
2612
	struct intel_engine_cs *engine = req->engine;
2613
	bool ppgtt = USES_PPGTT(engine->dev) &&
2614
			!(dispatch_flags & I915_DISPATCH_SECURE);
2615 2616
	int ret;

2617
	ret = intel_ring_begin(req, 4);
2618 2619 2620 2621
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
2622
	intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2623 2624
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
2625 2626 2627 2628
	intel_ring_emit(engine, lower_32_bits(offset));
	intel_ring_emit(engine, upper_32_bits(offset));
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
2629 2630 2631 2632

	return 0;
}

2633
static int
2634
hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
2635 2636
			     u64 offset, u32 len,
			     unsigned dispatch_flags)
2637
{
2638
	struct intel_engine_cs *engine = req->engine;
2639 2640
	int ret;

2641
	ret = intel_ring_begin(req, 2);
2642 2643 2644
	if (ret)
		return ret;

2645
	intel_ring_emit(engine,
2646
			MI_BATCH_BUFFER_START |
2647
			(dispatch_flags & I915_DISPATCH_SECURE ?
2648 2649 2650
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
2651
	/* bit0-7 is the length on GEN6+ */
2652 2653
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
2654 2655 2656 2657

	return 0;
}

2658
static int
2659
gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2660
			      u64 offset, u32 len,
2661
			      unsigned dispatch_flags)
2662
{
2663
	struct intel_engine_cs *engine = req->engine;
2664
	int ret;
2665

2666
	ret = intel_ring_begin(req, 2);
2667 2668
	if (ret)
		return ret;
2669

2670
	intel_ring_emit(engine,
2671
			MI_BATCH_BUFFER_START |
2672 2673
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
2674
	/* bit0-7 is the length on GEN6+ */
2675 2676
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
2677

2678
	return 0;
2679 2680
}

2681 2682
/* Blitter support (SandyBridge+) */

2683
static int gen6_ring_flush(struct drm_i915_gem_request *req,
2684
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2685
{
2686
	struct intel_engine_cs *engine = req->engine;
2687
	uint32_t cmd;
2688 2689
	int ret;

2690
	ret = intel_ring_begin(req, 4);
2691 2692 2693
	if (ret)
		return ret;

2694
	cmd = MI_FLUSH_DW;
2695
	if (INTEL_GEN(req->i915) >= 8)
B
Ben Widawsky 已提交
2696
		cmd += 1;
2697 2698 2699 2700 2701 2702 2703 2704

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2705 2706 2707 2708 2709 2710
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2711
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2712
		cmd |= MI_INVALIDATE_TLB;
2713 2714 2715
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine,
			I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2716
	if (INTEL_GEN(req->i915) >= 8) {
2717 2718
		intel_ring_emit(engine, 0); /* upper addr */
		intel_ring_emit(engine, 0); /* value */
B
Ben Widawsky 已提交
2719
	} else  {
2720 2721
		intel_ring_emit(engine, 0);
		intel_ring_emit(engine, MI_NOOP);
B
Ben Widawsky 已提交
2722
	}
2723
	intel_ring_advance(engine);
R
Rodrigo Vivi 已提交
2724

2725
	return 0;
Z
Zou Nan hai 已提交
2726 2727
}

2728 2729
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2730
	struct drm_i915_private *dev_priv = dev->dev_private;
2731
	struct intel_engine_cs *engine = &dev_priv->engine[RCS];
2732 2733
	struct drm_i915_gem_object *obj;
	int ret;
2734

2735 2736 2737
	engine->name = "render ring";
	engine->id = RCS;
	engine->exec_id = I915_EXEC_RENDER;
2738
	engine->hw_id = 0;
2739
	engine->mmio_base = RENDER_RING_BASE;
2740

2741 2742
	if (INTEL_GEN(dev_priv) >= 8) {
		if (i915_semaphore_is_enabled(dev_priv)) {
2743
			obj = i915_gem_object_create(dev, 4096);
2744
			if (IS_ERR(obj)) {
2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2758

2759
		engine->init_context = intel_rcs_ctx_init;
2760
		engine->add_request = gen8_render_add_request;
2761 2762 2763 2764
		engine->flush = gen8_render_ring_flush;
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2765
		engine->get_seqno = ring_get_seqno;
2766
		engine->set_seqno = ring_set_seqno;
2767
		if (i915_semaphore_is_enabled(dev_priv)) {
2768
			WARN_ON(!dev_priv->semaphore_obj);
2769 2770 2771
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
2772
		}
2773
	} else if (INTEL_GEN(dev_priv) >= 6) {
2774 2775 2776
		engine->init_context = intel_rcs_ctx_init;
		engine->add_request = gen6_add_request;
		engine->flush = gen7_render_ring_flush;
2777
		if (IS_GEN6(dev_priv))
2778 2779 2780 2781
			engine->flush = gen6_render_ring_flush;
		engine->irq_get = gen6_ring_get_irq;
		engine->irq_put = gen6_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2782 2783
		engine->irq_seqno_barrier = gen6_seqno_barrier;
		engine->get_seqno = ring_get_seqno;
2784
		engine->set_seqno = ring_set_seqno;
2785
		if (i915_semaphore_is_enabled(dev_priv)) {
2786 2787
			engine->semaphore.sync_to = gen6_ring_sync;
			engine->semaphore.signal = gen6_signal;
B
Ben Widawsky 已提交
2788 2789 2790 2791 2792 2793 2794
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
2795 2796 2797 2798 2799 2800 2801 2802 2803 2804
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2805
		}
2806
	} else if (IS_GEN5(dev_priv)) {
2807 2808 2809 2810 2811 2812 2813
		engine->add_request = pc_render_add_request;
		engine->flush = gen4_render_ring_flush;
		engine->get_seqno = pc_render_get_seqno;
		engine->set_seqno = pc_render_set_seqno;
		engine->irq_get = gen5_ring_get_irq;
		engine->irq_put = gen5_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2814
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2815
	} else {
2816
		engine->add_request = i9xx_add_request;
2817
		if (INTEL_GEN(dev_priv) < 4)
2818
			engine->flush = gen2_render_ring_flush;
2819
		else
2820 2821 2822
			engine->flush = gen4_render_ring_flush;
		engine->get_seqno = ring_get_seqno;
		engine->set_seqno = ring_set_seqno;
2823
		if (IS_GEN2(dev_priv)) {
2824 2825
			engine->irq_get = i8xx_ring_get_irq;
			engine->irq_put = i8xx_ring_put_irq;
C
Chris Wilson 已提交
2826
		} else {
2827 2828
			engine->irq_get = i9xx_ring_get_irq;
			engine->irq_put = i9xx_ring_put_irq;
C
Chris Wilson 已提交
2829
		}
2830
		engine->irq_enable_mask = I915_USER_INTERRUPT;
2831
	}
2832
	engine->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2833

2834
	if (IS_HASWELL(dev_priv))
2835
		engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2836
	else if (IS_GEN8(dev_priv))
2837
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2838
	else if (INTEL_GEN(dev_priv) >= 6)
2839
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2840
	else if (INTEL_GEN(dev_priv) >= 4)
2841
		engine->dispatch_execbuffer = i965_dispatch_execbuffer;
2842
	else if (IS_I830(dev_priv) || IS_845G(dev_priv))
2843
		engine->dispatch_execbuffer = i830_dispatch_execbuffer;
2844
	else
2845 2846 2847
		engine->dispatch_execbuffer = i915_dispatch_execbuffer;
	engine->init_hw = init_render_ring;
	engine->cleanup = render_ring_cleanup;
2848

2849
	/* Workaround batchbuffer to combat CS tlb bug. */
2850
	if (HAS_BROKEN_CS_TLB(dev_priv)) {
2851
		obj = i915_gem_object_create(dev, I830_WA_SIZE);
2852
		if (IS_ERR(obj)) {
2853
			DRM_ERROR("Failed to allocate batch bo\n");
2854
			return PTR_ERR(obj);
2855 2856
		}

2857
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2858 2859 2860 2861 2862 2863
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2864 2865
		engine->scratch.obj = obj;
		engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2866 2867
	}

2868
	ret = intel_init_ring_buffer(dev, engine);
2869 2870 2871
	if (ret)
		return ret;

2872
	if (INTEL_GEN(dev_priv) >= 5) {
2873
		ret = intel_init_pipe_control(engine);
2874 2875 2876 2877 2878
		if (ret)
			return ret;
	}

	return 0;
2879 2880 2881 2882
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2883
	struct drm_i915_private *dev_priv = dev->dev_private;
2884
	struct intel_engine_cs *engine = &dev_priv->engine[VCS];
2885

2886 2887 2888
	engine->name = "bsd ring";
	engine->id = VCS;
	engine->exec_id = I915_EXEC_BSD;
2889
	engine->hw_id = 1;
2890

2891
	engine->write_tail = ring_write_tail;
2892
	if (INTEL_GEN(dev_priv) >= 6) {
2893
		engine->mmio_base = GEN6_BSD_RING_BASE;
2894
		/* gen6 bsd needs a special wa for tail updates */
2895
		if (IS_GEN6(dev_priv))
2896 2897 2898
			engine->write_tail = gen6_bsd_ring_write_tail;
		engine->flush = gen6_bsd_ring_flush;
		engine->add_request = gen6_add_request;
2899 2900
		engine->irq_seqno_barrier = gen6_seqno_barrier;
		engine->get_seqno = ring_get_seqno;
2901
		engine->set_seqno = ring_set_seqno;
2902
		if (INTEL_GEN(dev_priv) >= 8) {
2903
			engine->irq_enable_mask =
2904
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2905 2906 2907
			engine->irq_get = gen8_ring_get_irq;
			engine->irq_put = gen8_ring_put_irq;
			engine->dispatch_execbuffer =
2908
				gen8_ring_dispatch_execbuffer;
2909
			if (i915_semaphore_is_enabled(dev_priv)) {
2910 2911 2912
				engine->semaphore.sync_to = gen8_ring_sync;
				engine->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
2913
			}
2914
		} else {
2915 2916 2917 2918
			engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			engine->irq_get = gen6_ring_get_irq;
			engine->irq_put = gen6_ring_put_irq;
			engine->dispatch_execbuffer =
2919
				gen6_ring_dispatch_execbuffer;
2920
			if (i915_semaphore_is_enabled(dev_priv)) {
2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
				engine->semaphore.sync_to = gen6_ring_sync;
				engine->semaphore.signal = gen6_signal;
				engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2933
			}
2934
		}
2935
	} else {
2936 2937 2938 2939 2940
		engine->mmio_base = BSD_RING_BASE;
		engine->flush = bsd_ring_flush;
		engine->add_request = i9xx_add_request;
		engine->get_seqno = ring_get_seqno;
		engine->set_seqno = ring_set_seqno;
2941
		if (IS_GEN5(dev_priv)) {
2942 2943 2944
			engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
			engine->irq_get = gen5_ring_get_irq;
			engine->irq_put = gen5_ring_put_irq;
2945
		} else {
2946 2947 2948
			engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
			engine->irq_get = i9xx_ring_get_irq;
			engine->irq_put = i9xx_ring_put_irq;
2949
		}
2950
		engine->dispatch_execbuffer = i965_dispatch_execbuffer;
2951
	}
2952
	engine->init_hw = init_ring_common;
2953

2954
	return intel_init_ring_buffer(dev, engine);
2955
}
2956

2957
/**
2958
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
2959 2960 2961 2962
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2963
	struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
2964 2965 2966 2967

	engine->name = "bsd2 ring";
	engine->id = VCS2;
	engine->exec_id = I915_EXEC_BSD;
2968
	engine->hw_id = 4;
2969 2970 2971 2972 2973

	engine->write_tail = ring_write_tail;
	engine->mmio_base = GEN8_BSD2_RING_BASE;
	engine->flush = gen6_bsd_ring_flush;
	engine->add_request = gen6_add_request;
2974 2975
	engine->irq_seqno_barrier = gen6_seqno_barrier;
	engine->get_seqno = ring_get_seqno;
2976 2977
	engine->set_seqno = ring_set_seqno;
	engine->irq_enable_mask =
2978
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2979 2980 2981
	engine->irq_get = gen8_ring_get_irq;
	engine->irq_put = gen8_ring_put_irq;
	engine->dispatch_execbuffer =
2982
			gen8_ring_dispatch_execbuffer;
2983
	if (i915_semaphore_is_enabled(dev_priv)) {
2984 2985 2986
		engine->semaphore.sync_to = gen8_ring_sync;
		engine->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT(engine);
2987
	}
2988
	engine->init_hw = init_ring_common;
2989

2990
	return intel_init_ring_buffer(dev, engine);
2991 2992
}

2993 2994
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2995
	struct drm_i915_private *dev_priv = dev->dev_private;
2996
	struct intel_engine_cs *engine = &dev_priv->engine[BCS];
2997 2998 2999 3000

	engine->name = "blitter ring";
	engine->id = BCS;
	engine->exec_id = I915_EXEC_BLT;
3001
	engine->hw_id = 2;
3002 3003 3004 3005 3006

	engine->mmio_base = BLT_RING_BASE;
	engine->write_tail = ring_write_tail;
	engine->flush = gen6_ring_flush;
	engine->add_request = gen6_add_request;
3007 3008
	engine->irq_seqno_barrier = gen6_seqno_barrier;
	engine->get_seqno = ring_get_seqno;
3009
	engine->set_seqno = ring_set_seqno;
3010
	if (INTEL_GEN(dev_priv) >= 8) {
3011
		engine->irq_enable_mask =
3012
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
3013 3014 3015
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
3016
		if (i915_semaphore_is_enabled(dev_priv)) {
3017 3018 3019
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
3020
		}
3021
	} else {
3022 3023 3024 3025
		engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		engine->irq_get = gen6_ring_get_irq;
		engine->irq_put = gen6_ring_put_irq;
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
3026
		if (i915_semaphore_is_enabled(dev_priv)) {
3027 3028
			engine->semaphore.signal = gen6_signal;
			engine->semaphore.sync_to = gen6_ring_sync;
B
Ben Widawsky 已提交
3029 3030 3031 3032 3033 3034 3035
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
3036 3037 3038 3039 3040 3041 3042 3043 3044 3045
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
3046
		}
3047
	}
3048
	engine->init_hw = init_ring_common;
3049

3050
	return intel_init_ring_buffer(dev, engine);
3051
}
3052

B
Ben Widawsky 已提交
3053 3054
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
3055
	struct drm_i915_private *dev_priv = dev->dev_private;
3056
	struct intel_engine_cs *engine = &dev_priv->engine[VECS];
B
Ben Widawsky 已提交
3057

3058 3059 3060
	engine->name = "video enhancement ring";
	engine->id = VECS;
	engine->exec_id = I915_EXEC_VEBOX;
3061
	engine->hw_id = 3;
B
Ben Widawsky 已提交
3062

3063 3064 3065 3066
	engine->mmio_base = VEBOX_RING_BASE;
	engine->write_tail = ring_write_tail;
	engine->flush = gen6_ring_flush;
	engine->add_request = gen6_add_request;
3067 3068
	engine->irq_seqno_barrier = gen6_seqno_barrier;
	engine->get_seqno = ring_get_seqno;
3069
	engine->set_seqno = ring_set_seqno;
3070

3071
	if (INTEL_GEN(dev_priv) >= 8) {
3072
		engine->irq_enable_mask =
3073
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
3074 3075 3076
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
3077
		if (i915_semaphore_is_enabled(dev_priv)) {
3078 3079 3080
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
3081
		}
3082
	} else {
3083 3084 3085 3086
		engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		engine->irq_get = hsw_vebox_get_irq;
		engine->irq_put = hsw_vebox_put_irq;
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
3087
		if (i915_semaphore_is_enabled(dev_priv)) {
3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099
			engine->semaphore.sync_to = gen6_ring_sync;
			engine->semaphore.signal = gen6_signal;
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
3100
		}
3101
	}
3102
	engine->init_hw = init_ring_common;
B
Ben Widawsky 已提交
3103

3104
	return intel_init_ring_buffer(dev, engine);
B
Ben Widawsky 已提交
3105 3106
}

3107
int
3108
intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
3109
{
3110
	struct intel_engine_cs *engine = req->engine;
3111 3112
	int ret;

3113
	if (!engine->gpu_caches_dirty)
3114 3115
		return 0;

3116
	ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
3117 3118 3119
	if (ret)
		return ret;

3120
	trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
3121

3122
	engine->gpu_caches_dirty = false;
3123 3124 3125 3126
	return 0;
}

int
3127
intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
3128
{
3129
	struct intel_engine_cs *engine = req->engine;
3130 3131 3132 3133
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
3134
	if (engine->gpu_caches_dirty)
3135 3136
		flush_domains = I915_GEM_GPU_DOMAINS;

3137
	ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3138 3139 3140
	if (ret)
		return ret;

3141
	trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3142

3143
	engine->gpu_caches_dirty = false;
3144 3145
	return 0;
}
3146 3147

void
3148
intel_stop_engine(struct intel_engine_cs *engine)
3149 3150 3151
{
	int ret;

3152
	if (!intel_engine_initialized(engine))
3153 3154
		return;

3155
	ret = intel_engine_idle(engine);
3156
	if (ret)
3157
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3158
			  engine->name, ret);
3159

3160
	stop_ring(engine);
3161
}