intel_ringbuffer.c 55.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37
static inline int ring_space(struct intel_ring_buffer *ring)
{
38
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
39 40 41 42 43
	if (space < 0)
		space += ring->size;
	return space;
}

44 45 46 47 48 49 50 51 52 53
void __intel_ring_advance(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	ring->tail &= ring->size - 1;
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
		return;
	ring->write_tail(ring, ring->tail);
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
178
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
215
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
216 217
	int ret;

218 219 220 221 222
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

223 224 225 226
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
227 228 229 230 231 232 233
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
234
		flags |= PIPE_CONTROL_CS_STALL;
235 236 237 238 239 240 241 242 243 244 245
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
246
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
247
	}
248

249
	ret = intel_ring_begin(ring, 4);
250 251 252
	if (ret)
		return ret;

253
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
254 255
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
256
	intel_ring_emit(ring, 0);
257 258 259 260 261
	intel_ring_advance(ring);

	return 0;
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
	intel_ring_emit(ring, MI_NOOP);
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

302 303 304 305 306
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
307
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
308 309
	int ret;

310 311 312 313 314 315 316 317 318 319
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
339
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
340 341 342 343 344

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
345 346 347 348 349 350 351 352
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
353
	intel_ring_emit(ring, scratch_addr);
354 355 356
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

R
Rodrigo Vivi 已提交
357 358 359
	if (flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

360 361 362
	return 0;
}

363
static void ring_write_tail(struct intel_ring_buffer *ring,
364
			    u32 value)
365
{
366
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
367
	I915_WRITE_TAIL(ring, value);
368 369
}

370
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
371
{
372 373
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
374
			RING_ACTHD(ring->mmio_base) : ACTHD;
375 376 377 378

	return I915_READ(acthd_reg);
}

379 380 381 382 383 384 385 386 387 388 389
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

390
static int init_ring_common(struct intel_ring_buffer *ring)
391
{
392 393
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
394
	struct drm_i915_gem_object *obj = ring->obj;
395
	int ret = 0;
396 397
	u32 head;

398
	gen6_gt_force_wake_get(dev_priv);
399

400 401 402 403 404
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

405
	/* Stop the ring if it's running. */
406
	I915_WRITE_CTL(ring, 0);
407
	I915_WRITE_HEAD(ring, 0);
408
	ring->write_tail(ring, 0);
409

410
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
411 412 413

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
414 415 416 417 418 419 420
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
421

422
		I915_WRITE_HEAD(ring, 0);
423

424 425 426 427 428 429 430 431 432
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
433 434
	}

435 436 437 438
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
439
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
440
	I915_WRITE_CTL(ring,
441
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
442
			| RING_VALID);
443 444

	/* If the head is still not zero, the ring is dead */
445
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
446
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
447
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
448 449 450 451 452 453 454
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
455 456
		ret = -EIO;
		goto out;
457 458
	}

459 460
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
461
	else {
462
		ring->head = I915_READ_HEAD(ring);
463
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
464
		ring->space = ring_space(ring);
465
		ring->last_retired_head = -1;
466
	}
467

468 469
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

470
out:
471
	gen6_gt_force_wake_put(dev_priv);
472 473

	return ret;
474 475
}

476 477 478 479 480
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

481
	if (ring->scratch.obj)
482 483
		return 0;

484 485
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
486 487 488 489
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
490

491
	i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
492

493
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, true, false);
494 495 496
	if (ret)
		goto err_unref;

497 498 499
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
500
		ret = -ENOMEM;
501
		goto err_unpin;
502
	}
503

504
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
505
			 ring->name, ring->scratch.gtt_offset);
506 507 508
	return 0;

err_unpin:
509
	i915_gem_object_unpin(ring->scratch.obj);
510
err_unref:
511
	drm_gem_object_unreference(&ring->scratch.obj->base);
512 513 514 515
err:
	return ret;
}

516
static int init_render_ring(struct intel_ring_buffer *ring)
517
{
518
	struct drm_device *dev = ring->dev;
519
	struct drm_i915_private *dev_priv = dev->dev_private;
520
	int ret = init_ring_common(ring);
521

522
	if (INTEL_INFO(dev)->gen > 3)
523
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
524 525 526 527

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
528 529
	 *
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
530 531 532 533
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

534 535 536 537 538
	/* Required for the hardware to program scanline values for waiting */
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));

539 540 541 542
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
			   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
543

544
	if (INTEL_INFO(dev)->gen >= 5) {
545 546 547 548 549
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

550
	if (IS_GEN6(dev)) {
551 552 553 554 555 556
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
557
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
558 559 560 561 562 563 564

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
565 566
	}

567 568
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
569

570
	if (HAS_L3_DPF(dev))
571
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
572

573 574 575
	return ret;
}

576 577
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
578 579
	struct drm_device *dev = ring->dev;

580
	if (ring->scratch.obj == NULL)
581 582
		return;

583 584 585 586
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_unpin(ring->scratch.obj);
	}
587

588 589
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
590 591
}

592
static void
593
update_mboxes(struct intel_ring_buffer *ring,
594
	      u32 mmio_offset)
595
{
596 597 598 599 600 601
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
602
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
603
	intel_ring_emit(ring, mmio_offset);
604
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
605
	intel_ring_emit(ring, MI_NOOP);
606 607
}

608 609 610 611 612 613 614 615 616
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
617
static int
618
gen6_add_request(struct intel_ring_buffer *ring)
619
{
620 621 622 623
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
	int i, ret;
624

625 626 627
	ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
				      MBOX_UPDATE_DWORDS) +
				      4);
628 629
	if (ret)
		return ret;
630
#undef MBOX_UPDATE_DWORDS
631

632 633 634 635 636
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = ring->signal_mbox[i];
		if (mbox_reg != GEN6_NOSYNC)
			update_mboxes(ring, mbox_reg);
	}
637 638 639

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
640
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
641
	intel_ring_emit(ring, MI_USER_INTERRUPT);
642
	__intel_ring_advance(ring);
643 644 645 646

	return 0;
}

647 648 649 650 651 652 653
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

654 655 656 657 658 659 660 661
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
662 663 664
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
665 666
{
	int ret;
667 668 669
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
670

671 672 673 674 675 676
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

677 678 679
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

680
	ret = intel_ring_begin(waiter, 4);
681 682 683
	if (ret)
		return ret;

684 685 686 687 688 689 690 691 692 693 694 695 696 697
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
698
	intel_ring_advance(waiter);
699 700 701 702

	return 0;
}

703 704
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
705 706
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
707 708 709 710 711 712
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
713
pc_render_add_request(struct intel_ring_buffer *ring)
714
{
715
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
716 717 718 719 720 721 722 723 724 725 726 727 728 729
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

730
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
731 732
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
733
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
734
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
735 736 737 738 739 740 741 742 743 744 745 746
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
747

748
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
749 750
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
751
			PIPE_CONTROL_NOTIFY);
752
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
753
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
754
	intel_ring_emit(ring, 0);
755
	__intel_ring_advance(ring);
756 757 758 759

	return 0;
}

760
static u32
761
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
762 763 764 765
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
766
	if (!lazy_coherency)
767 768 769 770
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

771
static u32
772
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
773
{
774 775 776
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
777 778 779 780 781 782
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

783
static u32
784
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
785
{
786
	return ring->scratch.cpu_page[0];
787 788
}

M
Mika Kuoppala 已提交
789 790 791
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
792
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
793 794
}

795 796 797 798 799
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
800
	unsigned long flags;
801 802 803 804

	if (!dev->irq_enabled)
		return false;

805
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
806 807
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
808
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
809 810 811 812 813 814 815 816 817

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
818
	unsigned long flags;
819

820
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
821 822
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
823
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
824 825
}

826
static bool
827
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
828
{
829
	struct drm_device *dev = ring->dev;
830
	drm_i915_private_t *dev_priv = dev->dev_private;
831
	unsigned long flags;
832

833 834 835
	if (!dev->irq_enabled)
		return false;

836
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
837
	if (ring->irq_refcount++ == 0) {
838 839 840 841
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
842
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
843 844

	return true;
845 846
}

847
static void
848
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
849
{
850
	struct drm_device *dev = ring->dev;
851
	drm_i915_private_t *dev_priv = dev->dev_private;
852
	unsigned long flags;
853

854
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
855
	if (--ring->irq_refcount == 0) {
856 857 858 859
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
860
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
861 862
}

C
Chris Wilson 已提交
863 864 865 866 867
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
868
	unsigned long flags;
C
Chris Wilson 已提交
869 870 871 872

	if (!dev->irq_enabled)
		return false;

873
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
874
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
875 876 877 878
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
879
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
880 881 882 883 884 885 886 887 888

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
889
	unsigned long flags;
C
Chris Wilson 已提交
890

891
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
892
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
893 894 895 896
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
897
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
898 899
}

900
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
901
{
902
	struct drm_device *dev = ring->dev;
903
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
904 905 906 907 908 909 910
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
911
		case RCS:
912 913
			mmio = RENDER_HWS_PGA_GEN7;
			break;
914
		case BCS:
915 916
			mmio = BLT_HWS_PGA_GEN7;
			break;
917
		case VCS:
918 919
			mmio = BSD_HWS_PGA_GEN7;
			break;
920
		case VECS:
B
Ben Widawsky 已提交
921 922
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
923 924 925 926 927 928 929
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

930 931
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
932 933 934 935 936 937 938 939 940 941 942 943

	/* Flush the TLB for this page */
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 reg = RING_INSTPM(ring->mmio_base);
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
944 945
}

946
static int
947 948 949
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
950
{
951 952 953 954 955 956 957 958 959 960
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
961 962
}

963
static int
964
i9xx_add_request(struct intel_ring_buffer *ring)
965
{
966 967 968 969 970
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
971

972 973
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
974
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
975
	intel_ring_emit(ring, MI_USER_INTERRUPT);
976
	__intel_ring_advance(ring);
977

978
	return 0;
979 980
}

981
static bool
982
gen6_ring_get_irq(struct intel_ring_buffer *ring)
983 984
{
	struct drm_device *dev = ring->dev;
985
	drm_i915_private_t *dev_priv = dev->dev_private;
986
	unsigned long flags;
987 988 989 990

	if (!dev->irq_enabled)
	       return false;

991 992 993
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
994
	gen6_gt_force_wake_get(dev_priv);
995

996
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
997
	if (ring->irq_refcount++ == 0) {
998
		if (HAS_L3_DPF(dev) && ring->id == RCS)
999 1000
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1001
					 GT_PARITY_ERROR(dev)));
1002 1003
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1004
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1005
	}
1006
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1007 1008 1009 1010 1011

	return true;
}

static void
1012
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1013 1014
{
	struct drm_device *dev = ring->dev;
1015
	drm_i915_private_t *dev_priv = dev->dev_private;
1016
	unsigned long flags;
1017

1018
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1019
	if (--ring->irq_refcount == 0) {
1020
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1021
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1022 1023
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1024
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1025
	}
1026
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1027

1028
	gen6_gt_force_wake_put(dev_priv);
1029 1030
}

B
Ben Widawsky 已提交
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1041
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1042
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1043
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1044
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1045
	}
1046
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1061
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1062
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1063
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1064
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1065
	}
1066
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1067 1068
}

1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
static bool
gen8_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
gen8_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1115
static int
1116 1117 1118
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1119
{
1120
	int ret;
1121

1122 1123 1124 1125
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1126
	intel_ring_emit(ring,
1127 1128
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1129
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1130
	intel_ring_emit(ring, offset);
1131 1132
	intel_ring_advance(ring);

1133 1134 1135
	return 0;
}

1136 1137
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1138
static int
1139
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1140 1141
				u32 offset, u32 len,
				unsigned flags)
1142
{
1143
	int ret;
1144

1145 1146 1147 1148
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1149

1150 1151 1152 1153 1154 1155
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1156
		u32 cs_offset = ring->scratch.gtt_offset;
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1185

1186 1187 1188 1189 1190
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1191 1192
			 u32 offset, u32 len,
			 unsigned flags)
1193 1194 1195 1196 1197 1198 1199
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1200
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1201
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1202
	intel_ring_advance(ring);
1203 1204 1205 1206

	return 0;
}

1207
static void cleanup_status_page(struct intel_ring_buffer *ring)
1208
{
1209
	struct drm_i915_gem_object *obj;
1210

1211 1212
	obj = ring->status_page.obj;
	if (obj == NULL)
1213 1214
		return;

1215
	kunmap(sg_page(obj->pages->sgl));
1216
	i915_gem_object_unpin(obj);
1217
	drm_gem_object_unreference(&obj->base);
1218
	ring->status_page.obj = NULL;
1219 1220
}

1221
static int init_status_page(struct intel_ring_buffer *ring)
1222
{
1223
	struct drm_device *dev = ring->dev;
1224
	struct drm_i915_gem_object *obj;
1225 1226 1227 1228 1229 1230 1231 1232
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1233 1234

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1235

B
Ben Widawsky 已提交
1236
	ret = i915_gem_obj_ggtt_pin(obj, 4096, true, false);
1237 1238 1239 1240
	if (ret != 0) {
		goto err_unref;
	}

1241
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1242
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1243
	if (ring->status_page.page_addr == NULL) {
1244
		ret = -ENOMEM;
1245 1246
		goto err_unpin;
	}
1247 1248
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1249

1250 1251
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1252 1253 1254 1255 1256 1257

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1258
	drm_gem_object_unreference(&obj->base);
1259
err:
1260
	return ret;
1261 1262
}

1263
static int init_phys_status_page(struct intel_ring_buffer *ring)
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1280 1281
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1282
{
1283
	struct drm_i915_gem_object *obj;
1284
	struct drm_i915_private *dev_priv = dev->dev_private;
1285 1286
	int ret;

1287
	ring->dev = dev;
1288 1289
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1290
	ring->size = 32 * PAGE_SIZE;
1291
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1292

1293
	init_waitqueue_head(&ring->irq_queue);
1294

1295
	if (I915_NEED_GFX_HWS(dev)) {
1296
		ret = init_status_page(ring);
1297 1298
		if (ret)
			return ret;
1299 1300
	} else {
		BUG_ON(ring->id != RCS);
1301
		ret = init_phys_status_page(ring);
1302 1303
		if (ret)
			return ret;
1304
	}
1305

1306 1307 1308 1309 1310
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1311 1312
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1313
		ret = -ENOMEM;
1314
		goto err_hws;
1315 1316
	}

1317
	ring->obj = obj;
1318

B
Ben Widawsky 已提交
1319
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, true, false);
1320 1321
	if (ret)
		goto err_unref;
1322

1323 1324 1325 1326
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1327
	ring->virtual_start =
1328
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1329
			   ring->size);
1330
	if (ring->virtual_start == NULL) {
1331
		DRM_ERROR("Failed to map ringbuffer.\n");
1332
		ret = -EINVAL;
1333
		goto err_unpin;
1334 1335
	}

1336
	ret = ring->init(ring);
1337 1338
	if (ret)
		goto err_unmap;
1339

1340 1341 1342 1343 1344
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1345
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1346 1347
		ring->effective_size -= 128;

1348
	return 0;
1349 1350

err_unmap:
1351
	iounmap(ring->virtual_start);
1352 1353 1354
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1355 1356
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1357
err_hws:
1358
	cleanup_status_page(ring);
1359
	return ret;
1360 1361
}

1362
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1363
{
1364 1365 1366
	struct drm_i915_private *dev_priv;
	int ret;

1367
	if (ring->obj == NULL)
1368 1369
		return;

1370 1371
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1372
	ret = intel_ring_idle(ring);
1373
	if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
1374 1375 1376
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1377 1378
	I915_WRITE_CTL(ring, 0);

1379
	iounmap(ring->virtual_start);
1380

1381 1382 1383
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1384 1385
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1386

Z
Zou Nan hai 已提交
1387 1388 1389
	if (ring->cleanup)
		ring->cleanup(ring);

1390
	cleanup_status_page(ring);
1391 1392
}

1393 1394 1395 1396
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1397
	ret = i915_wait_seqno(ring, seqno);
1398 1399
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1426
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1461
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1462
{
1463
	struct drm_device *dev = ring->dev;
1464
	struct drm_i915_private *dev_priv = dev->dev_private;
1465
	unsigned long end;
1466
	int ret;
1467

1468 1469 1470 1471
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1472 1473 1474
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

C
Chris Wilson 已提交
1475
	trace_i915_ring_wait_begin(ring);
1476 1477 1478 1479 1480 1481
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1482

1483
	do {
1484 1485
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1486
		if (ring->space >= n) {
C
Chris Wilson 已提交
1487
			trace_i915_ring_wait_end(ring);
1488 1489 1490 1491 1492 1493 1494 1495
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1496

1497
		msleep(1);
1498

1499 1500
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1501 1502
		if (ret)
			return ret;
1503
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1504
	trace_i915_ring_wait_end(ring);
1505 1506
	return -EBUSY;
}
1507

1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1536
	if (ring->outstanding_lazy_seqno) {
1537
		ret = i915_add_request(ring, NULL);
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1553 1554 1555
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1556
	if (ring->outstanding_lazy_seqno)
1557 1558
		return 0;

1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1569
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1570 1571
}

M
Mika Kuoppala 已提交
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
static int __intel_ring_begin(struct intel_ring_buffer *ring,
			      int bytes)
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	ring->space -= bytes;
	return 0;
}

1593 1594
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1595
{
1596
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1597
	int ret;
1598

1599 1600
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1601 1602
	if (ret)
		return ret;
1603

1604 1605 1606 1607 1608
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

M
Mika Kuoppala 已提交
1609
	return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
1610
}
1611

1612
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1613
{
1614
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1615

1616
	BUG_ON(ring->outstanding_lazy_seqno);
1617

1618 1619 1620
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1621 1622
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1623
	}
1624

1625
	ring->set_seqno(ring, seqno);
1626
	ring->hangcheck.seqno = seqno;
1627
}
1628

1629
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1630
				     u32 value)
1631
{
1632
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1633 1634

       /* Every tail move must follow the sequence below */
1635 1636 1637 1638

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1639
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1640 1641 1642 1643
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1644

1645
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1646
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1647 1648 1649
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1650

1651
	/* Now that the ring is fully powered up, update the tail */
1652
	I915_WRITE_TAIL(ring, value);
1653 1654 1655 1656 1657
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1658
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1659
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1660 1661
}

1662 1663
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1664
{
1665
	uint32_t cmd;
1666 1667 1668 1669 1670 1671
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1672
	cmd = MI_FLUSH_DW;
1673 1674 1675 1676 1677 1678
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1679
	if (invalidate & I915_GEM_GPU_DOMAINS)
1680 1681
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1682
	intel_ring_emit(ring, cmd);
1683
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1684
	intel_ring_emit(ring, 0);
1685
	intel_ring_emit(ring, MI_NOOP);
1686 1687
	intel_ring_advance(ring);
	return 0;
1688 1689
}

1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1711
static int
1712
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1713 1714
			      u32 offset, u32 len,
			      unsigned flags)
1715
{
1716
	int ret;
1717

1718 1719 1720
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1721

1722 1723 1724
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1725 1726 1727
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1728

1729
	return 0;
1730 1731
}

1732 1733
/* Blitter support (SandyBridge+) */

1734 1735
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1736
{
R
Rodrigo Vivi 已提交
1737
	struct drm_device *dev = ring->dev;
1738
	uint32_t cmd;
1739 1740
	int ret;

1741
	ret = intel_ring_begin(ring, 4);
1742 1743 1744
	if (ret)
		return ret;

1745
	cmd = MI_FLUSH_DW;
1746 1747 1748 1749 1750 1751
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1752
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1753
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1754
			MI_FLUSH_DW_OP_STOREDW;
1755
	intel_ring_emit(ring, cmd);
1756
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1757
	intel_ring_emit(ring, 0);
1758
	intel_ring_emit(ring, MI_NOOP);
1759
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1760 1761 1762 1763

	if (IS_GEN7(dev) && flush)
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1764
	return 0;
Z
Zou Nan hai 已提交
1765 1766
}

1767 1768 1769
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1770
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1771

1772 1773 1774 1775
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1776 1777
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1778
		ring->flush = gen7_render_ring_flush;
1779
		if (INTEL_INFO(dev)->gen == 6)
1780
			ring->flush = gen6_render_ring_flush;
1781 1782 1783 1784 1785 1786 1787
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1788
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1789
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1790
		ring->set_seqno = ring_set_seqno;
1791
		ring->sync_to = gen6_ring_sync;
1792 1793 1794
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
B
Ben Widawsky 已提交
1795
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1796 1797 1798
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
B
Ben Widawsky 已提交
1799
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1800 1801
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1802
		ring->flush = gen4_render_ring_flush;
1803
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1804
		ring->set_seqno = pc_render_set_seqno;
1805 1806
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1807 1808
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1809
	} else {
1810
		ring->add_request = i9xx_add_request;
1811 1812 1813 1814
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1815
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1816
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1817 1818 1819 1820 1821 1822 1823
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1824
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1825
	}
1826
	ring->write_tail = ring_write_tail;
1827 1828 1829
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 6)
1830 1831 1832 1833 1834 1835 1836
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1837 1838 1839
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

B
Ben Widawsky 已提交
1851
		ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
1852 1853 1854 1855 1856 1857
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

1858 1859
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
1860 1861
	}

1862
	return intel_init_ring_buffer(dev, ring);
1863 1864
}

1865 1866 1867 1868
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1869
	int ret;
1870

1871 1872 1873 1874
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1875
	if (INTEL_INFO(dev)->gen >= 6) {
1876 1877
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1878
	}
1879 1880 1881 1882 1883

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1884 1885 1886 1887
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1888
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1889
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1890 1891 1892 1893 1894 1895 1896
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1897
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1898
	ring->write_tail = ring_write_tail;
1899 1900 1901 1902 1903 1904
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1905 1906
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1907 1908 1909 1910 1911 1912 1913

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
1914
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1915 1916
		ring->effective_size -= 128;

1917 1918
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1919 1920 1921 1922 1923
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

1924
	if (!I915_NEED_GFX_HWS(dev)) {
1925
		ret = init_phys_status_page(ring);
1926 1927 1928 1929
		if (ret)
			return ret;
	}

1930 1931 1932
	return 0;
}

1933 1934 1935
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1936
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1937

1938 1939 1940
	ring->name = "bsd ring";
	ring->id = VCS;

1941
	ring->write_tail = ring_write_tail;
1942 1943
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1944 1945 1946
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1947
		ring->flush = gen6_bsd_ring_flush;
1948 1949
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1950
		ring->set_seqno = ring_set_seqno;
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1961
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1962
		ring->sync_to = gen6_ring_sync;
1963 1964 1965
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
B
Ben Widawsky 已提交
1966
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
1967 1968 1969
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
B
Ben Widawsky 已提交
1970
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
1971 1972 1973
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1974
		ring->add_request = i9xx_add_request;
1975
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1976
		ring->set_seqno = ring_set_seqno;
1977
		if (IS_GEN5(dev)) {
1978
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
1979 1980 1981
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1982
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1983 1984 1985
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1986
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1987 1988 1989
	}
	ring->init = init_ring_common;

1990
	return intel_init_ring_buffer(dev, ring);
1991
}
1992 1993 1994 1995

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1996
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1997

1998 1999 2000 2001 2002
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2003
	ring->flush = gen6_ring_flush;
2004 2005
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2006
	ring->set_seqno = ring_set_seqno;
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
	}
2017
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2018
	ring->sync_to = gen6_ring_sync;
2019 2020 2021
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
2022
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
2023 2024 2025
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2026
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
2027
	ring->init = init_ring_common;
2028

2029
	return intel_init_ring_buffer(dev, ring);
2030
}
2031

B
Ben Widawsky 已提交
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			(GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT) |
			GT_RENDER_CS_MASTER_ERROR_INTERRUPT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
	}
B
Ben Widawsky 已提交
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}