intel_ringbuffer.c 38.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drv.h"
33
#include "i915_drm.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41 42 43 44 45 46
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

47 48 49 50 51 52 53 54
static inline int ring_space(struct intel_ring_buffer *ring)
{
	int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
	if (space < 0)
		space += ring->size;
	return space;
}

55
static int
56 57 58 59 60 61 62 63
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
64
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
85
{
86
	struct drm_device *dev = ring->dev;
87
	u32 cmd;
88
	int ret;
89

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
119
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
120 121 122
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
123

124 125 126
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
127

128 129 130
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
131

132 133 134
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
135 136

	return 0;
137 138
}

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* Force SNB workarounds for PIPE_CONTROL flushes */
	intel_emit_post_sync_nonzero_flush(ring);

	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
	flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, 0); /* lower dword */
	intel_ring_emit(ring, 0); /* uppwer dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

251
static void ring_write_tail(struct intel_ring_buffer *ring,
252
			    u32 value)
253
{
254
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
255
	I915_WRITE_TAIL(ring, value);
256 257
}

258
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
259
{
260 261
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
262
			RING_ACTHD(ring->mmio_base) : ACTHD;
263 264 265 266

	return I915_READ(acthd_reg);
}

267
static int init_ring_common(struct intel_ring_buffer *ring)
268
{
269
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
270
	struct drm_i915_gem_object *obj = ring->obj;
271 272 273
	u32 head;

	/* Stop the ring if it's running. */
274
	I915_WRITE_CTL(ring, 0);
275
	I915_WRITE_HEAD(ring, 0);
276
	ring->write_tail(ring, 0);
277 278

	/* Initialize the ring. */
279
	I915_WRITE_START(ring, obj->gtt_offset);
280
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
281 282 283

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
284 285 286 287 288 289 290
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
291

292
		I915_WRITE_HEAD(ring, 0);
293

294 295 296 297 298 299 300 301 302
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
303 304
	}

305
	I915_WRITE_CTL(ring,
306
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
307
			| RING_VALID);
308 309

	/* If the head is still not zero, the ring is dead */
310 311 312
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
313 314 315 316 317 318 319 320
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
		return -EIO;
321 322
	}

323 324
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
325
	else {
326
		ring->head = I915_READ_HEAD(ring);
327
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
328
		ring->space = ring_space(ring);
329
	}
330

331 332 333
	return 0;
}

334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
354 355

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396

	ret = i915_gem_object_pin(obj, 4096, true);
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
	pc->cpu_page =  kmap(obj->pages[0]);
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
	kunmap(obj->pages[0]);
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

397
static int init_render_ring(struct intel_ring_buffer *ring)
398
{
399
	struct drm_device *dev = ring->dev;
400
	struct drm_i915_private *dev_priv = dev->dev_private;
401
	int ret = init_ring_common(ring);
402

403
	if (INTEL_INFO(dev)->gen > 3) {
404
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
405 406
		if (IS_GEN7(dev))
			I915_WRITE(GFX_MODE_GEN7,
407 408
				   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
				   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
409
	}
410

411
	if (INTEL_INFO(dev)->gen >= 5) {
412 413 414 415 416
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

417
	if (IS_GEN6(dev)) {
418 419 420 421 422 423
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
424
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
425 426
	}

427 428
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
429

430 431 432
	if (IS_IVYBRIDGE(dev))
		I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);

433 434 435
	return ret;
}

436 437 438 439 440 441 442 443
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	cleanup_pipe_control(ring);
}

444
static void
445 446 447
update_mboxes(struct intel_ring_buffer *ring,
	    u32 seqno,
	    u32 mmio_offset)
448
{
449 450 451 452
	intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
			      MI_SEMAPHORE_GLOBAL_GTT |
			      MI_SEMAPHORE_REGISTER |
			      MI_SEMAPHORE_UPDATE);
453
	intel_ring_emit(ring, seqno);
454
	intel_ring_emit(ring, mmio_offset);
455 456
}

457 458 459 460 461 462 463 464 465
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
466 467
static int
gen6_add_request(struct intel_ring_buffer *ring,
468
		 u32 *seqno)
469
{
470 471
	u32 mbox1_reg;
	u32 mbox2_reg;
472 473 474 475 476 477
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

478 479
	mbox1_reg = ring->signal_mbox[0];
	mbox2_reg = ring->signal_mbox[1];
480

481
	*seqno = i915_gem_next_request_seqno(ring);
482 483 484

	update_mboxes(ring, *seqno, mbox1_reg);
	update_mboxes(ring, *seqno, mbox2_reg);
485 486
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
487
	intel_ring_emit(ring, *seqno);
488 489 490 491 492 493
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

494 495 496 497 498 499 500 501
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
502 503 504
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
505 506
{
	int ret;
507 508 509
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
510

511 512 513 514 515 516
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

517 518 519
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

520
	ret = intel_ring_begin(waiter, 4);
521 522 523
	if (ret)
		return ret;

524 525
	intel_ring_emit(waiter,
			dw1 | signaller->semaphore_register[waiter->id]);
526 527 528 529
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter, 0);
	intel_ring_emit(waiter, MI_NOOP);
	intel_ring_advance(waiter);
530 531 532 533

	return 0;
}

534 535
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
536 537
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
538 539 540 541 542 543 544 545 546
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
pc_render_add_request(struct intel_ring_buffer *ring,
		      u32 *result)
{
547
	u32 seqno = i915_gem_next_request_seqno(ring);
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

564
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
565 566
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
567 568 569 570 571 572 573 574 575 576 577 578 579 580
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
581

582
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
583 584
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
585 586 587 588 589 590 591 592 593 594
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

595 596 597 598 599 600 601 602
static u32
gen6_ring_get_seqno(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;

	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
603
	if (IS_GEN6(dev) || IS_GEN7(dev))
604 605 606 607
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

608
static u32
609
ring_get_seqno(struct intel_ring_buffer *ring)
610
{
611 612 613
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

614 615 616 617 618 619 620
static u32
pc_render_get_seqno(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

621 622 623 624 625
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
626
	unsigned long flags;
627 628 629 630

	if (!dev->irq_enabled)
		return false;

631
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
632 633 634 635 636
	if (ring->irq_refcount++ == 0) {
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
637
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
638 639 640 641 642 643 644 645 646

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
647
	unsigned long flags;
648

649
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
650 651 652 653 654
	if (--ring->irq_refcount == 0) {
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
655
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
656 657
}

658
static bool
659
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
660
{
661
	struct drm_device *dev = ring->dev;
662
	drm_i915_private_t *dev_priv = dev->dev_private;
663
	unsigned long flags;
664

665 666 667
	if (!dev->irq_enabled)
		return false;

668
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
669 670 671 672 673
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
674
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
675 676

	return true;
677 678
}

679
static void
680
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
681
{
682
	struct drm_device *dev = ring->dev;
683
	drm_i915_private_t *dev_priv = dev->dev_private;
684
	unsigned long flags;
685

686
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
687 688 689 690 691
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
692
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
693 694
}

C
Chris Wilson 已提交
695 696 697 698 699
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
700
	unsigned long flags;
C
Chris Wilson 已提交
701 702 703 704

	if (!dev->irq_enabled)
		return false;

705
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
706 707 708 709 710
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
711
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
712 713 714 715 716 717 718 719 720

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
721
	unsigned long flags;
C
Chris Wilson 已提交
722

723
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
724 725 726 727 728
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
729
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
730 731
}

732
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
733
{
734
	struct drm_device *dev = ring->dev;
735
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
736 737 738 739 740 741 742
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
743
		case RCS:
744 745
			mmio = RENDER_HWS_PGA_GEN7;
			break;
746
		case BCS:
747 748
			mmio = BLT_HWS_PGA_GEN7;
			break;
749
		case VCS:
750 751 752 753 754 755 756 757 758
			mmio = BSD_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

759 760
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
761 762
}

763
static int
764 765 766
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
767
{
768 769 770 771 772 773 774 775 776 777
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
778 779
}

780
static int
781
i9xx_add_request(struct intel_ring_buffer *ring,
782
		 u32 *result)
783 784
{
	u32 seqno;
785 786 787 788 789
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
790

791
	seqno = i915_gem_next_request_seqno(ring);
792

793 794 795 796 797
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
798

799 800
	*result = seqno;
	return 0;
801 802
}

803
static bool
804
gen6_ring_get_irq(struct intel_ring_buffer *ring)
805 806
{
	struct drm_device *dev = ring->dev;
807
	drm_i915_private_t *dev_priv = dev->dev_private;
808
	unsigned long flags;
809 810 811 812

	if (!dev->irq_enabled)
	       return false;

813 814 815
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
816
	gen6_gt_force_wake_get(dev_priv);
817

818
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
819
	if (ring->irq_refcount++ == 0) {
820 821 822 823 824
		if (IS_IVYBRIDGE(dev) && ring->id == RCS)
			I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
						GEN6_RENDER_L3_PARITY_ERROR));
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
825 826 827
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
828
	}
829
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
830 831 832 833 834

	return true;
}

static void
835
gen6_ring_put_irq(struct intel_ring_buffer *ring)
836 837
{
	struct drm_device *dev = ring->dev;
838
	drm_i915_private_t *dev_priv = dev->dev_private;
839
	unsigned long flags;
840

841
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
842
	if (--ring->irq_refcount == 0) {
843 844 845 846
		if (IS_IVYBRIDGE(dev) && ring->id == RCS)
			I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
		else
			I915_WRITE_IMR(ring, ~0);
847 848 849
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
850
	}
851
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
852

853
	gen6_gt_force_wake_put(dev_priv);
854 855 856
}

static int
857
i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
858
{
859
	int ret;
860

861 862 863 864
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

865
	intel_ring_emit(ring,
866 867
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
868
			MI_BATCH_NON_SECURE_I965);
869
	intel_ring_emit(ring, offset);
870 871
	intel_ring_advance(ring);

872 873 874
	return 0;
}

875
static int
876
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
877
				u32 offset, u32 len)
878
{
879
	int ret;
880

881 882 883
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
884

885 886 887 888 889
	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);
890

891 892 893 894 895 896 897 898 899 900 901 902 903
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
				u32 offset, u32 len)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

904
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
905
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
906
	intel_ring_advance(ring);
907 908 909 910

	return 0;
}

911
static void cleanup_status_page(struct intel_ring_buffer *ring)
912
{
913
	struct drm_i915_gem_object *obj;
914

915 916
	obj = ring->status_page.obj;
	if (obj == NULL)
917 918
		return;

919
	kunmap(obj->pages[0]);
920
	i915_gem_object_unpin(obj);
921
	drm_gem_object_unreference(&obj->base);
922
	ring->status_page.obj = NULL;
923 924
}

925
static int init_status_page(struct intel_ring_buffer *ring)
926
{
927
	struct drm_device *dev = ring->dev;
928
	struct drm_i915_gem_object *obj;
929 930 931 932 933 934 935 936
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
937 938

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
939

940
	ret = i915_gem_object_pin(obj, 4096, true);
941 942 943 944
	if (ret != 0) {
		goto err_unref;
	}

945 946
	ring->status_page.gfx_addr = obj->gtt_offset;
	ring->status_page.page_addr = kmap(obj->pages[0]);
947
	if (ring->status_page.page_addr == NULL) {
948 949
		goto err_unpin;
	}
950 951
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
952

953
	intel_ring_setup_status_page(ring);
954 955
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
956 957 958 959 960 961

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
962
	drm_gem_object_unreference(&obj->base);
963
err:
964
	return ret;
965 966
}

967 968
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
969
{
970
	struct drm_i915_gem_object *obj;
971 972
	int ret;

973
	ring->dev = dev;
974 975
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
976
	INIT_LIST_HEAD(&ring->gpu_write_list);
977
	ring->size = 32 * PAGE_SIZE;
978

979
	init_waitqueue_head(&ring->irq_queue);
980

981
	if (I915_NEED_GFX_HWS(dev)) {
982
		ret = init_status_page(ring);
983 984 985
		if (ret)
			return ret;
	}
986

987
	obj = i915_gem_alloc_object(dev, ring->size);
988 989
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
990
		ret = -ENOMEM;
991
		goto err_hws;
992 993
	}

994
	ring->obj = obj;
995

996
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
997 998
	if (ret)
		goto err_unref;
999

1000 1001 1002
	ring->virtual_start = ioremap_wc(dev->agp->base + obj->gtt_offset,
					 ring->size);
	if (ring->virtual_start == NULL) {
1003
		DRM_ERROR("Failed to map ringbuffer.\n");
1004
		ret = -EINVAL;
1005
		goto err_unpin;
1006 1007
	}

1008
	ret = ring->init(ring);
1009 1010
	if (ret)
		goto err_unmap;
1011

1012 1013 1014 1015 1016
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1017
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1018 1019
		ring->effective_size -= 128;

1020
	return 0;
1021 1022

err_unmap:
1023
	iounmap(ring->virtual_start);
1024 1025 1026
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1027 1028
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1029
err_hws:
1030
	cleanup_status_page(ring);
1031
	return ret;
1032 1033
}

1034
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1035
{
1036 1037 1038
	struct drm_i915_private *dev_priv;
	int ret;

1039
	if (ring->obj == NULL)
1040 1041
		return;

1042 1043
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1044
	ret = intel_wait_ring_idle(ring);
1045 1046 1047 1048
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1049 1050
	I915_WRITE_CTL(ring, 0);

1051
	iounmap(ring->virtual_start);
1052

1053 1054 1055
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1056

Z
Zou Nan hai 已提交
1057 1058 1059
	if (ring->cleanup)
		ring->cleanup(ring);

1060
	cleanup_status_page(ring);
1061 1062
}

1063
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1064
{
1065
	uint32_t __iomem *virt;
1066
	int rem = ring->size - ring->tail;
1067

1068
	if (ring->space < rem) {
1069
		int ret = intel_wait_ring_buffer(ring, rem);
1070 1071 1072 1073
		if (ret)
			return ret;
	}

1074 1075 1076 1077
	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);
1078

1079
	ring->tail = 0;
1080
	ring->space = ring_space(ring);
1081 1082 1083 1084

	return 0;
}

1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool was_interruptible;
	int ret;

	/* XXX As we have not yet audited all the paths to check that
	 * they are ready for ERESTARTSYS from intel_ring_begin, do not
	 * allow us to be interruptible by a signal.
	 */
	was_interruptible = dev_priv->mm.interruptible;
	dev_priv->mm.interruptible = false;

1098
	ret = i915_wait_seqno(ring, seqno);
1099 1100

	dev_priv->mm.interruptible = was_interruptible;
1101 1102
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

		space = request->tail - (ring->tail + 8);
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1164
int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
1165
{
1166
	struct drm_device *dev = ring->dev;
1167
	struct drm_i915_private *dev_priv = dev->dev_private;
1168
	unsigned long end;
1169
	int ret;
1170

1171 1172 1173 1174
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1175
	trace_i915_ring_wait_begin(ring);
1176 1177 1178 1179 1180 1181
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1182

1183
	do {
1184 1185
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1186
		if (ring->space >= n) {
C
Chris Wilson 已提交
1187
			trace_i915_ring_wait_end(ring);
1188 1189 1190 1191 1192 1193 1194 1195
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1196

1197
		msleep(1);
1198 1199
		if (atomic_read(&dev_priv->mm.wedged))
			return -EAGAIN;
1200
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1201
	trace_i915_ring_wait_end(ring);
1202 1203
	return -EBUSY;
}
1204

1205 1206
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1207
{
1208
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1209
	int n = 4*num_dwords;
1210
	int ret;
1211

1212 1213 1214
	if (unlikely(atomic_read(&dev_priv->mm.wedged)))
		return -EIO;

1215
	if (unlikely(ring->tail + n > ring->effective_size)) {
1216 1217 1218 1219
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}
1220

1221 1222 1223 1224 1225
	if (unlikely(ring->space < n)) {
		ret = intel_wait_ring_buffer(ring, n);
		if (unlikely(ret))
			return ret;
	}
1226 1227

	ring->space -= n;
1228
	return 0;
1229
}
1230

1231
void intel_ring_advance(struct intel_ring_buffer *ring)
1232
{
1233 1234
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1235
	ring->tail &= ring->size - 1;
1236 1237
	if (dev_priv->stop_rings & intel_ring_flag(ring))
		return;
1238
	ring->write_tail(ring, ring->tail);
1239
}
1240

1241

1242
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1243
				     u32 value)
1244
{
1245
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1246 1247

       /* Every tail move must follow the sequence below */
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
		GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
		GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
	I915_WRITE(GEN6_BSD_RNCID, 0x0);

	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
		GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
		50))
	DRM_ERROR("timed out waiting for IDLE Indicator\n");

	I915_WRITE_TAIL(ring, value);
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
		GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
		GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
1262 1263
}

1264
static int gen6_ring_flush(struct intel_ring_buffer *ring,
1265
			   u32 invalidate, u32 flush)
1266
{
1267
	uint32_t cmd;
1268 1269 1270 1271 1272 1273
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1274 1275 1276 1277
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_GPU_DOMAINS)
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
	intel_ring_emit(ring, cmd);
1278 1279
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1280
	intel_ring_emit(ring, MI_NOOP);
1281 1282
	intel_ring_advance(ring);
	return 0;
1283 1284 1285
}

static int
1286
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1287
			      u32 offset, u32 len)
1288
{
1289
	int ret;
1290

1291 1292 1293
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1294

1295 1296 1297 1298
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1299

1300
	return 0;
1301 1302
}

1303 1304
/* Blitter support (SandyBridge+) */

1305
static int blt_ring_flush(struct intel_ring_buffer *ring,
1306
			  u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1307
{
1308
	uint32_t cmd;
1309 1310
	int ret;

1311
	ret = intel_ring_begin(ring, 4);
1312 1313 1314
	if (ret)
		return ret;

1315 1316 1317 1318
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_DOMAIN_RENDER)
		cmd |= MI_INVALIDATE_TLB;
	intel_ring_emit(ring, cmd);
1319 1320
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1321
	intel_ring_emit(ring, MI_NOOP);
1322 1323
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1324 1325
}

1326 1327 1328
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1329
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1330

1331 1332 1333 1334
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1335 1336
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1337
		ring->flush = gen6_render_ring_flush;
1338 1339
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
D
Daniel Vetter 已提交
1340
		ring->irq_enable_mask = GT_USER_INTERRUPT;
1341
		ring->get_seqno = gen6_ring_get_seqno;
1342
		ring->sync_to = gen6_ring_sync;
1343 1344 1345 1346 1347
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
		ring->signal_mbox[0] = GEN6_VRSYNC;
		ring->signal_mbox[1] = GEN6_BRSYNC;
1348 1349
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1350
		ring->flush = gen4_render_ring_flush;
1351
		ring->get_seqno = pc_render_get_seqno;
1352 1353
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1354
		ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
1355
	} else {
1356
		ring->add_request = i9xx_add_request;
1357 1358 1359 1360
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1361
		ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1362 1363 1364 1365 1366 1367 1368
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1369
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1370
	}
1371
	ring->write_tail = ring_write_tail;
1372 1373 1374 1375 1376 1377 1378 1379
	if (INTEL_INFO(dev)->gen >= 6)
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1380 1381 1382
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1383 1384

	if (!I915_NEED_GFX_HWS(dev)) {
1385 1386
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
		memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1387 1388
	}

1389
	return intel_init_ring_buffer(dev, ring);
1390 1391
}

1392 1393 1394 1395 1396
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];

1397 1398 1399 1400
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1401
	if (INTEL_INFO(dev)->gen >= 6) {
1402 1403
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1404
	}
1405 1406 1407 1408 1409

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1410 1411 1412 1413
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1414
	ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1415 1416 1417 1418 1419 1420 1421
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1422
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1423
	ring->write_tail = ring_write_tail;
1424 1425 1426 1427 1428 1429
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1430 1431
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1432

1433 1434 1435
	if (!I915_NEED_GFX_HWS(dev))
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;

1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	INIT_LIST_HEAD(&ring->gpu_write_list);

	ring->size = size;
	ring->effective_size = ring->size;
	if (IS_I830(ring->dev))
		ring->effective_size -= 128;

1446 1447
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1448 1449 1450 1451 1452 1453 1454 1455
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

	return 0;
}

1456 1457 1458
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1459
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1460

1461 1462 1463
	ring->name = "bsd ring";
	ring->id = VCS;

1464
	ring->write_tail = ring_write_tail;
1465 1466
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1467 1468 1469
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1470 1471 1472 1473 1474 1475 1476
		ring->flush = gen6_ring_flush;
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1477
		ring->sync_to = gen6_ring_sync;
1478 1479 1480 1481 1482 1483 1484 1485
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
		ring->signal_mbox[0] = GEN6_RVSYNC;
		ring->signal_mbox[1] = GEN6_BVSYNC;
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1486
		ring->add_request = i9xx_add_request;
1487
		ring->get_seqno = ring_get_seqno;
1488
		if (IS_GEN5(dev)) {
1489
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1490 1491 1492
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1493
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1494 1495 1496
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1497
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1498 1499 1500
	}
	ring->init = init_ring_common;

1501

1502
	return intel_init_ring_buffer(dev, ring);
1503
}
1504 1505 1506 1507

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1508
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1509

1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = blt_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1522
	ring->sync_to = gen6_ring_sync;
1523 1524 1525 1526 1527 1528
	ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[0] = GEN6_RBSYNC;
	ring->signal_mbox[1] = GEN6_VBSYNC;
	ring->init = init_ring_common;
1529

1530
	return intel_init_ring_buffer(dev, ring);
1531
}