intel_ringbuffer.c 40.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drv.h"
33
#include "i915_drm.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41 42 43 44 45 46
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

47 48 49 50 51 52 53 54
static inline int ring_space(struct intel_ring_buffer *ring)
{
	int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
	if (space < 0)
		space += ring->size;
	return space;
}

55
static int
56 57 58 59 60 61 62 63
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
64
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
85
{
86
	struct drm_device *dev = ring->dev;
87
	u32 cmd;
88
	int ret;
89

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
119
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
120 121 122
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
123

124 125 126
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
127

128 129 130
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
131

132 133 134
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
135 136

	return 0;
137 138
}

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
225 226 227 228 229 230 231
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
232
		flags |= PIPE_CONTROL_CS_STALL;
233 234 235 236 237 238 239 240 241 242 243 244 245
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
	}
246

247
	ret = intel_ring_begin(ring, 4);
248 249 250
	if (ret)
		return ret;

251
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
252 253
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
254
	intel_ring_emit(ring, 0);
255 256 257 258 259
	intel_ring_advance(ring);

	return 0;
}

260 261 262 263 264 265 266 267 268 269 270 271 272 273
static int
gen6_render_ring_flush__wa(struct intel_ring_buffer *ring,
			   u32 invalidate_domains, u32 flush_domains)
{
	int ret;

	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

	return gen6_render_ring_flush(ring, invalidate_domains, flush_domains);
}

274
static void ring_write_tail(struct intel_ring_buffer *ring,
275
			    u32 value)
276
{
277
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
278
	I915_WRITE_TAIL(ring, value);
279 280
}

281
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
282
{
283 284
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
285
			RING_ACTHD(ring->mmio_base) : ACTHD;
286 287 288 289

	return I915_READ(acthd_reg);
}

290
static int init_ring_common(struct intel_ring_buffer *ring)
291
{
292 293
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
294
	struct drm_i915_gem_object *obj = ring->obj;
295
	int ret = 0;
296 297
	u32 head;

298 299 300
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

301
	/* Stop the ring if it's running. */
302
	I915_WRITE_CTL(ring, 0);
303
	I915_WRITE_HEAD(ring, 0);
304
	ring->write_tail(ring, 0);
305

306
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
307 308 309

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
310 311 312 313 314 315 316
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
317

318
		I915_WRITE_HEAD(ring, 0);
319

320 321 322 323 324 325 326 327 328
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
329 330
	}

331 332 333 334 335
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
	I915_WRITE_START(ring, obj->gtt_offset);
336
	I915_WRITE_CTL(ring,
337
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
338
			| RING_VALID);
339 340

	/* If the head is still not zero, the ring is dead */
341 342 343
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
344 345 346 347 348 349 350
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
351 352
		ret = -EIO;
		goto out;
353 354
	}

355 356
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
357
	else {
358
		ring->head = I915_READ_HEAD(ring);
359
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
360
		ring->space = ring_space(ring);
361
		ring->last_retired_head = -1;
362
	}
363

364 365 366 367 368
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
369 370
}

371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
391 392

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433

	ret = i915_gem_object_pin(obj, 4096, true);
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
	pc->cpu_page =  kmap(obj->pages[0]);
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
	kunmap(obj->pages[0]);
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

434
static int init_render_ring(struct intel_ring_buffer *ring)
435
{
436
	struct drm_device *dev = ring->dev;
437
	struct drm_i915_private *dev_priv = dev->dev_private;
438
	int ret = init_ring_common(ring);
439

440
	if (INTEL_INFO(dev)->gen > 3) {
441
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
442 443
		if (IS_GEN7(dev))
			I915_WRITE(GFX_MODE_GEN7,
444 445
				   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
				   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
446
	}
447

448
	if (INTEL_INFO(dev)->gen >= 5) {
449 450 451 452 453
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

454
	if (IS_GEN6(dev)) {
455 456 457 458 459 460
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
461
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
462 463 464 465 466 467 468

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
469 470
	}

471 472
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
473

474
	if (HAS_L3_GPU_CACHE(dev))
475 476
		I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);

477 478 479
	return ret;
}

480 481 482 483 484 485 486 487
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	cleanup_pipe_control(ring);
}

488
static void
489 490 491
update_mboxes(struct intel_ring_buffer *ring,
	    u32 seqno,
	    u32 mmio_offset)
492
{
493 494 495 496
	intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
			      MI_SEMAPHORE_GLOBAL_GTT |
			      MI_SEMAPHORE_REGISTER |
			      MI_SEMAPHORE_UPDATE);
497
	intel_ring_emit(ring, seqno);
498
	intel_ring_emit(ring, mmio_offset);
499 500
}

501 502 503 504 505 506 507 508 509
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
510 511
static int
gen6_add_request(struct intel_ring_buffer *ring,
512
		 u32 *seqno)
513
{
514 515
	u32 mbox1_reg;
	u32 mbox2_reg;
516 517 518 519 520 521
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

522 523
	mbox1_reg = ring->signal_mbox[0];
	mbox2_reg = ring->signal_mbox[1];
524

525
	*seqno = i915_gem_next_request_seqno(ring);
526 527 528

	update_mboxes(ring, *seqno, mbox1_reg);
	update_mboxes(ring, *seqno, mbox2_reg);
529 530
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
531
	intel_ring_emit(ring, *seqno);
532 533 534 535 536 537
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

538 539 540 541 542 543 544 545
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
546 547 548
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
549 550
{
	int ret;
551 552 553
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
554

555 556 557 558 559 560
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

561 562 563
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

564
	ret = intel_ring_begin(waiter, 4);
565 566 567
	if (ret)
		return ret;

568 569
	intel_ring_emit(waiter,
			dw1 | signaller->semaphore_register[waiter->id]);
570 571 572 573
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter, 0);
	intel_ring_emit(waiter, MI_NOOP);
	intel_ring_advance(waiter);
574 575 576 577

	return 0;
}

578 579
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
580 581
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
582 583 584 585 586 587 588 589 590
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
pc_render_add_request(struct intel_ring_buffer *ring,
		      u32 *result)
{
591
	u32 seqno = i915_gem_next_request_seqno(ring);
592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

608
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
609 610
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
611 612 613 614 615 616 617 618 619 620 621 622 623 624
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
625

626
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
627 628
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
629 630 631 632 633 634 635 636 637 638
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

639
static u32
640
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
641 642 643 644
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
645
	if (!lazy_coherency)
646 647 648 649
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

650
static u32
651
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
652
{
653 654 655
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

656
static u32
657
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
658 659 660 661 662
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

663 664 665 666 667
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
668
	unsigned long flags;
669 670 671 672

	if (!dev->irq_enabled)
		return false;

673
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
674 675 676 677 678
	if (ring->irq_refcount++ == 0) {
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
679
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
680 681 682 683 684 685 686 687 688

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
689
	unsigned long flags;
690

691
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
692 693 694 695 696
	if (--ring->irq_refcount == 0) {
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
697
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
698 699
}

700
static bool
701
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
702
{
703
	struct drm_device *dev = ring->dev;
704
	drm_i915_private_t *dev_priv = dev->dev_private;
705
	unsigned long flags;
706

707 708 709
	if (!dev->irq_enabled)
		return false;

710
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
711 712 713 714 715
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
716
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
717 718

	return true;
719 720
}

721
static void
722
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
723
{
724
	struct drm_device *dev = ring->dev;
725
	drm_i915_private_t *dev_priv = dev->dev_private;
726
	unsigned long flags;
727

728
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
729 730 731 732 733
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
734
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
735 736
}

C
Chris Wilson 已提交
737 738 739 740 741
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
742
	unsigned long flags;
C
Chris Wilson 已提交
743 744 745 746

	if (!dev->irq_enabled)
		return false;

747
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
748 749 750 751 752
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
753
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
754 755 756 757 758 759 760 761 762

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
763
	unsigned long flags;
C
Chris Wilson 已提交
764

765
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
766 767 768 769 770
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
771
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
772 773
}

774
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
775
{
776
	struct drm_device *dev = ring->dev;
777
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
778 779 780 781 782 783 784
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
785
		case RCS:
786 787
			mmio = RENDER_HWS_PGA_GEN7;
			break;
788
		case BCS:
789 790
			mmio = BLT_HWS_PGA_GEN7;
			break;
791
		case VCS:
792 793 794 795 796 797 798 799 800
			mmio = BSD_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

801 802
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
803 804
}

805
static int
806 807 808
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
809
{
810 811 812 813 814 815 816 817 818 819
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
820 821
}

822
static int
823
i9xx_add_request(struct intel_ring_buffer *ring,
824
		 u32 *result)
825 826
{
	u32 seqno;
827 828 829 830 831
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
832

833
	seqno = i915_gem_next_request_seqno(ring);
834

835 836 837 838 839
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
840

841 842
	*result = seqno;
	return 0;
843 844
}

845
static bool
846
gen6_ring_get_irq(struct intel_ring_buffer *ring)
847 848
{
	struct drm_device *dev = ring->dev;
849
	drm_i915_private_t *dev_priv = dev->dev_private;
850
	unsigned long flags;
851 852 853 854

	if (!dev->irq_enabled)
	       return false;

855 856 857
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
858
	gen6_gt_force_wake_get(dev_priv);
859

860
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
861
	if (ring->irq_refcount++ == 0) {
862
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
863 864 865 866
			I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
						GEN6_RENDER_L3_PARITY_ERROR));
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
867 868 869
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
870
	}
871
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
872 873 874 875 876

	return true;
}

static void
877
gen6_ring_put_irq(struct intel_ring_buffer *ring)
878 879
{
	struct drm_device *dev = ring->dev;
880
	drm_i915_private_t *dev_priv = dev->dev_private;
881
	unsigned long flags;
882

883
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
884
	if (--ring->irq_refcount == 0) {
885
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
886 887 888
			I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
		else
			I915_WRITE_IMR(ring, ~0);
889 890 891
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
892
	}
893
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
894

895
	gen6_gt_force_wake_put(dev_priv);
896 897 898
}

static int
899
i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
900
{
901
	int ret;
902

903 904 905 906
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

907
	intel_ring_emit(ring,
908 909
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
910
			MI_BATCH_NON_SECURE_I965);
911
	intel_ring_emit(ring, offset);
912 913
	intel_ring_advance(ring);

914 915 916
	return 0;
}

917
static int
918
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
919
				u32 offset, u32 len)
920
{
921
	int ret;
922

923 924 925
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
926

927 928 929 930 931
	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);
932

933 934 935 936 937 938 939 940 941 942 943 944 945
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
				u32 offset, u32 len)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

946
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
947
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
948
	intel_ring_advance(ring);
949 950 951 952

	return 0;
}

953
static void cleanup_status_page(struct intel_ring_buffer *ring)
954
{
955
	struct drm_i915_gem_object *obj;
956

957 958
	obj = ring->status_page.obj;
	if (obj == NULL)
959 960
		return;

961
	kunmap(obj->pages[0]);
962
	i915_gem_object_unpin(obj);
963
	drm_gem_object_unreference(&obj->base);
964
	ring->status_page.obj = NULL;
965 966
}

967
static int init_status_page(struct intel_ring_buffer *ring)
968
{
969
	struct drm_device *dev = ring->dev;
970
	struct drm_i915_gem_object *obj;
971 972 973 974 975 976 977 978
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
979 980

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
981

982
	ret = i915_gem_object_pin(obj, 4096, true);
983 984 985 986
	if (ret != 0) {
		goto err_unref;
	}

987 988
	ring->status_page.gfx_addr = obj->gtt_offset;
	ring->status_page.page_addr = kmap(obj->pages[0]);
989
	if (ring->status_page.page_addr == NULL) {
990
		ret = -ENOMEM;
991 992
		goto err_unpin;
	}
993 994
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
995

996
	intel_ring_setup_status_page(ring);
997 998
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
999 1000 1001 1002 1003 1004

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1005
	drm_gem_object_unreference(&obj->base);
1006
err:
1007
	return ret;
1008 1009
}

1010 1011
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1012
{
1013
	struct drm_i915_gem_object *obj;
1014
	struct drm_i915_private *dev_priv = dev->dev_private;
1015 1016
	int ret;

1017
	ring->dev = dev;
1018 1019
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1020
	ring->size = 32 * PAGE_SIZE;
1021

1022
	init_waitqueue_head(&ring->irq_queue);
1023

1024
	if (I915_NEED_GFX_HWS(dev)) {
1025
		ret = init_status_page(ring);
1026 1027 1028
		if (ret)
			return ret;
	}
1029

1030
	obj = i915_gem_alloc_object(dev, ring->size);
1031 1032
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1033
		ret = -ENOMEM;
1034
		goto err_hws;
1035 1036
	}

1037
	ring->obj = obj;
1038

1039
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
1040 1041
	if (ret)
		goto err_unref;
1042

1043 1044 1045 1046
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1047 1048 1049
	ring->virtual_start =
		ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
			   ring->size);
1050
	if (ring->virtual_start == NULL) {
1051
		DRM_ERROR("Failed to map ringbuffer.\n");
1052
		ret = -EINVAL;
1053
		goto err_unpin;
1054 1055
	}

1056
	ret = ring->init(ring);
1057 1058
	if (ret)
		goto err_unmap;
1059

1060 1061 1062 1063 1064
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1065
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1066 1067
		ring->effective_size -= 128;

1068
	return 0;
1069 1070

err_unmap:
1071
	iounmap(ring->virtual_start);
1072 1073 1074
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1075 1076
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1077
err_hws:
1078
	cleanup_status_page(ring);
1079
	return ret;
1080 1081
}

1082
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1083
{
1084 1085 1086
	struct drm_i915_private *dev_priv;
	int ret;

1087
	if (ring->obj == NULL)
1088 1089
		return;

1090 1091
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1092
	ret = intel_wait_ring_idle(ring);
1093 1094 1095 1096
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1097 1098
	I915_WRITE_CTL(ring, 0);

1099
	iounmap(ring->virtual_start);
1100

1101 1102 1103
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1104

Z
Zou Nan hai 已提交
1105 1106 1107
	if (ring->cleanup)
		ring->cleanup(ring);

1108
	cleanup_status_page(ring);
1109 1110
}

1111
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1112
{
1113
	uint32_t __iomem *virt;
1114
	int rem = ring->size - ring->tail;
1115

1116
	if (ring->space < rem) {
1117
		int ret = intel_wait_ring_buffer(ring, rem);
1118 1119 1120 1121
		if (ret)
			return ret;
	}

1122 1123 1124 1125
	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);
1126

1127
	ring->tail = 0;
1128
	ring->space = ring_space(ring);
1129 1130 1131 1132

	return 0;
}

1133 1134 1135 1136
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1137
	ret = i915_wait_seqno(ring, seqno);
1138 1139
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

		space = request->tail - (ring->tail + 8);
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1201
int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
1202
{
1203
	struct drm_device *dev = ring->dev;
1204
	struct drm_i915_private *dev_priv = dev->dev_private;
1205
	unsigned long end;
1206
	int ret;
1207

1208 1209 1210 1211
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1212
	trace_i915_ring_wait_begin(ring);
1213 1214 1215 1216 1217 1218
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1219

1220
	do {
1221 1222
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1223
		if (ring->space >= n) {
C
Chris Wilson 已提交
1224
			trace_i915_ring_wait_end(ring);
1225 1226 1227 1228 1229 1230 1231 1232
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1233

1234
		msleep(1);
1235 1236 1237 1238

		ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
		if (ret)
			return ret;
1239
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1240
	trace_i915_ring_wait_end(ring);
1241 1242
	return -EBUSY;
}
1243

1244 1245
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1246
{
1247
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1248
	int n = 4*num_dwords;
1249
	int ret;
1250

1251 1252 1253
	ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
	if (ret)
		return ret;
1254

1255
	if (unlikely(ring->tail + n > ring->effective_size)) {
1256 1257 1258 1259
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}
1260

1261 1262 1263 1264 1265
	if (unlikely(ring->space < n)) {
		ret = intel_wait_ring_buffer(ring, n);
		if (unlikely(ret))
			return ret;
	}
1266 1267

	ring->space -= n;
1268
	return 0;
1269
}
1270

1271
void intel_ring_advance(struct intel_ring_buffer *ring)
1272
{
1273 1274
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1275
	ring->tail &= ring->size - 1;
1276 1277
	if (dev_priv->stop_rings & intel_ring_flag(ring))
		return;
1278
	ring->write_tail(ring, ring->tail);
1279
}
1280

1281

1282
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1283
				     u32 value)
1284
{
1285
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1286 1287

       /* Every tail move must follow the sequence below */
1288 1289 1290 1291

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1292
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1293 1294 1295 1296
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1297

1298
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1299
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1300 1301 1302
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1303

1304
	/* Now that the ring is fully powered up, update the tail */
1305
	I915_WRITE_TAIL(ring, value);
1306 1307 1308 1309 1310
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1311
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1312
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1313 1314
}

1315
static int gen6_ring_flush(struct intel_ring_buffer *ring,
1316
			   u32 invalidate, u32 flush)
1317
{
1318
	uint32_t cmd;
1319 1320 1321 1322 1323 1324
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1325 1326 1327 1328
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_GPU_DOMAINS)
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
	intel_ring_emit(ring, cmd);
1329 1330
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1331
	intel_ring_emit(ring, MI_NOOP);
1332 1333
	intel_ring_advance(ring);
	return 0;
1334 1335 1336
}

static int
1337
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1338
			      u32 offset, u32 len)
1339
{
1340
	int ret;
1341

1342 1343 1344
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1345

1346 1347 1348 1349
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1350

1351
	return 0;
1352 1353
}

1354 1355
/* Blitter support (SandyBridge+) */

1356
static int blt_ring_flush(struct intel_ring_buffer *ring,
1357
			  u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1358
{
1359
	uint32_t cmd;
1360 1361
	int ret;

1362
	ret = intel_ring_begin(ring, 4);
1363 1364 1365
	if (ret)
		return ret;

1366 1367 1368 1369
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_DOMAIN_RENDER)
		cmd |= MI_INVALIDATE_TLB;
	intel_ring_emit(ring, cmd);
1370 1371
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1372
	intel_ring_emit(ring, MI_NOOP);
1373 1374
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1375 1376
}

1377 1378 1379
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1380
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1381

1382 1383 1384 1385
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1386 1387
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1388
		ring->flush = gen6_render_ring_flush;
1389 1390
		if (INTEL_INFO(dev)->gen == 6)
			ring->flush = gen6_render_ring_flush__wa;
1391 1392
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
D
Daniel Vetter 已提交
1393
		ring->irq_enable_mask = GT_USER_INTERRUPT;
1394
		ring->get_seqno = gen6_ring_get_seqno;
1395
		ring->sync_to = gen6_ring_sync;
1396 1397 1398 1399 1400
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
		ring->signal_mbox[0] = GEN6_VRSYNC;
		ring->signal_mbox[1] = GEN6_BRSYNC;
1401 1402
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1403
		ring->flush = gen4_render_ring_flush;
1404
		ring->get_seqno = pc_render_get_seqno;
1405 1406
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1407
		ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
1408
	} else {
1409
		ring->add_request = i9xx_add_request;
1410 1411 1412 1413
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1414
		ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1415 1416 1417 1418 1419 1420 1421
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1422
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1423
	}
1424
	ring->write_tail = ring_write_tail;
1425 1426 1427 1428 1429 1430 1431 1432
	if (INTEL_INFO(dev)->gen >= 6)
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1433 1434 1435
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1436 1437

	if (!I915_NEED_GFX_HWS(dev)) {
1438 1439
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
		memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1440 1441
	}

1442
	return intel_init_ring_buffer(dev, ring);
1443 1444
}

1445 1446 1447 1448 1449
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];

1450 1451 1452 1453
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1454
	if (INTEL_INFO(dev)->gen >= 6) {
1455 1456
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1457
	}
1458 1459 1460 1461 1462

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1463 1464 1465 1466
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1467
	ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1468 1469 1470 1471 1472 1473 1474
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1475
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1476
	ring->write_tail = ring_write_tail;
1477 1478 1479 1480 1481 1482
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1483 1484
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1485

1486 1487 1488
	if (!I915_NEED_GFX_HWS(dev))
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;

1489 1490 1491 1492 1493 1494 1495 1496 1497
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
	if (IS_I830(ring->dev))
		ring->effective_size -= 128;

1498 1499
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1500 1501 1502 1503 1504 1505 1506 1507
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

	return 0;
}

1508 1509 1510
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1511
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1512

1513 1514 1515
	ring->name = "bsd ring";
	ring->id = VCS;

1516
	ring->write_tail = ring_write_tail;
1517 1518
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1519 1520 1521
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1522 1523 1524 1525 1526 1527 1528
		ring->flush = gen6_ring_flush;
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1529
		ring->sync_to = gen6_ring_sync;
1530 1531 1532 1533 1534 1535 1536 1537
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
		ring->signal_mbox[0] = GEN6_RVSYNC;
		ring->signal_mbox[1] = GEN6_BVSYNC;
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1538
		ring->add_request = i9xx_add_request;
1539
		ring->get_seqno = ring_get_seqno;
1540
		if (IS_GEN5(dev)) {
1541
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1542 1543 1544
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1545
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1546 1547 1548
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1549
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1550 1551 1552
	}
	ring->init = init_ring_common;

1553

1554
	return intel_init_ring_buffer(dev, ring);
1555
}
1556 1557 1558 1559

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1560
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1561

1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = blt_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1574
	ring->sync_to = gen6_ring_sync;
1575 1576 1577 1578 1579 1580
	ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[0] = GEN6_RBSYNC;
	ring->signal_mbox[1] = GEN6_VBSYNC;
	ring->init = init_ring_common;
1581

1582
	return intel_init_ring_buffer(dev, ring);
1583
}
1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621

int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}