intel_ringbuffer.c 31.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drv.h"
33
#include "i915_drm.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41 42 43 44
static inline int ring_space(struct intel_ring_buffer *ring)
{
	int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
	if (space < 0)
		space += ring->size;
	return space;
}

45 46 47 48 49 50 51 52 53 54 55 56 57 58
static u32 i915_gem_get_seqno(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 seqno;

	seqno = dev_priv->next_seqno;

	/* reserve 0 for non-seqno */
	if (++dev_priv->next_seqno == 0)
		dev_priv->next_seqno = 1;

	return seqno;
}

59
static int
60
render_ring_flush(struct intel_ring_buffer *ring,
61 62
		  u32	invalidate_domains,
		  u32	flush_domains)
63
{
64
	struct drm_device *dev = ring->dev;
65
	u32 cmd;
66
	int ret;
67

68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
	if ((invalidate_domains|flush_domains) &
	    I915_GEM_DOMAIN_RENDER)
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (INTEL_INFO(dev)->gen < 4) {
101
		/*
102 103
		 * On the 965, the sampler cache always gets flushed
		 * and this bit is reserved.
104
		 */
105 106 107 108 109
		if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
			cmd |= MI_READ_FLUSH;
	}
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
110

111 112 113
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
114

115 116 117
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
118

119 120 121
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
122 123

	return 0;
124 125
}

126
static void ring_write_tail(struct intel_ring_buffer *ring,
127
			    u32 value)
128
{
129
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
130
	I915_WRITE_TAIL(ring, value);
131 132
}

133
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
134
{
135 136
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
137
			RING_ACTHD(ring->mmio_base) : ACTHD;
138 139 140 141

	return I915_READ(acthd_reg);
}

142
static int init_ring_common(struct intel_ring_buffer *ring)
143
{
144
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
145
	struct drm_i915_gem_object *obj = ring->obj;
146 147 148
	u32 head;

	/* Stop the ring if it's running. */
149
	I915_WRITE_CTL(ring, 0);
150
	I915_WRITE_HEAD(ring, 0);
151
	ring->write_tail(ring, 0);
152 153

	/* Initialize the ring. */
154
	I915_WRITE_START(ring, obj->gtt_offset);
155
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
156 157 158

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
159 160 161 162 163 164 165
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
166

167
		I915_WRITE_HEAD(ring, 0);
168

169 170 171 172 173 174 175 176 177
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
178 179
	}

180
	I915_WRITE_CTL(ring,
181
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
182
			| RING_REPORT_64K | RING_VALID);
183 184

	/* If the head is still not zero, the ring is dead */
185
	if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
186
	    I915_READ_START(ring) != obj->gtt_offset ||
187
	    (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
188 189 190 191 192 193 194 195
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
		return -EIO;
196 197
	}

198 199
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
200
	else {
201
		ring->head = I915_READ_HEAD(ring);
202
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
203
		ring->space = ring_space(ring);
204
	}
205

206 207 208
	return 0;
}

209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
	obj->agp_type = AGP_USER_CACHED_MEMORY;

	ret = i915_gem_object_pin(obj, 4096, true);
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
	pc->cpu_page =  kmap(obj->pages[0]);
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
	kunmap(obj->pages[0]);
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

281
static int init_render_ring(struct intel_ring_buffer *ring)
282
{
283
	struct drm_device *dev = ring->dev;
284
	struct drm_i915_private *dev_priv = dev->dev_private;
285
	int ret = init_ring_common(ring);
286

287
	if (INTEL_INFO(dev)->gen > 3) {
288
		int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
289 290 291
		if (IS_GEN6(dev))
			mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
		I915_WRITE(MI_MODE, mode);
292
	}
293

294 295 296 297 298 299 300
	if (INTEL_INFO(dev)->gen >= 6) {
	} else if (IS_GEN5(dev)) {
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

301 302 303
	return ret;
}

304 305 306 307 308 309 310 311
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	cleanup_pipe_control(ring);
}

312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
static void
update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int id;

	/*
	 * cs -> 1 = vcs, 0 = bcs
	 * vcs -> 1 = bcs, 0 = cs,
	 * bcs -> 1 = cs, 0 = vcs.
	 */
	id = ring - dev_priv->ring;
	id += 2 - i;
	id %= 3;

	intel_ring_emit(ring,
			MI_SEMAPHORE_MBOX |
			MI_SEMAPHORE_REGISTER |
			MI_SEMAPHORE_UPDATE);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring,
			RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
}

static int
gen6_add_request(struct intel_ring_buffer *ring,
		 u32 *result)
{
	u32 seqno;
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

	seqno = i915_gem_get_seqno(ring->dev);
	update_semaphore(ring, 0, seqno);
	update_semaphore(ring, 1, seqno);

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

int
intel_ring_sync(struct intel_ring_buffer *ring,
		struct intel_ring_buffer *to,
		u32 seqno)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_SEMAPHORE_MBOX |
			MI_SEMAPHORE_REGISTER |
			intel_ring_sync_index(ring, to) << 17 |
			MI_SEMAPHORE_COMPARE);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL | 2);				\
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
pc_render_add_request(struct intel_ring_buffer *ring,
		      u32 *result)
{
	struct drm_device *dev = ring->dev;
	u32 seqno = i915_gem_get_seqno(dev);
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
			PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
			PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

445 446 447 448 449 450 451
static int
render_ring_add_request(struct intel_ring_buffer *ring,
			u32 *result)
{
	struct drm_device *dev = ring->dev;
	u32 seqno = i915_gem_get_seqno(dev);
	int ret;
452

453 454 455
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
456

457 458 459 460
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
461
	intel_ring_advance(ring);
462

463 464
	*result = seqno;
	return 0;
465 466
}

467
static u32
468
ring_get_seqno(struct intel_ring_buffer *ring)
469
{
470 471 472
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

473 474 475 476 477 478 479
static u32
pc_render_get_seqno(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
static void
ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	dev_priv->gt_irq_mask &= ~mask;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

static void
ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	dev_priv->gt_irq_mask |= mask;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

static void
i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	dev_priv->irq_mask &= ~mask;
	I915_WRITE(IMR, dev_priv->irq_mask);
	POSTING_READ(IMR);
}

static void
i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	dev_priv->irq_mask |= mask;
	I915_WRITE(IMR, dev_priv->irq_mask);
	POSTING_READ(IMR);
}

512
static bool
513
render_ring_get_irq(struct intel_ring_buffer *ring)
514
{
515
	struct drm_device *dev = ring->dev;
516
	drm_i915_private_t *dev_priv = dev->dev_private;
517

518 519 520
	if (!dev->irq_enabled)
		return false;

521
	spin_lock(&ring->irq_lock);
522
	if (ring->irq_refcount++ == 0) {
523
		if (HAS_PCH_SPLIT(dev))
524 525
			ironlake_enable_irq(dev_priv,
					    GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
526 527 528
		else
			i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
	}
529
	spin_unlock(&ring->irq_lock);
530 531

	return true;
532 533
}

534
static void
535
render_ring_put_irq(struct intel_ring_buffer *ring)
536
{
537
	struct drm_device *dev = ring->dev;
538
	drm_i915_private_t *dev_priv = dev->dev_private;
539

540
	spin_lock(&ring->irq_lock);
541
	if (--ring->irq_refcount == 0) {
542
		if (HAS_PCH_SPLIT(dev))
543 544 545
			ironlake_disable_irq(dev_priv,
					     GT_USER_INTERRUPT |
					     GT_PIPE_NOTIFY);
546 547 548
		else
			i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
	}
549
	spin_unlock(&ring->irq_lock);
550 551
}

552
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
553
{
554 555 556 557 558 559
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 mmio = IS_GEN6(ring->dev) ?
		RING_HWS_PGA_GEN6(ring->mmio_base) :
		RING_HWS_PGA(ring->mmio_base);
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
560 561
}

562
static int
563 564 565
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
566
{
567 568 569 570 571 572 573 574 575 576
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
577 578
}

579
static int
580
ring_add_request(struct intel_ring_buffer *ring,
581
		 u32 *result)
582 583
{
	u32 seqno;
584 585 586 587 588
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
589

590
	seqno = i915_gem_get_seqno(ring->dev);
591

592 593 594 595 596
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
597

598 599
	*result = seqno;
	return 0;
600 601
}

602
static bool
603
ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
604
{
605
	struct drm_device *dev = ring->dev;
606
	drm_i915_private_t *dev_priv = dev->dev_private;
607

608 609 610
	if (!dev->irq_enabled)
	       return false;

611
	spin_lock(&ring->irq_lock);
612
	if (ring->irq_refcount++ == 0)
613
		ironlake_enable_irq(dev_priv, flag);
614
	spin_unlock(&ring->irq_lock);
615 616

	return true;
617
}
618

619
static void
620
ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
621
{
622
	struct drm_device *dev = ring->dev;
623
	drm_i915_private_t *dev_priv = dev->dev_private;
624

625
	spin_lock(&ring->irq_lock);
626
	if (--ring->irq_refcount == 0)
627
		ironlake_disable_irq(dev_priv, flag);
628
	spin_unlock(&ring->irq_lock);
629 630 631 632 633 634
}

static bool
gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
{
	struct drm_device *dev = ring->dev;
635
	drm_i915_private_t *dev_priv = dev->dev_private;
636 637 638 639

	if (!dev->irq_enabled)
	       return false;

640
	spin_lock(&ring->irq_lock);
641
	if (ring->irq_refcount++ == 0) {
642 643 644 645
		ring->irq_mask &= ~rflag;
		I915_WRITE_IMR(ring, ring->irq_mask);
		ironlake_enable_irq(dev_priv, gflag);
	}
646
	spin_unlock(&ring->irq_lock);
647 648 649 650 651 652 653 654

	return true;
}

static void
gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
{
	struct drm_device *dev = ring->dev;
655
	drm_i915_private_t *dev_priv = dev->dev_private;
656

657
	spin_lock(&ring->irq_lock);
658
	if (--ring->irq_refcount == 0) {
659 660 661
		ring->irq_mask |= rflag;
		I915_WRITE_IMR(ring, ring->irq_mask);
		ironlake_disable_irq(dev_priv, gflag);
662
	}
663
	spin_unlock(&ring->irq_lock);
664 665
}

666
static bool
667
bsd_ring_get_irq(struct intel_ring_buffer *ring)
668
{
669
	return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
670 671 672 673
}
static void
bsd_ring_put_irq(struct intel_ring_buffer *ring)
{
674
	ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
675 676 677
}

static int
678
ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
679
{
680
	int ret;
681

682 683 684 685
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

686
	intel_ring_emit(ring,
687
			MI_BATCH_BUFFER_START | (2 << 6) |
688
			MI_BATCH_NON_SECURE_I965);
689
	intel_ring_emit(ring, offset);
690 691
	intel_ring_advance(ring);

692 693 694
	return 0;
}

695
static int
696
render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
697
				u32 offset, u32 len)
698
{
699
	struct drm_device *dev = ring->dev;
700
	int ret;
701

702 703 704 705
	if (IS_I830(dev) || IS_845G(dev)) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
706

707 708 709 710 711 712 713 714
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, 0);
	} else {
		ret = intel_ring_begin(ring, 2);
		if (ret)
			return ret;
715

716 717 718 719 720
		if (INTEL_INFO(dev)->gen >= 4) {
			intel_ring_emit(ring,
					MI_BATCH_BUFFER_START | (2 << 6) |
					MI_BATCH_NON_SECURE_I965);
			intel_ring_emit(ring, offset);
721
		} else {
722 723 724
			intel_ring_emit(ring,
					MI_BATCH_BUFFER_START | (2 << 6));
			intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
725 726
		}
	}
727
	intel_ring_advance(ring);
728 729 730 731

	return 0;
}

732
static void cleanup_status_page(struct intel_ring_buffer *ring)
733
{
734
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
735
	struct drm_i915_gem_object *obj;
736

737 738
	obj = ring->status_page.obj;
	if (obj == NULL)
739 740
		return;

741
	kunmap(obj->pages[0]);
742
	i915_gem_object_unpin(obj);
743
	drm_gem_object_unreference(&obj->base);
744
	ring->status_page.obj = NULL;
745 746 747 748

	memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
}

749
static int init_status_page(struct intel_ring_buffer *ring)
750
{
751
	struct drm_device *dev = ring->dev;
752
	drm_i915_private_t *dev_priv = dev->dev_private;
753
	struct drm_i915_gem_object *obj;
754 755 756 757 758 759 760 761
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
762
	obj->agp_type = AGP_USER_CACHED_MEMORY;
763

764
	ret = i915_gem_object_pin(obj, 4096, true);
765 766 767 768
	if (ret != 0) {
		goto err_unref;
	}

769 770
	ring->status_page.gfx_addr = obj->gtt_offset;
	ring->status_page.page_addr = kmap(obj->pages[0]);
771
	if (ring->status_page.page_addr == NULL) {
772 773 774
		memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
		goto err_unpin;
	}
775 776
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
777

778
	intel_ring_setup_status_page(ring);
779 780
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
781 782 783 784 785 786

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
787
	drm_gem_object_unreference(&obj->base);
788
err:
789
	return ret;
790 791
}

792
int intel_init_ring_buffer(struct drm_device *dev,
793
			   struct intel_ring_buffer *ring)
794
{
795
	struct drm_i915_gem_object *obj;
796 797
	int ret;

798
	ring->dev = dev;
799 800
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
801
	INIT_LIST_HEAD(&ring->gpu_write_list);
802

803
	init_waitqueue_head(&ring->irq_queue);
804
	spin_lock_init(&ring->irq_lock);
805
	ring->irq_mask = ~0;
806

807
	if (I915_NEED_GFX_HWS(dev)) {
808
		ret = init_status_page(ring);
809 810 811
		if (ret)
			return ret;
	}
812

813
	obj = i915_gem_alloc_object(dev, ring->size);
814 815
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
816
		ret = -ENOMEM;
817
		goto err_hws;
818 819
	}

820
	ring->obj = obj;
821

822
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
823 824
	if (ret)
		goto err_unref;
825

826
	ring->map.size = ring->size;
827
	ring->map.offset = dev->agp->base + obj->gtt_offset;
828 829 830 831 832 833 834
	ring->map.type = 0;
	ring->map.flags = 0;
	ring->map.mtrr = 0;

	drm_core_ioremap_wc(&ring->map, dev);
	if (ring->map.handle == NULL) {
		DRM_ERROR("Failed to map ringbuffer.\n");
835
		ret = -EINVAL;
836
		goto err_unpin;
837 838
	}

839
	ring->virtual_start = ring->map.handle;
840
	ret = ring->init(ring);
841 842
	if (ret)
		goto err_unmap;
843

844 845 846 847 848 849 850 851
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
	if (IS_I830(ring->dev))
		ring->effective_size -= 128;

852
	return 0;
853 854 855 856 857 858

err_unmap:
	drm_core_ioremapfree(&ring->map, dev);
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
859 860
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
861
err_hws:
862
	cleanup_status_page(ring);
863
	return ret;
864 865
}

866
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
867
{
868 869 870
	struct drm_i915_private *dev_priv;
	int ret;

871
	if (ring->obj == NULL)
872 873
		return;

874 875 876
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
	ret = intel_wait_ring_buffer(ring, ring->size - 8);
877 878 879 880
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

881 882
	I915_WRITE_CTL(ring, 0);

883
	drm_core_ioremapfree(&ring->map, ring->dev);
884

885 886 887
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
888

Z
Zou Nan hai 已提交
889 890 891
	if (ring->cleanup)
		ring->cleanup(ring);

892
	cleanup_status_page(ring);
893 894
}

895
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
896
{
897
	unsigned int *virt;
898
	int rem = ring->size - ring->tail;
899

900
	if (ring->space < rem) {
901
		int ret = intel_wait_ring_buffer(ring, rem);
902 903 904 905
		if (ret)
			return ret;
	}

906
	virt = (unsigned int *)(ring->virtual_start + ring->tail);
907 908
	rem /= 8;
	while (rem--) {
909
		*virt++ = MI_NOOP;
910 911
		*virt++ = MI_NOOP;
	}
912

913
	ring->tail = 0;
914
	ring->space = ring_space(ring);
915 916 917 918

	return 0;
}

919
int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
920
{
921
	struct drm_device *dev = ring->dev;
922
	struct drm_i915_private *dev_priv = dev->dev_private;
923
	unsigned long end;
924 925
	u32 head;

926 927 928 929 930 931 932 933 934 935 936
	/* If the reported head position has wrapped or hasn't advanced,
	 * fallback to the slow and accurate path.
	 */
	head = intel_read_status_page(ring, 4);
	if (head > ring->head) {
		ring->head = head;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

C
Chris Wilson 已提交
937
	trace_i915_ring_wait_begin(ring);
938 939
	end = jiffies + 3 * HZ;
	do {
940 941
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
942
		if (ring->space >= n) {
C
Chris Wilson 已提交
943
			trace_i915_ring_wait_end(ring);
944 945 946 947 948 949 950 951
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
952

953
		msleep(1);
954 955
		if (atomic_read(&dev_priv->mm.wedged))
			return -EAGAIN;
956
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
957
	trace_i915_ring_wait_end(ring);
958 959
	return -EBUSY;
}
960

961 962
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
963
{
964
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
965
	int n = 4*num_dwords;
966
	int ret;
967

968 969 970
	if (unlikely(atomic_read(&dev_priv->mm.wedged)))
		return -EIO;

971
	if (unlikely(ring->tail + n > ring->effective_size)) {
972 973 974 975
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}
976

977 978 979 980 981
	if (unlikely(ring->space < n)) {
		ret = intel_wait_ring_buffer(ring, n);
		if (unlikely(ret))
			return ret;
	}
982 983

	ring->space -= n;
984
	return 0;
985
}
986

987
void intel_ring_advance(struct intel_ring_buffer *ring)
988
{
989
	ring->tail &= ring->size - 1;
990
	ring->write_tail(ring, ring->tail);
991
}
992

993
static const struct intel_ring_buffer render_ring = {
994
	.name			= "render ring",
995
	.id			= RING_RENDER,
996
	.mmio_base		= RENDER_RING_BASE,
997 998
	.size			= 32 * PAGE_SIZE,
	.init			= init_render_ring,
999
	.write_tail		= ring_write_tail,
1000 1001
	.flush			= render_ring_flush,
	.add_request		= render_ring_add_request,
1002 1003 1004
	.get_seqno		= ring_get_seqno,
	.irq_get		= render_ring_get_irq,
	.irq_put		= render_ring_put_irq,
1005
	.dispatch_execbuffer	= render_ring_dispatch_execbuffer,
1006
       .cleanup			= render_ring_cleanup,
1007
};
1008 1009 1010

/* ring buffer for bit-stream decoder */

1011
static const struct intel_ring_buffer bsd_ring = {
1012
	.name                   = "bsd ring",
1013
	.id			= RING_BSD,
1014
	.mmio_base		= BSD_RING_BASE,
1015
	.size			= 32 * PAGE_SIZE,
1016
	.init			= init_ring_common,
1017
	.write_tail		= ring_write_tail,
1018
	.flush			= bsd_ring_flush,
1019
	.add_request		= ring_add_request,
1020 1021 1022
	.get_seqno		= ring_get_seqno,
	.irq_get		= bsd_ring_get_irq,
	.irq_put		= bsd_ring_put_irq,
1023
	.dispatch_execbuffer	= ring_dispatch_execbuffer,
1024
};
1025

1026

1027
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1028
				     u32 value)
1029
{
1030
       drm_i915_private_t *dev_priv = ring->dev->dev_private;
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042

       /* Every tail move must follow the sequence below */
       I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
       I915_WRITE(GEN6_BSD_RNCID, 0x0);

       if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
                               GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
                       50))
               DRM_ERROR("timed out waiting for IDLE Indicator\n");

1043
       I915_WRITE_TAIL(ring, value);
1044 1045 1046 1047 1048
       I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
}

1049
static int gen6_ring_flush(struct intel_ring_buffer *ring,
1050
			   u32 invalidate, u32 flush)
1051
{
1052
	uint32_t cmd;
1053 1054 1055 1056 1057 1058
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1059 1060 1061 1062
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_GPU_DOMAINS)
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
	intel_ring_emit(ring, cmd);
1063 1064
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1065
	intel_ring_emit(ring, MI_NOOP);
1066 1067
	intel_ring_advance(ring);
	return 0;
1068 1069 1070
}

static int
1071
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1072
			      u32 offset, u32 len)
1073
{
1074
       int ret;
1075

1076 1077 1078 1079
       ret = intel_ring_begin(ring, 2);
       if (ret)
	       return ret;

1080
       intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
1081
       /* bit0-7 is the length on GEN6+ */
1082
       intel_ring_emit(ring, offset);
1083
       intel_ring_advance(ring);
1084

1085 1086 1087
       return 0;
}

1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
static bool
gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
{
	return gen6_ring_get_irq(ring,
				 GT_USER_INTERRUPT,
				 GEN6_RENDER_USER_INTERRUPT);
}

static void
gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
{
	return gen6_ring_put_irq(ring,
				 GT_USER_INTERRUPT,
				 GEN6_RENDER_USER_INTERRUPT);
}

1104
static bool
1105 1106
gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
{
1107 1108 1109
	return gen6_ring_get_irq(ring,
				 GT_GEN6_BSD_USER_INTERRUPT,
				 GEN6_BSD_USER_INTERRUPT);
1110 1111 1112 1113 1114
}

static void
gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
{
1115 1116 1117
	return gen6_ring_put_irq(ring,
				 GT_GEN6_BSD_USER_INTERRUPT,
				 GEN6_BSD_USER_INTERRUPT);
1118 1119
}

1120
/* ring buffer for Video Codec for Gen6+ */
1121
static const struct intel_ring_buffer gen6_bsd_ring = {
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
	.name			= "gen6 bsd ring",
	.id			= RING_BSD,
	.mmio_base		= GEN6_BSD_RING_BASE,
	.size			= 32 * PAGE_SIZE,
	.init			= init_ring_common,
	.write_tail		= gen6_bsd_ring_write_tail,
	.flush			= gen6_ring_flush,
	.add_request		= gen6_add_request,
	.get_seqno		= ring_get_seqno,
	.irq_get		= gen6_bsd_ring_get_irq,
	.irq_put		= gen6_bsd_ring_put_irq,
	.dispatch_execbuffer	= gen6_ring_dispatch_execbuffer,
1134 1135 1136 1137
};

/* Blitter support (SandyBridge+) */

1138
static bool
1139
blt_ring_get_irq(struct intel_ring_buffer *ring)
1140
{
1141 1142 1143
	return gen6_ring_get_irq(ring,
				 GT_BLT_USER_INTERRUPT,
				 GEN6_BLITTER_USER_INTERRUPT);
1144
}
1145

1146
static void
1147
blt_ring_put_irq(struct intel_ring_buffer *ring)
1148
{
1149 1150 1151
	gen6_ring_put_irq(ring,
			  GT_BLT_USER_INTERRUPT,
			  GEN6_BLITTER_USER_INTERRUPT);
1152 1153
}

Z
Zou Nan hai 已提交
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172

/* Workaround for some stepping of SNB,
 * each time when BLT engine ring tail moved,
 * the first command in the ring to be parsed
 * should be MI_BATCH_BUFFER_START
 */
#define NEED_BLT_WORKAROUND(dev) \
	(IS_GEN6(dev) && (dev->pdev->revision < 8))

static inline struct drm_i915_gem_object *
to_blt_workaround(struct intel_ring_buffer *ring)
{
	return ring->private;
}

static int blt_ring_init(struct intel_ring_buffer *ring)
{
	if (NEED_BLT_WORKAROUND(ring->dev)) {
		struct drm_i915_gem_object *obj;
1173
		u32 *ptr;
Z
Zou Nan hai 已提交
1174 1175
		int ret;

1176
		obj = i915_gem_alloc_object(ring->dev, 4096);
Z
Zou Nan hai 已提交
1177 1178 1179
		if (obj == NULL)
			return -ENOMEM;

1180
		ret = i915_gem_object_pin(obj, 4096, true);
Z
Zou Nan hai 已提交
1181 1182 1183 1184 1185 1186
		if (ret) {
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ptr = kmap(obj->pages[0]);
1187 1188
		*ptr++ = MI_BATCH_BUFFER_END;
		*ptr++ = MI_NOOP;
Z
Zou Nan hai 已提交
1189 1190
		kunmap(obj->pages[0]);

1191
		ret = i915_gem_object_set_to_gtt_domain(obj, false);
Z
Zou Nan hai 已提交
1192
		if (ret) {
1193
			i915_gem_object_unpin(obj);
Z
Zou Nan hai 已提交
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->private = obj;
	}

	return init_ring_common(ring);
}

static int blt_ring_begin(struct intel_ring_buffer *ring,
			  int num_dwords)
{
	if (ring->private) {
		int ret = intel_ring_begin(ring, num_dwords+2);
		if (ret)
			return ret;

		intel_ring_emit(ring, MI_BATCH_BUFFER_START);
		intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);

		return 0;
	} else
		return intel_ring_begin(ring, 4);
}

1220
static int blt_ring_flush(struct intel_ring_buffer *ring,
1221
			  u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1222
{
1223
	uint32_t cmd;
1224 1225 1226 1227 1228 1229
	int ret;

	ret = blt_ring_begin(ring, 4);
	if (ret)
		return ret;

1230 1231 1232 1233
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_DOMAIN_RENDER)
		cmd |= MI_INVALIDATE_TLB;
	intel_ring_emit(ring, cmd);
1234 1235
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1236
	intel_ring_emit(ring, MI_NOOP);
1237 1238
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
}

static void blt_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	i915_gem_object_unpin(ring->private);
	drm_gem_object_unreference(ring->private);
	ring->private = NULL;
}

1251 1252 1253 1254 1255
static const struct intel_ring_buffer gen6_blt_ring = {
       .name			= "blt ring",
       .id			= RING_BLT,
       .mmio_base		= BLT_RING_BASE,
       .size			= 32 * PAGE_SIZE,
Z
Zou Nan hai 已提交
1256
       .init			= blt_ring_init,
1257
       .write_tail		= ring_write_tail,
Z
Zou Nan hai 已提交
1258
       .flush			= blt_ring_flush,
1259 1260 1261 1262
       .add_request		= gen6_add_request,
       .get_seqno		= ring_get_seqno,
       .irq_get			= blt_ring_get_irq,
       .irq_put			= blt_ring_put_irq,
1263
       .dispatch_execbuffer	= gen6_ring_dispatch_execbuffer,
Z
Zou Nan hai 已提交
1264
       .cleanup			= blt_ring_cleanup,
1265 1266
};

1267 1268 1269
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1270
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1271

1272 1273 1274
	*ring = render_ring;
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1275 1276
		ring->irq_get = gen6_render_ring_get_irq;
		ring->irq_put = gen6_render_ring_put_irq;
1277 1278 1279
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
		ring->get_seqno = pc_render_get_seqno;
1280
	}
1281 1282

	if (!I915_NEED_GFX_HWS(dev)) {
1283 1284
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
		memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1285 1286
	}

1287
	return intel_init_ring_buffer(dev, ring);
1288 1289
}

1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];

	*ring = render_ring;
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
		ring->irq_get = gen6_render_ring_get_irq;
		ring->irq_put = gen6_render_ring_put_irq;
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
		ring->get_seqno = pc_render_get_seqno;
	}

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	INIT_LIST_HEAD(&ring->gpu_write_list);

	ring->size = size;
	ring->effective_size = ring->size;
	if (IS_I830(ring->dev))
		ring->effective_size -= 128;

	ring->map.offset = start;
	ring->map.size = size;
	ring->map.type = 0;
	ring->map.flags = 0;
	ring->map.mtrr = 0;

	drm_core_ioremap_wc(&ring->map, dev);
	if (ring->map.handle == NULL) {
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

	ring->virtual_start = (void __force __iomem *)ring->map.handle;
	return 0;
}

1332 1333 1334
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1335
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1336

1337
	if (IS_GEN6(dev))
1338
		*ring = gen6_bsd_ring;
1339
	else
1340
		*ring = bsd_ring;
1341

1342
	return intel_init_ring_buffer(dev, ring);
1343
}
1344 1345 1346 1347

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1348
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1349

1350
	*ring = gen6_blt_ring;
1351

1352
	return intel_init_ring_buffer(dev, ring);
1353
}