Kconfig 19.6 KB
Newer Older
1 2
if ARCH_SUNXI

3 4 5
config IDENT_STRING
	default " Allwinner Technology"

6 7 8
config PRE_CONSOLE_BUFFER
	default y

9 10 11
config SPL_GPIO_SUPPORT
	default y

12 13 14
config SPL_LIBCOMMON_SUPPORT
	default y

15 16 17
config SPL_LIBDISK_SUPPORT
	default y

18 19 20
config SPL_LIBGENERIC_SUPPORT
	default y

21 22 23
config SPL_MMC_SUPPORT
	default y

24 25 26
config SPL_POWER_SUPPORT
	default y

27 28 29
config SPL_SERIAL_SUPPORT
	default y

30 31 32 33 34 35 36 37 38 39 40
config SUNXI_HIGH_SRAM
	bool
	default n
	---help---
	Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
	with the first SRAM region being located at address 0.
	Some newer SoCs map the boot ROM at address 0 instead and move the
	SRAM to 64KB, just behind the mask ROM.
	Chips using the latter setup are supposed to select this option to
	adjust the addresses accordingly.

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
# Note only one of these may be selected at a time! But hidden choices are
# not supported by Kconfig
config SUNXI_GEN_SUN4I
	bool
	---help---
	Select this for sunxi SoCs which have resets and clocks set up
	as the original A10 (mach-sun4i).

config SUNXI_GEN_SUN6I
	bool
	---help---
	Select this for sunxi SoCs which have sun6i like periphery, like
	separate ahb reset control registers, custom pmic bus, new style
	watchdog, etc.


57 58 59 60 61
config MACH_SUNXI_H3_H5
	bool
	select SUNXI_GEN_SUN6I
	select SUPPORT_SPL

62 63
choice
	prompt "Sunxi SoC Variant"
64
	optional
65

66
config MACH_SUN4I
67 68
	bool "sun4i (Allwinner A10)"
	select CPU_V7
69
	select ARM_CORTEX_CPU_IS_UP
70
	select SUNXI_GEN_SUN4I
71 72
	select SUPPORT_SPL

73
config MACH_SUN5I
74 75
	bool "sun5i (Allwinner A13)"
	select CPU_V7
76
	select ARM_CORTEX_CPU_IS_UP
77
	select SUNXI_GEN_SUN4I
78 79
	select SUPPORT_SPL

80
config MACH_SUN6I
81 82
	bool "sun6i (Allwinner A31)"
	select CPU_V7
C
Chen-Yu Tsai 已提交
83 84
	select CPU_V7_HAS_NONSEC
	select CPU_V7_HAS_VIRT
85
	select ARCH_SUPPORT_PSCI
86
	select SUNXI_GEN_SUN6I
H
Hans de Goede 已提交
87
	select SUPPORT_SPL
C
Chen-Yu Tsai 已提交
88
	select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
89

90
config MACH_SUN7I
91 92
	bool "sun7i (Allwinner A20)"
	select CPU_V7
93 94
	select CPU_V7_HAS_NONSEC
	select CPU_V7_HAS_VIRT
95
	select ARCH_SUPPORT_PSCI
96
	select SUNXI_GEN_SUN4I
97
	select SUPPORT_SPL
98
	select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
99

H
Hans de Goede 已提交
100
config MACH_SUN8I_A23
101 102
	bool "sun8i (Allwinner A23)"
	select CPU_V7
C
Chen-Yu Tsai 已提交
103 104
	select CPU_V7_HAS_NONSEC
	select CPU_V7_HAS_VIRT
105
	select ARCH_SUPPORT_PSCI
106
	select SUNXI_GEN_SUN6I
107
	select SUPPORT_SPL
C
Chen-Yu Tsai 已提交
108
	select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
109

110 111 112
config MACH_SUN8I_A33
	bool "sun8i (Allwinner A33)"
	select CPU_V7
C
Chen-Yu Tsai 已提交
113 114
	select CPU_V7_HAS_NONSEC
	select CPU_V7_HAS_VIRT
115
	select ARCH_SUPPORT_PSCI
116 117
	select SUNXI_GEN_SUN6I
	select SUPPORT_SPL
C
Chen-Yu Tsai 已提交
118
	select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
119

120 121 122 123 124 125
config MACH_SUN8I_A83T
	bool "sun8i (Allwinner A83T)"
	select CPU_V7
	select SUNXI_GEN_SUN6I
	select SUPPORT_SPL

J
Jens Kuske 已提交
126 127 128
config MACH_SUN8I_H3
	bool "sun8i (Allwinner H3)"
	select CPU_V7
129 130
	select CPU_V7_HAS_NONSEC
	select CPU_V7_HAS_VIRT
131
	select ARCH_SUPPORT_PSCI
132
	select MACH_SUNXI_H3_H5
133
	select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
J
Jens Kuske 已提交
134

H
Hans de Goede 已提交
135 136 137
config MACH_SUN9I
	bool "sun9i (Allwinner A80)"
	select CPU_V7
138
	select SUNXI_HIGH_SRAM
H
Hans de Goede 已提交
139
	select SUNXI_GEN_SUN6I
P
Philipp Tomsich 已提交
140
	select SUPPORT_SPL
H
Hans de Goede 已提交
141

142 143 144 145
config MACH_SUN50I
	bool "sun50i (Allwinner A64)"
	select ARM64
	select SUNXI_GEN_SUN6I
146
	select SUNXI_HIGH_SRAM
A
Andre Przywara 已提交
147
	select SUPPORT_SPL
148

149 150 151 152 153 154
config MACH_SUN50I_H5
	bool "sun50i (Allwinner H5)"
	select ARM64
	select MACH_SUNXI_H3_H5
	select SUNXI_HIGH_SRAM

155
endchoice
M
Maxime Ripard 已提交
156

H
Hans de Goede 已提交
157 158 159
# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
config MACH_SUN8I
	bool
160
	default y if MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUNXI_H3_H5 || MACH_SUN8I_A83T
H
Hans de Goede 已提交
161

162 163 164 165 166 167 168 169 170
config RESERVE_ALLWINNER_BOOT0_HEADER
	bool "reserve space for Allwinner boot0 header"
	select ENABLE_ARM_SOC_BOOT0_HOOK
	---help---
	Prepend a 1536 byte (empty) header to the U-Boot image file, to be
	filled with magic values post build. The Allwinner provided boot0
	blob relies on this information to load and execute U-Boot.
	Only needed on 64-bit Allwinner boards so far when using boot0.

171 172 173 174 175 176 177 178 179 180 181 182 183 184
config ARM_BOOT_HOOK_RMR
	bool
	depends on ARM64
	default y
	select ENABLE_ARM_SOC_BOOT0_HOOK
	---help---
	Insert some ARM32 code at the very beginning of the U-Boot binary
	which uses an RMR register write to bring the core into AArch64 mode.
	The very first instruction acts as a switch, since it's carefully
	chosen to be a NOP in one mode and a branch in the other, so the
	code would only be executed if not already in AArch64.
	This allows both the SPL and the U-Boot proper to be entered in
	either mode and switch to AArch64 if needed.

185 186 187 188 189 190
config DRAM_TYPE
	int "sunxi dram type"
	depends on MACH_SUN8I_A83T
	default 3
	---help---
	Set the dram type, 3: DDR3, 7: LPDDR3
H
Hans de Goede 已提交
191

192
config DRAM_CLK
193
	int "sunxi dram clock speed"
194
	default 792 if MACH_SUN9I
195 196
	default 312 if MACH_SUN6I || MACH_SUN8I
	default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
197
	default 672 if MACH_SUN50I
198
	---help---
199 200 201
	Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
	must be a multiple of 24. For the sun9i (A80), the tested values
	(for DDR3-1600) are 312 to 792.
202

203 204 205 206 207 208 209 210 211
if MACH_SUN5I || MACH_SUN7I
config DRAM_MBUS_CLK
	int "sunxi mbus clock speed"
	default 300
	---help---
	Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.

endif

212
config DRAM_ZQ
213 214 215
	int "sunxi dram zq value"
	default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
	default 127 if MACH_SUN7I
216
	default 4145117 if MACH_SUN9I
217
	default 3881915 if MACH_SUN50I
218
	---help---
219
	Set the dram zq value.
220

221 222 223 224
config DRAM_ODT_EN
	bool "sunxi dram odt enable"
	default n if !MACH_SUN8I_A23
	default y if MACH_SUN8I_A23
A
Andre Przywara 已提交
225
	default y if MACH_SUN50I
226 227 228
	---help---
	Select this to enable dram odt (on die termination).

229 230 231 232 233 234
if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
config DRAM_EMR1
	int "sunxi dram emr1 value"
	default 0 if MACH_SUN4I
	default 4 if MACH_SUN5I || MACH_SUN7I
	---help---
235
	Set the dram controller emr1 value.
236

237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
config DRAM_TPR3
	hex "sunxi dram tpr3 value"
	default 0
	---help---
	Set the dram controller tpr3 parameter. This parameter configures
	the delay on the command lane and also phase shifts, which are
	applied for sampling incoming read data. The default value 0
	means that no phase/delay adjustments are necessary. Properly
	configuring this parameter increases reliability at high DRAM
	clock speeds.

config DRAM_DQS_GATING_DELAY
	hex "sunxi dram dqs_gating_delay value"
	default 0
	---help---
	Set the dram controller dqs_gating_delay parmeter. Each byte
	encodes the DQS gating delay for each byte lane. The delay
	granularity is 1/4 cycle. For example, the value 0x05060606
	means that the delay is 5 quarter-cycles for one lane (1.25
	cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
	The default value 0 means autodetection. The results of hardware
	autodetection are not very reliable and depend on the chip
	temperature (sometimes producing different results on cold start
	and warm reboot). But the accuracy of hardware autodetection
	is usually good enough, unless running at really high DRAM
	clocks speeds (up to 600MHz). If unsure, keep as 0.

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
choice
	prompt "sunxi dram timings"
	default DRAM_TIMINGS_VENDOR_MAGIC
	---help---
	Select the timings of the DDR3 chips.

config DRAM_TIMINGS_VENDOR_MAGIC
	bool "Magic vendor timings from Android"
	---help---
	The same DRAM timings as in the Allwinner boot0 bootloader.

config DRAM_TIMINGS_DDR3_1066F_1333H
	bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
	---help---
	Use the timings of the standard JEDEC DDR3-1066F speed bin for
	DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
	for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
	used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
	or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
	that down binning to DDR3-1066F is supported (because DDR3-1066F
	uses a bit faster timings than DDR3-1333H).

config DRAM_TIMINGS_DDR3_800E_1066G_1333J
	bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
	---help---
	Use the timings of the slowest possible JEDEC speed bin for the
	selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
	DDR3-800E, DDR3-1066G or DDR3-1333J.

endchoice

295 296
endif

297 298 299 300 301 302 303 304 305 306 307
if MACH_SUN8I_A23
config DRAM_ODT_CORRECTION
	int "sunxi dram odt correction value"
	default 0
	---help---
	Set the dram odt correction value (range -255 - 255). In allwinner
	fex files, this option is found in bits 8-15 of the u32 odt_en variable
	in the [dram] section. When bit 31 of the odt_en variable is set
	then the correction is negative. Usually the value for this is 0.
endif

308
config SYS_CLK_FREQ
309
	default 816000000 if MACH_SUN50I
310
	default 912000000 if MACH_SUN7I
311
	default 1008000000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I || MACH_SUN9I
312

M
Maxime Ripard 已提交
313
config SYS_CONFIG_NAME
314 315 316 317 318
	default "sun4i" if MACH_SUN4I
	default "sun5i" if MACH_SUN5I
	default "sun6i" if MACH_SUN6I
	default "sun7i" if MACH_SUN7I
	default "sun8i" if MACH_SUN8I
H
Hans de Goede 已提交
319
	default "sun9i" if MACH_SUN9I
320
	default "sun50i" if MACH_SUN50I
321 322 323 324 325 326 327

config SYS_BOARD
	default "sunxi"

config SYS_SOC
	default "sunxi"

328 329 330 331 332 333 334 335 336 337 338
config UART0_PORT_F
	bool "UART0 on MicroSD breakout board"
	default n
	---help---
	Repurpose the SD card slot for getting access to the UART0 serial
	console. Primarily useful only for low level u-boot debugging on
	tablets, where normal UART0 is difficult to access and requires
	device disassembly and/or soldering. As the SD card can't be used
	at the same time, the system can be only booted in the FEL mode.
	Only enable this if you really know what you are doing.

339
config OLD_SUNXI_KERNEL_COMPAT
340
	bool "Enable workarounds for booting old kernels"
341 342 343 344 345
	default n
	---help---
	Set this to enable various workarounds for old kernels, this results in
	sub-optimal settings for newer kernels, only enable if needed.

346 347
config MMC0_CD_PIN
	string "Card detect pin for mmc0"
348
	default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
	default ""
	---help---
	Set the card detect pin for mmc0, leave empty to not use cd. This
	takes a string in the format understood by sunxi_name_to_gpio, e.g.
	PH1 for pin 1 of port H.

config MMC1_CD_PIN
	string "Card detect pin for mmc1"
	default ""
	---help---
	See MMC0_CD_PIN help text.

config MMC2_CD_PIN
	string "Card detect pin for mmc2"
	default ""
	---help---
	See MMC0_CD_PIN help text.

config MMC3_CD_PIN
	string "Card detect pin for mmc3"
	default ""
	---help---
	See MMC0_CD_PIN help text.

373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391
config MMC1_PINS
	string "Pins for mmc1"
	default ""
	---help---
	Set the pins used for mmc1, when applicable. This takes a string in the
	format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.

config MMC2_PINS
	string "Pins for mmc2"
	default ""
	---help---
	See MMC1_PINS help text.

config MMC3_PINS
	string "Pins for mmc3"
	default ""
	---help---
	See MMC1_PINS help text.

392 393 394 395 396 397 398 399
config MMC_SUNXI_SLOT_EXTRA
	int "mmc extra slot number"
	default -1
	---help---
	sunxi builds always enable mmc0, some boards also have a second sdcard
	slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
	support for this.

400 401 402 403 404 405 406 407 408
config INITIAL_USB_SCAN_DELAY
	int "delay initial usb scan by x ms to allow builtin devices to init"
	default 0
	---help---
	Some boards have on board usb devices which need longer than the
	USB spec's 1 second to connect from board powerup. Set this config
	option to a non 0 value to add an extra delay before the first usb
	bus scan.

409 410 411 412 413 414 415
config USB0_VBUS_PIN
	string "Vbus enable pin for usb0 (otg)"
	default ""
	---help---
	Set the Vbus enable pin for usb0 (otg). This takes a string in the
	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.

416 417 418 419 420 421 422
config USB0_VBUS_DET
	string "Vbus detect pin for usb0 (otg)"
	default ""
	---help---
	Set the Vbus detect pin for usb0 (otg). This takes a string in the
	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.

423 424 425 426 427 428 429
config USB0_ID_DET
	string "ID detect pin for usb0 (otg)"
	default ""
	---help---
	Set the ID detect pin for usb0 (otg). This takes a string in the
	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.

430 431 432
config USB1_VBUS_PIN
	string "Vbus enable pin for usb1 (ehci0)"
	default "PH6" if MACH_SUN4I || MACH_SUN7I
433
	default "PH27" if MACH_SUN6I
434 435 436 437 438 439 440 441
	---help---
	Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
	a string in the format understood by sunxi_name_to_gpio, e.g.
	PH1 for pin 1 of port H.

config USB2_VBUS_PIN
	string "Vbus enable pin for usb2 (ehci1)"
	default "PH3" if MACH_SUN4I || MACH_SUN7I
442
	default "PH24" if MACH_SUN6I
443 444 445
	---help---
	See USB1_VBUS_PIN help text.

446 447 448 449 450 451
config USB3_VBUS_PIN
	string "Vbus enable pin for usb3 (ehci2)"
	default ""
	---help---
	See USB1_VBUS_PIN help text.

452 453 454 455
config I2C0_ENABLE
	bool "Enable I2C/TWI controller 0"
	default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
	default n if MACH_SUN6I || MACH_SUN8I
456
	select CMD_I2C
457 458 459 460 461 462 463 464 465
	---help---
	This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
	its clock and setting up the bus. This is especially useful on devices
	with slaves connected to the bus or with pins exposed through e.g. an
	expansion port/header.

config I2C1_ENABLE
	bool "Enable I2C/TWI controller 1"
	default n
466
	select CMD_I2C
467 468 469 470 471 472
	---help---
	See I2C0_ENABLE help text.

config I2C2_ENABLE
	bool "Enable I2C/TWI controller 2"
	default n
473
	select CMD_I2C
474 475 476 477 478 479 480
	---help---
	See I2C0_ENABLE help text.

if MACH_SUN6I || MACH_SUN7I
config I2C3_ENABLE
	bool "Enable I2C/TWI controller 3"
	default n
481
	select CMD_I2C
482 483 484 485
	---help---
	See I2C0_ENABLE help text.
endif

486
if SUNXI_GEN_SUN6I
487 488
config R_I2C_ENABLE
	bool "Enable the PRCM I2C/TWI controller"
489 490
	# This is used for the pmic on H3
	default y if SY8106A_POWER
491
	select CMD_I2C
492 493
	---help---
	Set this to y to enable the I2C controller which is part of the PRCM.
494
endif
495

496 497 498 499
if MACH_SUN7I
config I2C4_ENABLE
	bool "Enable I2C/TWI controller 4"
	default n
500
	select CMD_I2C
501 502 503 504
	---help---
	See I2C0_ENABLE help text.
endif

505
config AXP_GPIO
506
	bool "Enable support for gpio-s on axp PMICs"
507 508 509 510
	default n
	---help---
	Say Y here to enable support for the gpio pins of the axp PMIC ICs.

511
config VIDEO
512
	bool "Enable graphical uboot console on HDMI, LCD or VGA"
513
	depends on !MACH_SUN8I_A83T && !MACH_SUNXI_H3_H5 && !MACH_SUN9I && !MACH_SUN50I
514 515
	default y
	---help---
516 517 518 519
	Say Y here to add support for using a cfb console on the HDMI, LCD
	or VGA output found on most sunxi devices. See doc/README.video for
	info on how to select the video output and mode.

520
config VIDEO_HDMI
521
	bool "HDMI output support"
522 523 524 525 526
	depends on VIDEO && !MACH_SUN8I
	default y
	---help---
	Say Y here to add support for outputting video over HDMI.

527
config VIDEO_VGA
528
	bool "VGA output support"
529 530 531 532 533
	depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
	default n
	---help---
	Say Y here to add support for outputting video over VGA.

534
config VIDEO_VGA_VIA_LCD
535
	bool "VGA via LCD controller support"
536
	depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
537 538 539 540 541 542
	default n
	---help---
	Say Y here to add support for external DACs connected to the parallel
	LCD interface driving a VGA connector, such as found on the
	Olimex A13 boards.

543
config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
544
	bool "Force sync active high for VGA via LCD controller support"
545 546 547 548 549 550 551 552
	depends on VIDEO_VGA_VIA_LCD
	default n
	---help---
	Say Y here if you've a board which uses opendrain drivers for the vga
	hsync and vsync signals. Opendrain drivers cannot generate steep enough
	positive edges for a stable video output, so on boards with opendrain
	drivers the sync signals must always be active high.

553 554 555 556 557 558 559 560
config VIDEO_VGA_EXTERNAL_DAC_EN
	string "LCD panel power enable pin"
	depends on VIDEO_VGA_VIA_LCD
	default ""
	---help---
	Set the enable pin for the external VGA DAC. This takes a string in the
	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.

561
config VIDEO_COMPOSITE
562
	bool "Composite video output support"
563 564 565 566 567
	depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
	default n
	---help---
	Say Y here to add support for outputting composite video.

568 569 570 571 572 573 574 575
config VIDEO_LCD_MODE
	string "LCD panel timing details"
	depends on VIDEO
	default ""
	---help---
	LCD panel timing details string, leave empty if there is no LCD panel.
	This is in drivers/video/videomodes.c: video_get_params() format, e.g.
	x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
576
	Also see: http://linux-sunxi.org/LCD
577

578 579 580 581 582 583 584
config VIDEO_LCD_DCLK_PHASE
	int "LCD panel display clock phase"
	depends on VIDEO
	default 1
	---help---
	Select LCD panel display clock phase shift, range 0-3.

585 586 587 588 589 590 591 592
config VIDEO_LCD_POWER
	string "LCD panel power enable pin"
	depends on VIDEO
	default ""
	---help---
	Set the power enable pin for the LCD panel. This takes a string in the
	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.

593 594 595 596 597 598 599 600
config VIDEO_LCD_RESET
	string "LCD panel reset pin"
	depends on VIDEO
	default ""
	---help---
	Set the reset pin for the LCD panel. This takes a string in the format
	understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.

601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
config VIDEO_LCD_BL_EN
	string "LCD panel backlight enable pin"
	depends on VIDEO
	default ""
	---help---
	Set the backlight enable pin for the LCD panel. This takes a string in the
	the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
	port H.

config VIDEO_LCD_BL_PWM
	string "LCD panel backlight pwm pin"
	depends on VIDEO
	default ""
	---help---
	Set the backlight pwm pin for the LCD panel. This takes a string in the
	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
617

618 619 620 621 622 623 624
config VIDEO_LCD_BL_PWM_ACTIVE_LOW
	bool "LCD panel backlight pwm is inverted"
	depends on VIDEO
	default y
	---help---
	Set this if the backlight pwm output is active low.

625 626 627
config VIDEO_LCD_PANEL_I2C
	bool "LCD panel needs to be configured via i2c"
	depends on VIDEO
628
	default n
629
	select CMD_I2C
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
	---help---
	Say y here if the LCD panel needs to be configured via i2c. This
	will add a bitbang i2c controller using gpios to talk to the LCD.

config VIDEO_LCD_PANEL_I2C_SDA
	string "LCD panel i2c interface SDA pin"
	depends on VIDEO_LCD_PANEL_I2C
	default "PG12"
	---help---
	Set the SDA pin for the LCD i2c interface. This takes a string in the
	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.

config VIDEO_LCD_PANEL_I2C_SCL
	string "LCD panel i2c interface SCL pin"
	depends on VIDEO_LCD_PANEL_I2C
	default "PG10"
	---help---
	Set the SCL pin for the LCD i2c interface. This takes a string in the
	format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.

H
Hans de Goede 已提交
650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673

# Note only one of these may be selected at a time! But hidden choices are
# not supported by Kconfig
config VIDEO_LCD_IF_PARALLEL
	bool

config VIDEO_LCD_IF_LVDS
	bool


choice
	prompt "LCD panel support"
	depends on VIDEO
	---help---
	Select which type of LCD panel to support.

config VIDEO_LCD_PANEL_PARALLEL
	bool "Generic parallel interface LCD panel"
	select VIDEO_LCD_IF_PARALLEL

config VIDEO_LCD_PANEL_LVDS
	bool "Generic lvds interface LCD panel"
	select VIDEO_LCD_IF_LVDS

674 675 676 677 678
config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
	bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
	select VIDEO_LCD_SSD2828
	select VIDEO_LCD_IF_PARALLEL
	---help---
679 680 681 682 683 684 685 686 687 688
	7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0

config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
	bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
	select VIDEO_LCD_ANX9804
	select VIDEO_LCD_IF_PARALLEL
	select VIDEO_LCD_PANEL_I2C
	---help---
	Select this for eDP LCD panels with 4 lanes running at 1.62G,
	connected via an ANX9804 bridge chip.
689

690 691 692 693 694 695 696
config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
	bool "Hitachi tx18d42vm LCD panel"
	select VIDEO_LCD_HITACHI_TX18D42VM
	select VIDEO_LCD_IF_LVDS
	---help---
	7.85" 1024x768 Hitachi tx18d42vm LCD panel support

697 698 699 700 701 702 703 704
config VIDEO_LCD_TL059WV5C0
	bool "tl059wv5c0 LCD panel"
	select VIDEO_LCD_PANEL_I2C
	select VIDEO_LCD_IF_PARALLEL
	---help---
	6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
	Aigo M60/M608/M606 tablets.

H
Hans de Goede 已提交
705 706 707
endchoice


708 709 710 711 712 713
config GMAC_TX_DELAY
	int "GMAC Transmit Clock Delay Chain"
	default 0
	---help---
	Set the GMAC Transmit Clock Delay Chain value.

H
Hans de Goede 已提交
714
config SPL_STACK_R_ADDR
715
	default 0x4fe00000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN7I || MACH_SUN8I || MACH_SUN50I
H
Hans de Goede 已提交
716 717
	default 0x2fe00000 if MACH_SUN9I

718
endif