fsl_esdhc.c 26.2 KB
Newer Older
1
/*
2
 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
3 4 5 6 7 8
 * Andy Fleming
 *
 * Based vaguely on the pxa mmc code:
 * (C) Copyright 2003
 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
 *
9
 * SPDX-License-Identifier:	GPL-2.0+
10 11 12 13 14
 */

#include <config.h>
#include <common.h>
#include <command.h>
15
#include <errno.h>
16
#include <hwconfig.h>
17 18 19 20
#include <mmc.h>
#include <part.h>
#include <malloc.h>
#include <fsl_esdhc.h>
21
#include <fdt_support.h>
22
#include <asm/io.h>
P
Peng Fan 已提交
23 24
#include <dm.h>
#include <asm-generic/gpio.h>
25 26 27

DECLARE_GLOBAL_DATA_PTR;

28 29 30 31 32 33 34
#define SDHCI_IRQ_EN_BITS		(IRQSTATEN_CC | IRQSTATEN_TC | \
				IRQSTATEN_CINT | \
				IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
				IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
				IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
				IRQSTATEN_DINT)

35
struct fsl_esdhc {
36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
	uint    dsaddr;		/* SDMA system address register */
	uint    blkattr;	/* Block attributes register */
	uint    cmdarg;		/* Command argument register */
	uint    xfertyp;	/* Transfer type register */
	uint    cmdrsp0;	/* Command response 0 register */
	uint    cmdrsp1;	/* Command response 1 register */
	uint    cmdrsp2;	/* Command response 2 register */
	uint    cmdrsp3;	/* Command response 3 register */
	uint    datport;	/* Buffer data port register */
	uint    prsstat;	/* Present state register */
	uint    proctl;		/* Protocol control register */
	uint    sysctl;		/* System Control Register */
	uint    irqstat;	/* Interrupt status register */
	uint    irqstaten;	/* Interrupt status enable register */
	uint    irqsigen;	/* Interrupt signal enable register */
	uint    autoc12err;	/* Auto CMD error status register */
	uint    hostcapblt;	/* Host controller capabilities register */
	uint    wml;		/* Watermark level register */
	uint    mixctrl;	/* For USDHC */
	char    reserved1[4];	/* reserved */
	uint    fevt;		/* Force event register */
	uint    admaes;		/* ADMA error status register */
	uint    adsaddr;	/* ADMA system address register */
59 60 61 62 63 64 65 66 67
	char    reserved2[4];
	uint    dllctrl;
	uint    dllstat;
	uint    clktunectrlstatus;
	char    reserved3[84];
	uint    vendorspec;
	uint    mmcboot;
	uint    vendorspec2;
	char	reserved4[48];
68 69
	uint    hostver;	/* Host controller version register */
	char    reserved5[4];	/* reserved */
70
	uint    dmaerraddr;	/* DMA error address register */
71
	char    reserved6[4];	/* reserved */
72 73
	uint    dmaerrattr;	/* DMA error attribute register */
	char    reserved7[4];	/* reserved */
74
	uint    hostcapblt2;	/* Host controller capabilities register 2 */
75
	char    reserved8[8];	/* reserved */
76
	uint    tcr;		/* Tuning control register */
77
	char    reserved9[28];	/* reserved */
78
	uint    sddirctl;	/* SD direction control register */
79
	char    reserved10[712];/* reserved */
80
	uint    scr;		/* eSDHC control register */
81 82
};

P
Peng Fan 已提交
83 84 85 86 87 88 89 90 91 92 93
/**
 * struct fsl_esdhc_priv
 *
 * @esdhc_regs: registers of the sdhc controller
 * @sdhc_clk: Current clk of the sdhc controller
 * @bus_width: bus width, 1bit, 4bit or 8bit
 * @cfg: mmc config
 * @mmc: mmc
 * Following is used when Driver Model is enabled for MMC
 * @dev: pointer for the device
 * @non_removable: 0: removable; 1: non-removable
P
Peng Fan 已提交
94
 * @wp_enable: 1: enable checking wp; 0: no check
P
Peng Fan 已提交
95
 * @cd_gpio: gpio for card detection
P
Peng Fan 已提交
96
 * @wp_gpio: gpio for write protection
P
Peng Fan 已提交
97 98 99 100 101 102 103 104 105
 */
struct fsl_esdhc_priv {
	struct fsl_esdhc *esdhc_regs;
	unsigned int sdhc_clk;
	unsigned int bus_width;
	struct mmc_config cfg;
	struct mmc *mmc;
	struct udevice *dev;
	int non_removable;
P
Peng Fan 已提交
106
	int wp_enable;
107
#ifdef CONFIG_DM_GPIO
P
Peng Fan 已提交
108
	struct gpio_desc cd_gpio;
P
Peng Fan 已提交
109
	struct gpio_desc wp_gpio;
110
#endif
P
Peng Fan 已提交
111 112
};

113
/* Return the XFERTYP flags for a given command and data packet */
114
static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
115 116 117 118
{
	uint xfertyp = 0;

	if (data) {
119 120 121 122
		xfertyp |= XFERTYP_DPSEL;
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
		xfertyp |= XFERTYP_DMAEN;
#endif
123 124 125
		if (data->blocks > 1) {
			xfertyp |= XFERTYP_MSBSEL;
			xfertyp |= XFERTYP_BCEN;
126 127 128
#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
			xfertyp |= XFERTYP_AC12EN;
#endif
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
		}

		if (data->flags & MMC_DATA_READ)
			xfertyp |= XFERTYP_DTDSEL;
	}

	if (cmd->resp_type & MMC_RSP_CRC)
		xfertyp |= XFERTYP_CCCEN;
	if (cmd->resp_type & MMC_RSP_OPCODE)
		xfertyp |= XFERTYP_CICEN;
	if (cmd->resp_type & MMC_RSP_136)
		xfertyp |= XFERTYP_RSPTYP_136;
	else if (cmd->resp_type & MMC_RSP_BUSY)
		xfertyp |= XFERTYP_RSPTYP_48_BUSY;
	else if (cmd->resp_type & MMC_RSP_PRESENT)
		xfertyp |= XFERTYP_RSPTYP_48;

146 147
	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
		xfertyp |= XFERTYP_CMDTYP_ABORT;
148

149 150 151
	return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
}

152 153 154 155
#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
/*
 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
 */
156
static void
157 158
esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
{
P
Peng Fan 已提交
159 160
	struct fsl_esdhc_priv *priv = mmc->priv;
	struct fsl_esdhc *regs = priv->esdhc_regs;
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
	uint blocks;
	char *buffer;
	uint databuf;
	uint size;
	uint irqstat;
	uint timeout;

	if (data->flags & MMC_DATA_READ) {
		blocks = data->blocks;
		buffer = data->dest;
		while (blocks) {
			timeout = PIO_TIMEOUT;
			size = data->blocksize;
			irqstat = esdhc_read32(&regs->irqstat);
			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
				&& --timeout);
			if (timeout <= 0) {
				printf("\nData Read Failed in PIO Mode.");
179
				return;
180 181 182 183 184 185 186 187 188 189 190 191 192
			}
			while (size && (!(irqstat & IRQSTAT_TC))) {
				udelay(100); /* Wait before last byte transfer complete */
				irqstat = esdhc_read32(&regs->irqstat);
				databuf = in_le32(&regs->datport);
				*((uint *)buffer) = databuf;
				buffer += 4;
				size -= 4;
			}
			blocks--;
		}
	} else {
		blocks = data->blocks;
193
		buffer = (char *)data->src;
194 195 196 197 198 199 200 201
		while (blocks) {
			timeout = PIO_TIMEOUT;
			size = data->blocksize;
			irqstat = esdhc_read32(&regs->irqstat);
			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
				&& --timeout);
			if (timeout <= 0) {
				printf("\nData Write Failed in PIO Mode.");
202
				return;
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
			}
			while (size && (!(irqstat & IRQSTAT_TC))) {
				udelay(100); /* Wait before last byte transfer complete */
				databuf = *((uint *)buffer);
				buffer += 4;
				size -= 4;
				irqstat = esdhc_read32(&regs->irqstat);
				out_le32(&regs->datport, databuf);
			}
			blocks--;
		}
	}
}
#endif

218 219 220
static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
{
	int timeout;
P
Peng Fan 已提交
221 222
	struct fsl_esdhc_priv *priv = mmc->priv;
	struct fsl_esdhc *regs = priv->esdhc_regs;
223
#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
224 225
	dma_addr_t addr;
#endif
226
	uint wml_value;
227 228 229 230

	wml_value = data->blocksize/4;

	if (data->flags & MMC_DATA_READ) {
231 232
		if (wml_value > WML_RD_WML_MAX)
			wml_value = WML_RD_WML_MAX_VAL;
233

234
		esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
235
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
236
#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
237 238 239 240 241 242
		addr = virt_to_phys((void *)(data->dest));
		if (upper_32_bits(addr))
			printf("Error found for upper 32 bits\n");
		else
			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
#else
243
		esdhc_write32(&regs->dsaddr, (u32)data->dest);
244
#endif
245
#endif
246
	} else {
247
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
248 249 250
		flush_dcache_range((ulong)data->src,
				   (ulong)data->src+data->blocks
					 *data->blocksize);
251
#endif
252 253
		if (wml_value > WML_WR_WML_MAX)
			wml_value = WML_WR_WML_MAX_VAL;
P
Peng Fan 已提交
254 255 256 257
		if (priv->wp_enable) {
			if ((esdhc_read32(&regs->prsstat) &
			    PRSSTAT_WPSPL) == 0) {
				printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
258
				return -ETIMEDOUT;
P
Peng Fan 已提交
259
			}
260
		}
261 262 263

		esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
					wml_value << 16);
264
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
265
#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
266 267 268 269 270 271
		addr = virt_to_phys((void *)(data->src));
		if (upper_32_bits(addr))
			printf("Error found for upper 32 bits\n");
		else
			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
#else
272
		esdhc_write32(&regs->dsaddr, (u32)data->src);
273
#endif
274
#endif
275 276
	}

277
	esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
278 279

	/* Calculate the timeout period for data transactions */
280 281 282 283 284
	/*
	 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
	 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
	 *  So, Number of SD Clock cycles for 0.25sec should be minimum
	 *		(SD Clock/sec * 0.25 sec) SD Clock cycles
285
	 *		= (mmc->clock * 1/4) SD Clock cycles
286
	 * As 1) >=  2)
287
	 * => (2^(timeout+13)) >= mmc->clock * 1/4
288
	 * Taking log2 both the sides
289
	 * => timeout + 13 >= log2(mmc->clock/4)
290
	 * Rounding up to next power of 2
291 292
	 * => timeout + 13 = log2(mmc->clock/4) + 1
	 * => timeout + 13 = fls(mmc->clock/4)
293 294 295 296 297 298 299
	 *
	 * However, the MMC spec "It is strongly recommended for hosts to
	 * implement more than 500ms timeout value even if the card
	 * indicates the 250ms maximum busy length."  Even the previous
	 * value of 300ms is known to be insufficient for some cards.
	 * So, we use
	 * => timeout + 13 = fls(mmc->clock/2)
300
	 */
301
	timeout = fls(mmc->clock/2);
302 303 304 305 306 307 308 309
	timeout -= 13;

	if (timeout > 14)
		timeout = 14;

	if (timeout < 0)
		timeout = 0;

310 311 312 313 314
#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
	if ((timeout == 4) || (timeout == 8) || (timeout == 12))
		timeout++;
#endif

315 316 317
#ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
	timeout = 0xE;
#endif
318
	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
319 320 321 322

	return 0;
}

323 324 325
static void check_and_invalidate_dcache_range
	(struct mmc_cmd *cmd,
	 struct mmc_data *data) {
326
	unsigned start = 0;
327
	unsigned end = 0;
328 329
	unsigned size = roundup(ARCH_DMA_MINALIGN,
				data->blocks*data->blocksize);
330
#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
331 332 333 334 335 336 337
	dma_addr_t addr;

	addr = virt_to_phys((void *)(data->dest));
	if (upper_32_bits(addr))
		printf("Error found for upper 32 bits\n");
	else
		start = lower_32_bits(addr);
338 339
#else
	start = (unsigned)data->dest;
340
#endif
341
	end = start + size;
342 343
	invalidate_dcache_range(start, end);
}
344

345 346 347 348 349 350 351
/*
 * Sends a command out on the bus.  Takes the mmc pointer,
 * a command pointer, and an optional data pointer.
 */
static int
esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
{
352
	int	err = 0;
353 354
	uint	xfertyp;
	uint	irqstat;
P
Peng Fan 已提交
355 356
	struct fsl_esdhc_priv *priv = mmc->priv;
	struct fsl_esdhc *regs = priv->esdhc_regs;
357

358 359 360 361 362
#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
		return 0;
#endif

363
	esdhc_write32(&regs->irqstat, -1);
364 365 366 367

	sync();

	/* Wait for the bus to be idle */
368 369 370
	while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
			(esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
		;
371

372 373
	while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
		;
374 375 376 377 378 379 380 381 382 383 384 385 386

	/* Wait at least 8 SD clock cycles before the next command */
	/*
	 * Note: This is way more than 8 cycles, but 1ms seems to
	 * resolve timing issues with some cards
	 */
	udelay(1000);

	/* Set up for a data transfer if we have one */
	if (data) {
		err = esdhc_setup_data(mmc, data);
		if(err)
			return err;
387 388 389

		if (data->flags & MMC_DATA_READ)
			check_and_invalidate_dcache_range(cmd, data);
390 391 392 393 394
	}

	/* Figure out the transfer arguments */
	xfertyp = esdhc_xfertyp(cmd, data);

395 396 397
	/* Mask all irqs */
	esdhc_write32(&regs->irqsigen, 0);

398
	/* Send the command */
399
	esdhc_write32(&regs->cmdarg, cmd->cmdarg);
400 401
#if defined(CONFIG_FSL_USDHC)
	esdhc_write32(&regs->mixctrl,
402 403
	(esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
			| (mmc->ddr_mode ? XFERTYP_DDREN : 0));
404 405
	esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
#else
406
	esdhc_write32(&regs->xfertyp, xfertyp);
407
#endif
408

409
	/* Wait for the command to complete */
410
	while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
411
		;
412

413
	irqstat = esdhc_read32(&regs->irqstat);
414

415
	if (irqstat & CMD_ERR) {
416
		err = -ECOMM;
417
		goto out;
418 419
	}

420
	if (irqstat & IRQSTAT_CTOE) {
421
		err = -ETIMEDOUT;
422 423
		goto out;
	}
424

425 426 427 428 429 430 431 432 433
	/* Switch voltage to 1.8V if CMD11 succeeded */
	if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
		esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);

		printf("Run CMD11 1.8V switch\n");
		/* Sleep for 5 ms - max time for card to switch to 1.8V */
		udelay(5000);
	}

434 435
	/* Workaround for ESDHC errata ENGcm03648 */
	if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
436
		int timeout = 6000;
437

438
		/* Poll on DATA0 line for cmd with busy signal for 600 ms */
439 440 441 442 443 444 445 446
		while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
					PRSSTAT_DAT0)) {
			udelay(100);
			timeout--;
		}

		if (timeout <= 0) {
			printf("Timeout waiting for DAT0 to go high!\n");
447
			err = -ETIMEDOUT;
448
			goto out;
449 450 451
		}
	}

452 453 454 455
	/* Copy the response to the response buffer */
	if (cmd->resp_type & MMC_RSP_136) {
		u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;

456 457 458 459
		cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
		cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
		cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
		cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
R
Rabin Vincent 已提交
460 461 462 463
		cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
		cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
		cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
		cmd->response[3] = (cmdrsp0 << 8);
464
	} else
465
		cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
466 467 468

	/* Wait until all of the blocks are transferred */
	if (data) {
469 470 471
#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
		esdhc_pio_read_write(mmc, data);
#else
472
		do {
473
			irqstat = esdhc_read32(&regs->irqstat);
474

475
			if (irqstat & IRQSTAT_DTOE) {
476
				err = -ETIMEDOUT;
477 478
				goto out;
			}
479

480
			if (irqstat & DATA_ERR) {
481
				err = -ECOMM;
482 483
				goto out;
			}
484
		} while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
485

486 487 488 489 490
		/*
		 * Need invalidate the dcache here again to avoid any
		 * cache-fill during the DMA operations such as the
		 * speculative pre-fetching etc.
		 */
491 492
		if (data->flags & MMC_DATA_READ)
			check_and_invalidate_dcache_range(cmd, data);
493
#endif
494 495
	}

496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
out:
	/* Reset CMD and DATA portions on error */
	if (err) {
		esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
			      SYSCTL_RSTC);
		while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
			;

		if (data) {
			esdhc_write32(&regs->sysctl,
				      esdhc_read32(&regs->sysctl) |
				      SYSCTL_RSTD);
			while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
				;
		}
511 512 513 514

		/* If this was CMD11, then notify that power cycle is needed */
		if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
			printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
515 516
	}

517
	esdhc_write32(&regs->irqstat, -1);
518

519
	return err;
520 521
}

522
static void set_sysctl(struct mmc *mmc, uint clock)
523 524
{
	int div, pre_div;
P
Peng Fan 已提交
525 526 527
	struct fsl_esdhc_priv *priv = mmc->priv;
	struct fsl_esdhc *regs = priv->esdhc_regs;
	int sdhc_clk = priv->sdhc_clk;
528 529
	uint clk;

530 531
	if (clock < mmc->cfg->f_min)
		clock = mmc->cfg->f_min;
532

533 534 535 536 537 538 539 540 541 542 543
	if (sdhc_clk / 16 > clock) {
		for (pre_div = 2; pre_div < 256; pre_div *= 2)
			if ((sdhc_clk / pre_div) <= (clock * 16))
				break;
	} else
		pre_div = 2;

	for (div = 1; div <= 16; div++)
		if ((sdhc_clk / (div * pre_div)) <= clock)
			break;

544
	pre_div >>= mmc->ddr_mode ? 2 : 1;
545 546 547 548
	div -= 1;

	clk = (pre_div << 8) | (div << 4);

549
#ifdef CONFIG_FSL_USDHC
550
	esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
551
#else
552
	esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
553
#endif
554 555

	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
556 557 558

	udelay(10000);

559
#ifdef CONFIG_FSL_USDHC
560
	esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN);
561 562 563
#else
	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
#endif
564

565 566
}

567 568 569
#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
static void esdhc_clock_control(struct mmc *mmc, bool enable)
{
P
Peng Fan 已提交
570 571
	struct fsl_esdhc_priv *priv = mmc->priv;
	struct fsl_esdhc *regs = priv->esdhc_regs;
572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
	u32 value;
	u32 time_out;

	value = esdhc_read32(&regs->sysctl);

	if (enable)
		value |= SYSCTL_CKEN;
	else
		value &= ~SYSCTL_CKEN;

	esdhc_write32(&regs->sysctl, value);

	time_out = 20;
	value = PRSSTAT_SDSTB;
	while (!(esdhc_read32(&regs->prsstat) & value)) {
		if (time_out == 0) {
			printf("fsl_esdhc: Internal clock never stabilised.\n");
			break;
		}
		time_out--;
		mdelay(1);
	}
}
#endif

597
static int esdhc_set_ios(struct mmc *mmc)
598
{
P
Peng Fan 已提交
599 600
	struct fsl_esdhc_priv *priv = mmc->priv;
	struct fsl_esdhc *regs = priv->esdhc_regs;
601

602 603 604 605 606 607
#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
	/* Select to use peripheral clock */
	esdhc_clock_control(mmc, false);
	esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
	esdhc_clock_control(mmc, true);
#endif
608 609 610 611
	/* Set the clock speed */
	set_sysctl(mmc, mmc->clock);

	/* Set the bus width */
612
	esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
613 614

	if (mmc->bus_width == 4)
615
		esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
616
	else if (mmc->bus_width == 8)
617 618
		esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);

619
	return 0;
620 621 622 623
}

static int esdhc_init(struct mmc *mmc)
{
P
Peng Fan 已提交
624 625
	struct fsl_esdhc_priv *priv = mmc->priv;
	struct fsl_esdhc *regs = priv->esdhc_regs;
626 627
	int timeout = 1000;

628
	/* Reset the entire host controller */
629
	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
630 631 632 633

	/* Wait until the controller is available */
	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
		udelay(1000);
634

635 636 637 638 639 640 641 642 643 644 645 646 647 648
#if defined(CONFIG_FSL_USDHC)
	/* RSTA doesn't reset MMC_BOOT register, so manually reset it */
	esdhc_write32(&regs->mmcboot, 0x0);
	/* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */
	esdhc_write32(&regs->mixctrl, 0x0);
	esdhc_write32(&regs->clktunectrlstatus, 0x0);

	/* Put VEND_SPEC to default value */
	esdhc_write32(&regs->vendorspec, VENDORSPEC_INIT);

	/* Disable DLL_CTRL delay line */
	esdhc_write32(&regs->dllctrl, 0x0);
#endif

649
#ifndef ARCH_MXC
650
	/* Enable cache snooping */
651 652
	esdhc_write32(&regs->scr, 0x00000040);
#endif
653

654
#ifndef CONFIG_FSL_USDHC
655
	esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
656 657
#else
	esdhc_setbits32(&regs->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN);
658
#endif
659 660

	/* Set the initial clock speed */
661
	mmc_set_clock(mmc, 400000);
662 663

	/* Disable the BRR and BWR bits in IRQSTAT */
664
	esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
665 666

	/* Put the PROCTL reg back to the default */
667
	esdhc_write32(&regs->proctl, PROCTL_INIT);
668

669 670
	/* Set timout to the maximum value */
	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
671

672 673 674 675
#ifdef CONFIG_SYS_FSL_ESDHC_FORCE_VSELECT
	esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
#endif

676 677
	return 0;
}
678

679 680
static int esdhc_getcd(struct mmc *mmc)
{
P
Peng Fan 已提交
681 682
	struct fsl_esdhc_priv *priv = mmc->priv;
	struct fsl_esdhc *regs = priv->esdhc_regs;
683 684
	int timeout = 1000;

685 686 687 688
#ifdef CONFIG_ESDHC_DETECT_QUIRK
	if (CONFIG_ESDHC_DETECT_QUIRK)
		return 1;
#endif
P
Peng Fan 已提交
689 690 691 692

#ifdef CONFIG_DM_MMC
	if (priv->non_removable)
		return 1;
693
#ifdef CONFIG_DM_GPIO
P
Peng Fan 已提交
694 695
	if (dm_gpio_is_valid(&priv->cd_gpio))
		return dm_gpio_get_value(&priv->cd_gpio);
696
#endif
P
Peng Fan 已提交
697 698
#endif

699 700
	while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
		udelay(1000);
701

702
	return timeout > 0;
703 704
}

705 706 707 708 709
static void esdhc_reset(struct fsl_esdhc *regs)
{
	unsigned long timeout = 100; /* wait max 100 ms */

	/* reset the controller */
710
	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
711 712 713 714 715 716 717 718

	/* hardware clears the bit when it is done */
	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
		udelay(1000);
	if (!timeout)
		printf("MMC/SD: Reset never completed.\n");
}

719 720 721 722 723 724 725
static const struct mmc_ops esdhc_ops = {
	.send_cmd	= esdhc_send_cmd,
	.set_ios	= esdhc_set_ios,
	.init		= esdhc_init,
	.getcd		= esdhc_getcd,
};

P
Peng Fan 已提交
726 727 728 729 730 731 732 733 734
static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg,
				 struct fsl_esdhc_priv *priv)
{
	if (!cfg || !priv)
		return -EINVAL;

	priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
	priv->bus_width = cfg->max_bus_width;
	priv->sdhc_clk = cfg->sdhc_clk;
P
Peng Fan 已提交
735
	priv->wp_enable  = cfg->wp_enable;
P
Peng Fan 已提交
736 737 738 739 740

	return 0;
};

static int fsl_esdhc_init(struct fsl_esdhc_priv *priv)
741
{
742
	struct fsl_esdhc *regs;
743
	struct mmc *mmc;
744
	u32 caps, voltage_caps;
745

P
Peng Fan 已提交
746 747
	if (!priv)
		return -EINVAL;
748

P
Peng Fan 已提交
749
	regs = priv->esdhc_regs;
750

751 752 753
	/* First reset the eSDHC controller */
	esdhc_reset(regs);

754
#ifndef CONFIG_FSL_USDHC
755 756
	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
				| SYSCTL_IPGEN | SYSCTL_CKEN);
757 758 759
#else
	esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
			VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN);
760
#endif
761

762
	writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
P
Peng Fan 已提交
763
	memset(&priv->cfg, 0, sizeof(priv->cfg));
764

765
	voltage_caps = 0;
766
	caps = esdhc_read32(&regs->hostcapblt);
767 768 769 770 771

#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
	caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
			ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
#endif
772 773 774 775 776 777

/* T4240 host controller capabilities register should have VS33 bit */
#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
	caps = caps | ESDHC_HOSTCAPBLT_VS33;
#endif

778
	if (caps & ESDHC_HOSTCAPBLT_VS18)
779
		voltage_caps |= MMC_VDD_165_195;
780
	if (caps & ESDHC_HOSTCAPBLT_VS30)
781
		voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
782
	if (caps & ESDHC_HOSTCAPBLT_VS33)
783 784
		voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;

P
Peng Fan 已提交
785 786
	priv->cfg.name = "FSL_SDHC";
	priv->cfg.ops = &esdhc_ops;
787
#ifdef CONFIG_SYS_SD_VOLTAGE
P
Peng Fan 已提交
788
	priv->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
789
#else
P
Peng Fan 已提交
790
	priv->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
791
#endif
P
Peng Fan 已提交
792
	if ((priv->cfg.voltages & voltage_caps) == 0) {
793 794 795
		printf("voltage not supported by controller\n");
		return -1;
	}
796

P
Peng Fan 已提交
797 798 799 800 801 802
	if (priv->bus_width == 8)
		priv->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
	else if (priv->bus_width == 4)
		priv->cfg.host_caps = MMC_MODE_4BIT;

	priv->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
803
#ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
P
Peng Fan 已提交
804
	priv->cfg.host_caps |= MMC_MODE_DDR_52MHz;
805
#endif
806

P
Peng Fan 已提交
807 808 809 810 811
	if (priv->bus_width > 0) {
		if (priv->bus_width < 8)
			priv->cfg.host_caps &= ~MMC_MODE_8BIT;
		if (priv->bus_width < 4)
			priv->cfg.host_caps &= ~MMC_MODE_4BIT;
812 813
	}

814
	if (caps & ESDHC_HOSTCAPBLT_HSS)
P
Peng Fan 已提交
815
		priv->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
816

817 818
#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
	if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
P
Peng Fan 已提交
819
		priv->cfg.host_caps &= ~MMC_MODE_8BIT;
820 821
#endif

P
Peng Fan 已提交
822 823
	priv->cfg.f_min = 400000;
	priv->cfg.f_max = min(priv->sdhc_clk, (u32)52000000);
824

P
Peng Fan 已提交
825
	priv->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
826

P
Peng Fan 已提交
827
	mmc = mmc_create(&priv->cfg, priv);
828 829
	if (mmc == NULL)
		return -1;
830

P
Peng Fan 已提交
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
	priv->mmc = mmc;

	return 0;
}

int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
{
	struct fsl_esdhc_priv *priv;
	int ret;

	if (!cfg)
		return -EINVAL;

	priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
	if (!priv)
		return -ENOMEM;

	ret = fsl_esdhc_cfg_to_priv(cfg, priv);
	if (ret) {
		debug("%s xlate failure\n", __func__);
		free(priv);
		return ret;
	}

	ret = fsl_esdhc_init(priv);
	if (ret) {
		debug("%s init failure\n", __func__);
		free(priv);
		return ret;
	}

862 863 864 865 866
	return 0;
}

int fsl_esdhc_mmc_init(bd_t *bis)
{
867 868
	struct fsl_esdhc_cfg *cfg;

F
Fabio Estevam 已提交
869
	cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
870
	cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
871
	cfg->sdhc_clk = gd->arch.sdhc_clk;
872
	return fsl_esdhc_initialize(bis, cfg);
873
}
874

875 876 877 878 879 880 881 882 883 884 885
#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
void mmc_adapter_card_type_ident(void)
{
	u8 card_id;
	u8 value;

	card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
	gd->arch.sdhc_adapter = card_id;

	switch (card_id) {
	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
886 887 888
		value = QIXIS_READ(brdcfg[5]);
		value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
		QIXIS_WRITE(brdcfg[5], value);
889 890
		break;
	case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
891 892 893
		value = QIXIS_READ(pwr_ctl[1]);
		value |= QIXIS_EVDD_BY_SDHC_VS;
		QIXIS_WRITE(pwr_ctl[1], value);
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913
		break;
	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
		value = QIXIS_READ(brdcfg[5]);
		value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
		QIXIS_WRITE(brdcfg[5], value);
		break;
	case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
		break;
	case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
		break;
	case QIXIS_ESDHC_ADAPTER_TYPE_SD:
		break;
	case QIXIS_ESDHC_NO_ADAPTER:
		break;
	default:
		break;
	}
}
#endif

914
#ifdef CONFIG_OF_LIBFDT
915
__weak int esdhc_status_fixup(void *blob, const char *compat)
916
{
917
#ifdef CONFIG_FSL_ESDHC_PIN_MUX
918
	if (!hwconfig("esdhc")) {
919
		do_fixup_by_compat(blob, compat, "status", "disabled",
920 921
				sizeof("disabled"), 1);
		return 1;
922
	}
923
#endif
924 925 926 927 928 929 930 931 932 933 934
	do_fixup_by_compat(blob, compat, "status", "okay",
			   sizeof("okay"), 1);
	return 0;
}

void fdt_fixup_esdhc(void *blob, bd_t *bd)
{
	const char *compat = "fsl,esdhc";

	if (esdhc_status_fixup(blob, compat))
		return;
935

936 937 938 939
#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
	do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
			       gd->arch.sdhc_clk, 1);
#else
940
	do_fixup_by_compat_u32(blob, compat, "clock-frequency",
941
			       gd->arch.sdhc_clk, 1);
942
#endif
943 944 945 946
#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
	do_fixup_by_compat_u32(blob, compat, "adapter-type",
			       (u32)(gd->arch.sdhc_adapter), 1);
#endif
947
}
948
#endif
P
Peng Fan 已提交
949 950 951

#ifdef CONFIG_DM_MMC
#include <asm/arch/clock.h>
P
Peng Fan 已提交
952 953 954 955
__weak void init_clk_usdhc(u32 index)
{
}

P
Peng Fan 已提交
956 957 958 959 960
static int fsl_esdhc_probe(struct udevice *dev)
{
	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
	struct fsl_esdhc_priv *priv = dev_get_priv(dev);
	const void *fdt = gd->fdt_blob;
961
	int node = dev_of_offset(dev);
P
Peng Fan 已提交
962 963 964 965
	fdt_addr_t addr;
	unsigned int val;
	int ret;

S
Simon Glass 已提交
966
	addr = devfdt_get_addr(dev);
P
Peng Fan 已提交
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
	if (addr == FDT_ADDR_T_NONE)
		return -EINVAL;

	priv->esdhc_regs = (struct fsl_esdhc *)addr;
	priv->dev = dev;

	val = fdtdec_get_int(fdt, node, "bus-width", -1);
	if (val == 8)
		priv->bus_width = 8;
	else if (val == 4)
		priv->bus_width = 4;
	else
		priv->bus_width = 1;

	if (fdt_get_property(fdt, node, "non-removable", NULL)) {
		priv->non_removable = 1;
	 } else {
		priv->non_removable = 0;
985
#ifdef CONFIG_DM_GPIO
P
Peng Fan 已提交
986 987
		gpio_request_by_name_nodev(fdt, node, "cd-gpios", 0,
					   &priv->cd_gpio, GPIOD_IS_IN);
988
#endif
P
Peng Fan 已提交
989 990
	}

P
Peng Fan 已提交
991 992
	priv->wp_enable = 1;

993
#ifdef CONFIG_DM_GPIO
P
Peng Fan 已提交
994 995 996 997
	ret = gpio_request_by_name_nodev(fdt, node, "wp-gpios", 0,
					 &priv->wp_gpio, GPIOD_IS_IN);
	if (ret)
		priv->wp_enable = 0;
998
#endif
P
Peng Fan 已提交
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
	/*
	 * TODO:
	 * Because lack of clk driver, if SDHC clk is not enabled,
	 * need to enable it first before this driver is invoked.
	 *
	 * we use MXC_ESDHC_CLK to get clk freq.
	 * If one would like to make this function work,
	 * the aliases should be provided in dts as this:
	 *
	 *  aliases {
	 *	mmc0 = &usdhc1;
	 *	mmc1 = &usdhc2;
	 *	mmc2 = &usdhc3;
	 *	mmc3 = &usdhc4;
	 *	};
	 * Then if your board only supports mmc2 and mmc3, but we can
	 * correctly get the seq as 2 and 3, then let mxc_get_clock
	 * work as expected.
	 */
P
Peng Fan 已提交
1018 1019 1020

	init_clk_usdhc(dev->seq);

P
Peng Fan 已提交
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
	if (priv->sdhc_clk <= 0) {
		dev_err(dev, "Unable to get clk for %s\n", dev->name);
		return -EINVAL;
	}

	ret = fsl_esdhc_init(priv);
	if (ret) {
		dev_err(dev, "fsl_esdhc_init failure\n");
		return ret;
	}

	upriv->mmc = priv->mmc;
P
Peng Fan 已提交
1034
	priv->mmc->dev = dev;
P
Peng Fan 已提交
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044

	return 0;
}

static const struct udevice_id fsl_esdhc_ids[] = {
	{ .compatible = "fsl,imx6ul-usdhc", },
	{ .compatible = "fsl,imx6sx-usdhc", },
	{ .compatible = "fsl,imx6sl-usdhc", },
	{ .compatible = "fsl,imx6q-usdhc", },
	{ .compatible = "fsl,imx7d-usdhc", },
P
Peng Fan 已提交
1045
	{ .compatible = "fsl,imx7ulp-usdhc", },
1046
	{ .compatible = "fsl,esdhc", },
P
Peng Fan 已提交
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	{ /* sentinel */ }
};

U_BOOT_DRIVER(fsl_esdhc) = {
	.name	= "fsl-esdhc-mmc",
	.id	= UCLASS_MMC,
	.of_match = fsl_esdhc_ids,
	.probe	= fsl_esdhc_probe,
	.priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
};
#endif