fsl_esdhc.c 20.1 KB
Newer Older
1
/*
2
 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
3 4 5 6 7 8
 * Andy Fleming
 *
 * Based vaguely on the pxa mmc code:
 * (C) Copyright 2003
 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
 *
9
 * SPDX-License-Identifier:	GPL-2.0+
10 11 12 13 14
 */

#include <config.h>
#include <common.h>
#include <command.h>
15
#include <hwconfig.h>
16 17 18 19 20
#include <mmc.h>
#include <part.h>
#include <malloc.h>
#include <mmc.h>
#include <fsl_esdhc.h>
21
#include <fdt_support.h>
22 23 24 25
#include <asm/io.h>

DECLARE_GLOBAL_DATA_PTR;

26 27 28 29 30 31 32
#define SDHCI_IRQ_EN_BITS		(IRQSTATEN_CC | IRQSTATEN_TC | \
				IRQSTATEN_CINT | \
				IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
				IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
				IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
				IRQSTATEN_DINT)

33
struct fsl_esdhc {
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
	uint    dsaddr;		/* SDMA system address register */
	uint    blkattr;	/* Block attributes register */
	uint    cmdarg;		/* Command argument register */
	uint    xfertyp;	/* Transfer type register */
	uint    cmdrsp0;	/* Command response 0 register */
	uint    cmdrsp1;	/* Command response 1 register */
	uint    cmdrsp2;	/* Command response 2 register */
	uint    cmdrsp3;	/* Command response 3 register */
	uint    datport;	/* Buffer data port register */
	uint    prsstat;	/* Present state register */
	uint    proctl;		/* Protocol control register */
	uint    sysctl;		/* System Control Register */
	uint    irqstat;	/* Interrupt status register */
	uint    irqstaten;	/* Interrupt status enable register */
	uint    irqsigen;	/* Interrupt signal enable register */
	uint    autoc12err;	/* Auto CMD error status register */
	uint    hostcapblt;	/* Host controller capabilities register */
	uint    wml;		/* Watermark level register */
	uint    mixctrl;	/* For USDHC */
	char    reserved1[4];	/* reserved */
	uint    fevt;		/* Force event register */
	uint    admaes;		/* ADMA error status register */
	uint    adsaddr;	/* ADMA system address register */
57 58
	char    reserved2[100];	/* reserved */
	uint    vendorspec;	/* Vendor Specific register */
P
Peng Fan 已提交
59
	char    reserved3[56];	/* reserved */
60 61
	uint    hostver;	/* Host controller version register */
	char    reserved4[4];	/* reserved */
62
	uint    dmaerraddr;	/* DMA error address register */
63
	char    reserved5[4];	/* reserved */
64 65
	uint    dmaerrattr;	/* DMA error attribute register */
	char    reserved6[4];	/* reserved */
66
	uint    hostcapblt2;	/* Host controller capabilities register 2 */
67
	char    reserved7[8];	/* reserved */
68
	uint    tcr;		/* Tuning control register */
69
	char    reserved8[28];	/* reserved */
70
	uint    sddirctl;	/* SD direction control register */
71
	char    reserved9[712];	/* reserved */
72
	uint    scr;		/* eSDHC control register */
73 74 75
};

/* Return the XFERTYP flags for a given command and data packet */
76
static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
77 78 79 80
{
	uint xfertyp = 0;

	if (data) {
81 82 83 84
		xfertyp |= XFERTYP_DPSEL;
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
		xfertyp |= XFERTYP_DMAEN;
#endif
85 86 87
		if (data->blocks > 1) {
			xfertyp |= XFERTYP_MSBSEL;
			xfertyp |= XFERTYP_BCEN;
88 89 90
#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
			xfertyp |= XFERTYP_AC12EN;
#endif
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
		}

		if (data->flags & MMC_DATA_READ)
			xfertyp |= XFERTYP_DTDSEL;
	}

	if (cmd->resp_type & MMC_RSP_CRC)
		xfertyp |= XFERTYP_CCCEN;
	if (cmd->resp_type & MMC_RSP_OPCODE)
		xfertyp |= XFERTYP_CICEN;
	if (cmd->resp_type & MMC_RSP_136)
		xfertyp |= XFERTYP_RSPTYP_136;
	else if (cmd->resp_type & MMC_RSP_BUSY)
		xfertyp |= XFERTYP_RSPTYP_48_BUSY;
	else if (cmd->resp_type & MMC_RSP_PRESENT)
		xfertyp |= XFERTYP_RSPTYP_48;

108 109
#if defined(CONFIG_MX53) || defined(CONFIG_PPC_T4240) || \
	defined(CONFIG_LS102XA) || defined(CONFIG_LS2085A)
110 111 112
	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
		xfertyp |= XFERTYP_CMDTYP_ABORT;
#endif
113 114 115
	return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
}

116 117 118 119
#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
/*
 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
 */
120
static void
121 122
esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
{
I
Ira Snyder 已提交
123 124
	struct fsl_esdhc_cfg *cfg = mmc->priv;
	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
	uint blocks;
	char *buffer;
	uint databuf;
	uint size;
	uint irqstat;
	uint timeout;

	if (data->flags & MMC_DATA_READ) {
		blocks = data->blocks;
		buffer = data->dest;
		while (blocks) {
			timeout = PIO_TIMEOUT;
			size = data->blocksize;
			irqstat = esdhc_read32(&regs->irqstat);
			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
				&& --timeout);
			if (timeout <= 0) {
				printf("\nData Read Failed in PIO Mode.");
143
				return;
144 145 146 147 148 149 150 151 152 153 154 155 156
			}
			while (size && (!(irqstat & IRQSTAT_TC))) {
				udelay(100); /* Wait before last byte transfer complete */
				irqstat = esdhc_read32(&regs->irqstat);
				databuf = in_le32(&regs->datport);
				*((uint *)buffer) = databuf;
				buffer += 4;
				size -= 4;
			}
			blocks--;
		}
	} else {
		blocks = data->blocks;
157
		buffer = (char *)data->src;
158 159 160 161 162 163 164 165
		while (blocks) {
			timeout = PIO_TIMEOUT;
			size = data->blocksize;
			irqstat = esdhc_read32(&regs->irqstat);
			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
				&& --timeout);
			if (timeout <= 0) {
				printf("\nData Write Failed in PIO Mode.");
166
				return;
167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
			}
			while (size && (!(irqstat & IRQSTAT_TC))) {
				udelay(100); /* Wait before last byte transfer complete */
				databuf = *((uint *)buffer);
				buffer += 4;
				size -= 4;
				irqstat = esdhc_read32(&regs->irqstat);
				out_le32(&regs->datport, databuf);
			}
			blocks--;
		}
	}
}
#endif

182 183 184
static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
{
	int timeout;
185
	struct fsl_esdhc_cfg *cfg = mmc->priv;
186
	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
187 188 189
#ifdef CONFIG_LS2085A
	dma_addr_t addr;
#endif
190
	uint wml_value;
191 192 193 194

	wml_value = data->blocksize/4;

	if (data->flags & MMC_DATA_READ) {
195 196
		if (wml_value > WML_RD_WML_MAX)
			wml_value = WML_RD_WML_MAX_VAL;
197

198
		esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
199
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
200 201 202 203 204 205 206
#ifdef CONFIG_LS2085A
		addr = virt_to_phys((void *)(data->dest));
		if (upper_32_bits(addr))
			printf("Error found for upper 32 bits\n");
		else
			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
#else
207
		esdhc_write32(&regs->dsaddr, (u32)data->dest);
208
#endif
209
#endif
210
	} else {
211
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
212 213 214
		flush_dcache_range((ulong)data->src,
				   (ulong)data->src+data->blocks
					 *data->blocksize);
215
#endif
216 217
		if (wml_value > WML_WR_WML_MAX)
			wml_value = WML_WR_WML_MAX_VAL;
218
		if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
219 220 221
			printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
			return TIMEOUT;
		}
222 223 224

		esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
					wml_value << 16);
225
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
226 227 228 229 230 231 232
#ifdef CONFIG_LS2085A
		addr = virt_to_phys((void *)(data->src));
		if (upper_32_bits(addr))
			printf("Error found for upper 32 bits\n");
		else
			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
#else
233
		esdhc_write32(&regs->dsaddr, (u32)data->src);
234
#endif
235
#endif
236 237
	}

238
	esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
239 240

	/* Calculate the timeout period for data transactions */
241 242 243 244 245
	/*
	 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
	 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
	 *  So, Number of SD Clock cycles for 0.25sec should be minimum
	 *		(SD Clock/sec * 0.25 sec) SD Clock cycles
246
	 *		= (mmc->clock * 1/4) SD Clock cycles
247
	 * As 1) >=  2)
248
	 * => (2^(timeout+13)) >= mmc->clock * 1/4
249
	 * Taking log2 both the sides
250
	 * => timeout + 13 >= log2(mmc->clock/4)
251
	 * Rounding up to next power of 2
252 253
	 * => timeout + 13 = log2(mmc->clock/4) + 1
	 * => timeout + 13 = fls(mmc->clock/4)
254
	 */
255
	timeout = fls(mmc->clock/4);
256 257 258 259 260 261 262 263
	timeout -= 13;

	if (timeout > 14)
		timeout = 14;

	if (timeout < 0)
		timeout = 0;

264 265 266 267 268
#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
	if ((timeout == 4) || (timeout == 8) || (timeout == 12))
		timeout++;
#endif

269 270 271
#ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
	timeout = 0xE;
#endif
272
	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
273 274 275 276

	return 0;
}

277
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
278 279 280
static void check_and_invalidate_dcache_range
	(struct mmc_cmd *cmd,
	 struct mmc_data *data) {
281 282 283
#ifdef CONFIG_LS2085A
	unsigned start = 0;
#else
284
	unsigned start = (unsigned)data->dest ;
285
#endif
286 287 288
	unsigned size = roundup(ARCH_DMA_MINALIGN,
				data->blocks*data->blocksize);
	unsigned end = start+size ;
289 290 291 292 293 294 295 296 297
#ifdef CONFIG_LS2085A
	dma_addr_t addr;

	addr = virt_to_phys((void *)(data->dest));
	if (upper_32_bits(addr))
		printf("Error found for upper 32 bits\n");
	else
		start = lower_32_bits(addr);
#endif
298 299
	invalidate_dcache_range(start, end);
}
300 301
#endif

302 303 304 305 306 307 308
/*
 * Sends a command out on the bus.  Takes the mmc pointer,
 * a command pointer, and an optional data pointer.
 */
static int
esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
{
309
	int	err = 0;
310 311
	uint	xfertyp;
	uint	irqstat;
312
	struct fsl_esdhc_cfg *cfg = mmc->priv;
313
	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
314

315 316 317 318 319
#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
		return 0;
#endif

320
	esdhc_write32(&regs->irqstat, -1);
321 322 323 324

	sync();

	/* Wait for the bus to be idle */
325 326 327
	while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
			(esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
		;
328

329 330
	while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
		;
331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348

	/* Wait at least 8 SD clock cycles before the next command */
	/*
	 * Note: This is way more than 8 cycles, but 1ms seems to
	 * resolve timing issues with some cards
	 */
	udelay(1000);

	/* Set up for a data transfer if we have one */
	if (data) {
		err = esdhc_setup_data(mmc, data);
		if(err)
			return err;
	}

	/* Figure out the transfer arguments */
	xfertyp = esdhc_xfertyp(cmd, data);

349 350 351
	/* Mask all irqs */
	esdhc_write32(&regs->irqsigen, 0);

352
	/* Send the command */
353
	esdhc_write32(&regs->cmdarg, cmd->cmdarg);
354 355
#if defined(CONFIG_FSL_USDHC)
	esdhc_write32(&regs->mixctrl,
356 357
	(esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
			| (mmc->ddr_mode ? XFERTYP_DDREN : 0));
358 359
	esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
#else
360
	esdhc_write32(&regs->xfertyp, xfertyp);
361
#endif
362

363
	/* Wait for the command to complete */
364
	while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
365
		;
366

367
	irqstat = esdhc_read32(&regs->irqstat);
368

369 370 371
	if (irqstat & CMD_ERR) {
		err = COMM_ERR;
		goto out;
372 373
	}

374 375 376 377
	if (irqstat & IRQSTAT_CTOE) {
		err = TIMEOUT;
		goto out;
	}
378

379 380 381 382 383 384 385 386 387
	/* Switch voltage to 1.8V if CMD11 succeeded */
	if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
		esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);

		printf("Run CMD11 1.8V switch\n");
		/* Sleep for 5 ms - max time for card to switch to 1.8V */
		udelay(5000);
	}

388 389
	/* Workaround for ESDHC errata ENGcm03648 */
	if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
390
		int timeout = 6000;
391

392
		/* Poll on DATA0 line for cmd with busy signal for 600 ms */
393 394 395 396 397 398 399 400
		while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
					PRSSTAT_DAT0)) {
			udelay(100);
			timeout--;
		}

		if (timeout <= 0) {
			printf("Timeout waiting for DAT0 to go high!\n");
401 402
			err = TIMEOUT;
			goto out;
403 404 405
		}
	}

406 407 408 409
	/* Copy the response to the response buffer */
	if (cmd->resp_type & MMC_RSP_136) {
		u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;

410 411 412 413
		cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
		cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
		cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
		cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
R
Rabin Vincent 已提交
414 415 416 417
		cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
		cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
		cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
		cmd->response[3] = (cmdrsp0 << 8);
418
	} else
419
		cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
420 421 422

	/* Wait until all of the blocks are transferred */
	if (data) {
423 424 425
#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
		esdhc_pio_read_write(mmc, data);
#else
426
		do {
427
			irqstat = esdhc_read32(&regs->irqstat);
428

429 430 431 432
			if (irqstat & IRQSTAT_DTOE) {
				err = TIMEOUT;
				goto out;
			}
433

434 435 436 437
			if (irqstat & DATA_ERR) {
				err = COMM_ERR;
				goto out;
			}
438
		} while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
439

440 441
		if (data->flags & MMC_DATA_READ)
			check_and_invalidate_dcache_range(cmd, data);
442
#endif
443 444
	}

445 446 447 448 449 450 451 452 453 454 455 456 457 458 459
out:
	/* Reset CMD and DATA portions on error */
	if (err) {
		esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
			      SYSCTL_RSTC);
		while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
			;

		if (data) {
			esdhc_write32(&regs->sysctl,
				      esdhc_read32(&regs->sysctl) |
				      SYSCTL_RSTD);
			while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
				;
		}
460 461 462 463

		/* If this was CMD11, then notify that power cycle is needed */
		if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
			printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
464 465
	}

466
	esdhc_write32(&regs->irqstat, -1);
467

468
	return err;
469 470
}

471
static void set_sysctl(struct mmc *mmc, uint clock)
472 473
{
	int div, pre_div;
474
	struct fsl_esdhc_cfg *cfg = mmc->priv;
475
	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
476
	int sdhc_clk = cfg->sdhc_clk;
477 478
	uint clk;

479 480
	if (clock < mmc->cfg->f_min)
		clock = mmc->cfg->f_min;
481

482 483 484 485 486 487 488 489 490 491 492
	if (sdhc_clk / 16 > clock) {
		for (pre_div = 2; pre_div < 256; pre_div *= 2)
			if ((sdhc_clk / pre_div) <= (clock * 16))
				break;
	} else
		pre_div = 2;

	for (div = 1; div <= 16; div++)
		if ((sdhc_clk / (div * pre_div)) <= clock)
			break;

493
	pre_div >>= mmc->ddr_mode ? 2 : 1;
494 495 496 497
	div -= 1;

	clk = (pre_div << 8) | (div << 4);

498
	esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
499 500

	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
501 502 503

	udelay(10000);

504
	clk = SYSCTL_PEREN | SYSCTL_CKEN;
505 506

	esdhc_setbits32(&regs->sysctl, clk);
507 508
}

509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
static void esdhc_clock_control(struct mmc *mmc, bool enable)
{
	struct fsl_esdhc_cfg *cfg = mmc->priv;
	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
	u32 value;
	u32 time_out;

	value = esdhc_read32(&regs->sysctl);

	if (enable)
		value |= SYSCTL_CKEN;
	else
		value &= ~SYSCTL_CKEN;

	esdhc_write32(&regs->sysctl, value);

	time_out = 20;
	value = PRSSTAT_SDSTB;
	while (!(esdhc_read32(&regs->prsstat) & value)) {
		if (time_out == 0) {
			printf("fsl_esdhc: Internal clock never stabilised.\n");
			break;
		}
		time_out--;
		mdelay(1);
	}
}
#endif

539 540
static void esdhc_set_ios(struct mmc *mmc)
{
541
	struct fsl_esdhc_cfg *cfg = mmc->priv;
542
	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
543

544 545 546 547 548 549
#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
	/* Select to use peripheral clock */
	esdhc_clock_control(mmc, false);
	esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
	esdhc_clock_control(mmc, true);
#endif
550 551 552 553
	/* Set the clock speed */
	set_sysctl(mmc, mmc->clock);

	/* Set the bus width */
554
	esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
555 556

	if (mmc->bus_width == 4)
557
		esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
558
	else if (mmc->bus_width == 8)
559 560
		esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);

561 562 563 564
}

static int esdhc_init(struct mmc *mmc)
{
565
	struct fsl_esdhc_cfg *cfg = mmc->priv;
566
	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
567 568
	int timeout = 1000;

569
	/* Reset the entire host controller */
570
	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
571 572 573 574

	/* Wait until the controller is available */
	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
		udelay(1000);
575

576
#ifndef ARCH_MXC
577
	/* Enable cache snooping */
578 579
	esdhc_write32(&regs->scr, 0x00000040);
#endif
580

581
	esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
582 583

	/* Set the initial clock speed */
584
	mmc_set_clock(mmc, 400000);
585 586

	/* Disable the BRR and BWR bits in IRQSTAT */
587
	esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
588 589

	/* Put the PROCTL reg back to the default */
590
	esdhc_write32(&regs->proctl, PROCTL_INIT);
591

592 593
	/* Set timout to the maximum value */
	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
594

595 596 597 598
#ifdef CONFIG_SYS_FSL_ESDHC_FORCE_VSELECT
	esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
#endif

599 600
	return 0;
}
601

602 603
static int esdhc_getcd(struct mmc *mmc)
{
604
	struct fsl_esdhc_cfg *cfg = mmc->priv;
605 606 607
	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
	int timeout = 1000;

608 609 610 611
#ifdef CONFIG_ESDHC_DETECT_QUIRK
	if (CONFIG_ESDHC_DETECT_QUIRK)
		return 1;
#endif
612 613
	while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
		udelay(1000);
614

615
	return timeout > 0;
616 617
}

618 619 620 621 622
static void esdhc_reset(struct fsl_esdhc *regs)
{
	unsigned long timeout = 100; /* wait max 100 ms */

	/* reset the controller */
623
	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
624 625 626 627 628 629 630 631

	/* hardware clears the bit when it is done */
	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
		udelay(1000);
	if (!timeout)
		printf("MMC/SD: Reset never completed.\n");
}

632 633 634 635 636 637 638
static const struct mmc_ops esdhc_ops = {
	.send_cmd	= esdhc_send_cmd,
	.set_ios	= esdhc_set_ios,
	.init		= esdhc_init,
	.getcd		= esdhc_getcd,
};

639
int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
640
{
641
	struct fsl_esdhc *regs;
642
	struct mmc *mmc;
643
	u32 caps, voltage_caps;
644

645 646 647 648 649
	if (!cfg)
		return -1;

	regs = (struct fsl_esdhc *)cfg->esdhc_base;

650 651 652
	/* First reset the eSDHC controller */
	esdhc_reset(regs);

653 654 655
	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
				| SYSCTL_IPGEN | SYSCTL_CKEN);

656
	writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
657 658
	memset(&cfg->cfg, 0, sizeof(cfg->cfg));

659
	voltage_caps = 0;
660
	caps = esdhc_read32(&regs->hostcapblt);
661 662 663 664 665

#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
	caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
			ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
#endif
666 667 668 669 670 671

/* T4240 host controller capabilities register should have VS33 bit */
#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
	caps = caps | ESDHC_HOSTCAPBLT_VS33;
#endif

672
	if (caps & ESDHC_HOSTCAPBLT_VS18)
673
		voltage_caps |= MMC_VDD_165_195;
674
	if (caps & ESDHC_HOSTCAPBLT_VS30)
675
		voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
676
	if (caps & ESDHC_HOSTCAPBLT_VS33)
677 678
		voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;

679 680
	cfg->cfg.name = "FSL_SDHC";
	cfg->cfg.ops = &esdhc_ops;
681
#ifdef CONFIG_SYS_SD_VOLTAGE
682
	cfg->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
683
#else
684
	cfg->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
685
#endif
686
	if ((cfg->cfg.voltages & voltage_caps) == 0) {
687 688 689
		printf("voltage not supported by controller\n");
		return -1;
	}
690

R
Rob Herring 已提交
691
	cfg->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
692 693 694
#ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
	cfg->cfg.host_caps |= MMC_MODE_DDR_52MHz;
#endif
695

696 697
	if (cfg->max_bus_width > 0) {
		if (cfg->max_bus_width < 8)
698
			cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
699
		if (cfg->max_bus_width < 4)
700
			cfg->cfg.host_caps &= ~MMC_MODE_4BIT;
701 702
	}

703
	if (caps & ESDHC_HOSTCAPBLT_HSS)
704
		cfg->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
705

706 707
#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
	if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
708
		cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
709 710
#endif

711
	cfg->cfg.f_min = 400000;
712
	cfg->cfg.f_max = min(cfg->sdhc_clk, (u32)52000000);
713

714 715 716 717 718
	cfg->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;

	mmc = mmc_create(&cfg->cfg, cfg);
	if (mmc == NULL)
		return -1;
719 720 721 722 723 724

	return 0;
}

int fsl_esdhc_mmc_init(bd_t *bis)
{
725 726
	struct fsl_esdhc_cfg *cfg;

F
Fabio Estevam 已提交
727
	cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
728
	cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
729
	cfg->sdhc_clk = gd->arch.sdhc_clk;
730
	return fsl_esdhc_initialize(bis, cfg);
731
}
732

733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765
#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
void mmc_adapter_card_type_ident(void)
{
	u8 card_id;
	u8 value;

	card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
	gd->arch.sdhc_adapter = card_id;

	switch (card_id) {
	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
		break;
	case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
		break;
	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
		value = QIXIS_READ(brdcfg[5]);
		value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
		QIXIS_WRITE(brdcfg[5], value);
		break;
	case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
		break;
	case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
		break;
	case QIXIS_ESDHC_ADAPTER_TYPE_SD:
		break;
	case QIXIS_ESDHC_NO_ADAPTER:
		break;
	default:
		break;
	}
}
#endif

766
#ifdef CONFIG_OF_LIBFDT
767 768 769 770
void fdt_fixup_esdhc(void *blob, bd_t *bd)
{
	const char *compat = "fsl,esdhc";

771
#ifdef CONFIG_FSL_ESDHC_PIN_MUX
772
	if (!hwconfig("esdhc")) {
773 774 775
		do_fixup_by_compat(blob, compat, "status", "disabled",
				8 + 1, 1);
		return;
776
	}
777
#endif
778

779 780 781 782
#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
	do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
			       gd->arch.sdhc_clk, 1);
#else
783
	do_fixup_by_compat_u32(blob, compat, "clock-frequency",
784
			       gd->arch.sdhc_clk, 1);
785
#endif
786 787 788 789
#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
	do_fixup_by_compat_u32(blob, compat, "adapter-type",
			       (u32)(gd->arch.sdhc_adapter), 1);
#endif
790 791
	do_fixup_by_compat(blob, compat, "status", "okay",
			   4 + 1, 1);
792
}
793
#endif