fsl_esdhc.c 13.9 KB
Newer Older
1
/*
2
 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 * Andy Fleming
 *
 * Based vaguely on the pxa mmc code:
 * (C) Copyright 2003
 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

#include <config.h>
#include <common.h>
#include <command.h>
31
#include <hwconfig.h>
32 33 34 35 36
#include <mmc.h>
#include <part.h>
#include <malloc.h>
#include <mmc.h>
#include <fsl_esdhc.h>
37
#include <fdt_support.h>
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
#include <asm/io.h>

DECLARE_GLOBAL_DATA_PTR;

struct fsl_esdhc {
	uint	dsaddr;
	uint	blkattr;
	uint	cmdarg;
	uint	xfertyp;
	uint	cmdrsp0;
	uint	cmdrsp1;
	uint	cmdrsp2;
	uint	cmdrsp3;
	uint	datport;
	uint	prsstat;
	uint	proctl;
	uint	sysctl;
	uint	irqstat;
	uint	irqstaten;
	uint	irqsigen;
	uint	autoc12err;
	uint	hostcapblt;
	uint	wml;
61 62
	uint    mixctrl;
	char    reserved1[4];
63 64 65 66 67 68 69 70 71 72 73 74 75
	uint	fevt;
	char	reserved2[168];
	uint	hostver;
	char	reserved3[780];
	uint	scr;
};

/* Return the XFERTYP flags for a given command and data packet */
uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
{
	uint xfertyp = 0;

	if (data) {
76 77 78 79
		xfertyp |= XFERTYP_DPSEL;
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
		xfertyp |= XFERTYP_DMAEN;
#endif
80 81 82
		if (data->blocks > 1) {
			xfertyp |= XFERTYP_MSBSEL;
			xfertyp |= XFERTYP_BCEN;
83 84 85
#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
			xfertyp |= XFERTYP_AC12EN;
#endif
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
		}

		if (data->flags & MMC_DATA_READ)
			xfertyp |= XFERTYP_DTDSEL;
	}

	if (cmd->resp_type & MMC_RSP_CRC)
		xfertyp |= XFERTYP_CCCEN;
	if (cmd->resp_type & MMC_RSP_OPCODE)
		xfertyp |= XFERTYP_CICEN;
	if (cmd->resp_type & MMC_RSP_136)
		xfertyp |= XFERTYP_RSPTYP_136;
	else if (cmd->resp_type & MMC_RSP_BUSY)
		xfertyp |= XFERTYP_RSPTYP_48_BUSY;
	else if (cmd->resp_type & MMC_RSP_PRESENT)
		xfertyp |= XFERTYP_RSPTYP_48;

103 104 105 106
#ifdef CONFIG_MX53
	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
		xfertyp |= XFERTYP_CMDTYP_ABORT;
#endif
107 108 109
	return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
}

110 111 112 113
#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
/*
 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
 */
114
static void
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
{
	struct fsl_esdhc *regs = mmc->priv;
	uint blocks;
	char *buffer;
	uint databuf;
	uint size;
	uint irqstat;
	uint timeout;

	if (data->flags & MMC_DATA_READ) {
		blocks = data->blocks;
		buffer = data->dest;
		while (blocks) {
			timeout = PIO_TIMEOUT;
			size = data->blocksize;
			irqstat = esdhc_read32(&regs->irqstat);
			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
				&& --timeout);
			if (timeout <= 0) {
				printf("\nData Read Failed in PIO Mode.");
136
				return;
137 138 139 140 141 142 143 144 145 146 147 148 149
			}
			while (size && (!(irqstat & IRQSTAT_TC))) {
				udelay(100); /* Wait before last byte transfer complete */
				irqstat = esdhc_read32(&regs->irqstat);
				databuf = in_le32(&regs->datport);
				*((uint *)buffer) = databuf;
				buffer += 4;
				size -= 4;
			}
			blocks--;
		}
	} else {
		blocks = data->blocks;
150
		buffer = (char *)data->src;
151 152 153 154 155 156 157 158
		while (blocks) {
			timeout = PIO_TIMEOUT;
			size = data->blocksize;
			irqstat = esdhc_read32(&regs->irqstat);
			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
				&& --timeout);
			if (timeout <= 0) {
				printf("\nData Write Failed in PIO Mode.");
159
				return;
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
			}
			while (size && (!(irqstat & IRQSTAT_TC))) {
				udelay(100); /* Wait before last byte transfer complete */
				databuf = *((uint *)buffer);
				buffer += 4;
				size -= 4;
				irqstat = esdhc_read32(&regs->irqstat);
				out_le32(&regs->datport, databuf);
			}
			blocks--;
		}
	}
}
#endif

175 176 177
static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
{
	int timeout;
178 179
	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
180 181
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
	uint wml_value;
182 183 184 185

	wml_value = data->blocksize/4;

	if (data->flags & MMC_DATA_READ) {
186 187
		if (wml_value > WML_RD_WML_MAX)
			wml_value = WML_RD_WML_MAX_VAL;
188

189
		esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
190
		esdhc_write32(&regs->dsaddr, (u32)data->dest);
191
	} else {
192 193
		if (wml_value > WML_WR_WML_MAX)
			wml_value = WML_WR_WML_MAX_VAL;
194
		if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
195 196 197
			printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
			return TIMEOUT;
		}
198 199 200

		esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
					wml_value << 16);
201
		esdhc_write32(&regs->dsaddr, (u32)data->src);
202
	}
203 204 205 206 207 208 209 210 211 212 213
#else	/* CONFIG_SYS_FSL_ESDHC_USE_PIO */
	if (!(data->flags & MMC_DATA_READ)) {
		if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
			printf("\nThe SD card is locked. "
				"Can not write to a locked card.\n\n");
			return TIMEOUT;
		}
		esdhc_write32(&regs->dsaddr, (u32)data->src);
	} else
		esdhc_write32(&regs->dsaddr, (u32)data->dest);
#endif	/* CONFIG_SYS_FSL_ESDHC_USE_PIO */
214

215
	esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
216 217

	/* Calculate the timeout period for data transactions */
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
	/*
	 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
	 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
	 *  So, Number of SD Clock cycles for 0.25sec should be minimum
	 *		(SD Clock/sec * 0.25 sec) SD Clock cycles
	 *		= (mmc->tran_speed * 1/4) SD Clock cycles
	 * As 1) >=  2)
	 * => (2^(timeout+13)) >= mmc->tran_speed * 1/4
	 * Taking log2 both the sides
	 * => timeout + 13 >= log2(mmc->tran_speed/4)
	 * Rounding up to next power of 2
	 * => timeout + 13 = log2(mmc->tran_speed/4) + 1
	 * => timeout + 13 = fls(mmc->tran_speed/4)
	 */
	timeout = fls(mmc->tran_speed/4);
233 234 235 236 237 238 239 240
	timeout -= 13;

	if (timeout > 14)
		timeout = 14;

	if (timeout < 0)
		timeout = 0;

241 242 243 244 245
#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
	if ((timeout == 4) || (timeout == 8) || (timeout == 12))
		timeout++;
#endif

246
	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
247 248 249 250 251 252 253 254 255 256 257 258 259 260

	return 0;
}


/*
 * Sends a command out on the bus.  Takes the mmc pointer,
 * a command pointer, and an optional data pointer.
 */
static int
esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
{
	uint	xfertyp;
	uint	irqstat;
261 262
	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
263

264 265 266 267 268
#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
		return 0;
#endif

269
	esdhc_write32(&regs->irqstat, -1);
270 271 272 273

	sync();

	/* Wait for the bus to be idle */
274 275 276
	while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
			(esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
		;
277

278 279
	while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
		;
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300

	/* Wait at least 8 SD clock cycles before the next command */
	/*
	 * Note: This is way more than 8 cycles, but 1ms seems to
	 * resolve timing issues with some cards
	 */
	udelay(1000);

	/* Set up for a data transfer if we have one */
	if (data) {
		int err;

		err = esdhc_setup_data(mmc, data);
		if(err)
			return err;
	}

	/* Figure out the transfer arguments */
	xfertyp = esdhc_xfertyp(cmd, data);

	/* Send the command */
301
	esdhc_write32(&regs->cmdarg, cmd->cmdarg);
302 303 304 305 306
#if defined(CONFIG_FSL_USDHC)
	esdhc_write32(&regs->mixctrl,
	(esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F));
	esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
#else
307
	esdhc_write32(&regs->xfertyp, xfertyp);
308
#endif
309
	/* Wait for the command to complete */
310 311
	while (!(esdhc_read32(&regs->irqstat) & IRQSTAT_CC))
		;
312

313 314
	irqstat = esdhc_read32(&regs->irqstat);
	esdhc_write32(&regs->irqstat, irqstat);
315 316 317 318 319 320 321 322 323 324 325

	if (irqstat & CMD_ERR)
		return COMM_ERR;

	if (irqstat & IRQSTAT_CTOE)
		return TIMEOUT;

	/* Copy the response to the response buffer */
	if (cmd->resp_type & MMC_RSP_136) {
		u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;

326 327 328 329
		cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
		cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
		cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
		cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
R
Rabin Vincent 已提交
330 331 332 333
		cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
		cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
		cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
		cmd->response[3] = (cmdrsp0 << 8);
334
	} else
335
		cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
336 337 338

	/* Wait until all of the blocks are transferred */
	if (data) {
339 340 341
#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
		esdhc_pio_read_write(mmc, data);
#else
342
		do {
343
			irqstat = esdhc_read32(&regs->irqstat);
344 345 346

			if (irqstat & IRQSTAT_DTOE)
				return TIMEOUT;
347 348 349

			if (irqstat & DATA_ERR)
				return COMM_ERR;
350
		} while (!(irqstat & IRQSTAT_TC) &&
351
				(esdhc_read32(&regs->prsstat) & PRSSTAT_DLA));
352
#endif
353 354
	}

355
	esdhc_write32(&regs->irqstat, -1);
356 357 358 359 360 361 362 363

	return 0;
}

void set_sysctl(struct mmc *mmc, uint clock)
{
	int sdhc_clk = gd->sdhc_clk;
	int div, pre_div;
364 365
	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
366 367
	uint clk;

368 369 370
	if (clock < mmc->f_min)
		clock = mmc->f_min;

371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
	if (sdhc_clk / 16 > clock) {
		for (pre_div = 2; pre_div < 256; pre_div *= 2)
			if ((sdhc_clk / pre_div) <= (clock * 16))
				break;
	} else
		pre_div = 2;

	for (div = 1; div <= 16; div++)
		if ((sdhc_clk / (div * pre_div)) <= clock)
			break;

	pre_div >>= 1;
	div -= 1;

	clk = (pre_div << 8) | (div << 4);

387
	esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
388 389

	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
390 391 392

	udelay(10000);

393
	clk = SYSCTL_PEREN | SYSCTL_CKEN;
394 395

	esdhc_setbits32(&regs->sysctl, clk);
396 397 398 399
}

static void esdhc_set_ios(struct mmc *mmc)
{
400 401
	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
402 403 404 405 406

	/* Set the clock speed */
	set_sysctl(mmc, mmc->clock);

	/* Set the bus width */
407
	esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
408 409

	if (mmc->bus_width == 4)
410
		esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
411
	else if (mmc->bus_width == 8)
412 413
		esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);

414 415 416 417
}

static int esdhc_init(struct mmc *mmc)
{
418 419
	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
420
	int timeout = 1000;
421
	int ret = 0;
422

423 424 425 426 427 428
	/* Reset the entire host controller */
	esdhc_write32(&regs->sysctl, SYSCTL_RSTA);

	/* Wait until the controller is available */
	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
		udelay(1000);
429

430 431 432 433
	/* Enable cache snooping */
	if (cfg && !cfg->no_snoop)
		esdhc_write32(&regs->scr, 0x00000040);

434
	esdhc_write32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
435 436

	/* Set the initial clock speed */
437
	mmc_set_clock(mmc, 400000);
438 439

	/* Disable the BRR and BWR bits in IRQSTAT */
440
	esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
441 442

	/* Put the PROCTL reg back to the default */
443
	esdhc_write32(&regs->proctl, PROCTL_INIT);
444

445 446
	/* Set timout to the maximum value */
	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
447

448
	/* Check if there is a callback for detecting the card */
449 450
	ret = board_mmc_getcd(mmc);
	if (ret < 0) {
451 452 453 454
		timeout = 1000;
		while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) &&
				--timeout)
			udelay(1000);
455

456 457 458
		if (timeout <= 0)
			ret = NO_CARD_ERR;
	} else {
459
		if (ret == 0)
460
			ret = NO_CARD_ERR;
461 462
		else
			ret = 0;
463 464 465
	}

	return ret;
466 467
}

468 469 470 471 472 473 474 475 476 477 478 479 480 481
static void esdhc_reset(struct fsl_esdhc *regs)
{
	unsigned long timeout = 100; /* wait max 100 ms */

	/* reset the controller */
	esdhc_write32(&regs->sysctl, SYSCTL_RSTA);

	/* hardware clears the bit when it is done */
	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
		udelay(1000);
	if (!timeout)
		printf("MMC/SD: Reset never completed.\n");
}

482
int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
483
{
484
	struct fsl_esdhc *regs;
485
	struct mmc *mmc;
486
	u32 caps, voltage_caps;
487

488 489 490
	if (!cfg)
		return -1;

491 492
	mmc = malloc(sizeof(struct mmc));

493
	sprintf(mmc->name, "FSL_SDHC");
494 495
	regs = (struct fsl_esdhc *)cfg->esdhc_base;

496 497 498
	/* First reset the eSDHC controller */
	esdhc_reset(regs);

499
	mmc->priv = cfg;
500 501 502 503
	mmc->send_cmd = esdhc_send_cmd;
	mmc->set_ios = esdhc_set_ios;
	mmc->init = esdhc_init;

504
	voltage_caps = 0;
505
	caps = regs->hostcapblt;
506 507 508 509 510

#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
	caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
			ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
#endif
511
	if (caps & ESDHC_HOSTCAPBLT_VS18)
512
		voltage_caps |= MMC_VDD_165_195;
513
	if (caps & ESDHC_HOSTCAPBLT_VS30)
514
		voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
515
	if (caps & ESDHC_HOSTCAPBLT_VS33)
516 517 518 519 520 521 522 523 524 525 526
		voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;

#ifdef CONFIG_SYS_SD_VOLTAGE
	mmc->voltages = CONFIG_SYS_SD_VOLTAGE;
#else
	mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
#endif
	if ((mmc->voltages & voltage_caps) == 0) {
		printf("voltage not supported by controller\n");
		return -1;
	}
527 528 529 530 531 532 533

	mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;

	if (caps & ESDHC_HOSTCAPBLT_HSS)
		mmc->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;

	mmc->f_min = 400000;
J
Jerry Huang 已提交
534
	mmc->f_max = MIN(gd->sdhc_clk, 52000000);
535

F
Fabio Estevam 已提交
536
	mmc->b_max = 0;
537 538 539 540 541 542 543
	mmc_register(mmc);

	return 0;
}

int fsl_esdhc_mmc_init(bd_t *bis)
{
544 545 546 547 548 549
	struct fsl_esdhc_cfg *cfg;

	cfg = malloc(sizeof(struct fsl_esdhc_cfg));
	memset(cfg, 0, sizeof(struct fsl_esdhc_cfg));
	cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
	return fsl_esdhc_initialize(bis, cfg);
550
}
551

552
#ifdef CONFIG_OF_LIBFDT
553 554 555 556
void fdt_fixup_esdhc(void *blob, bd_t *bd)
{
	const char *compat = "fsl,esdhc";

557
#ifdef CONFIG_FSL_ESDHC_PIN_MUX
558
	if (!hwconfig("esdhc")) {
559 560 561
		do_fixup_by_compat(blob, compat, "status", "disabled",
				8 + 1, 1);
		return;
562
	}
563
#endif
564 565 566

	do_fixup_by_compat_u32(blob, compat, "clock-frequency",
			       gd->sdhc_clk, 1);
567 568 569

	do_fixup_by_compat(blob, compat, "status", "okay",
			   4 + 1, 1);
570
}
571
#endif