cm_t35.h 9.4 KB
Newer Older
M
Mike Rapoport 已提交
1
/*
2
 * (C) Copyright 2011 CompuLab, Ltd.
M
Mike Rapoport 已提交
3
 * Mike Rapoport <mike@compulab.co.il>
4
 * Igor Grinberg <grinberg@compulab.co.il>
M
Mike Rapoport 已提交
5 6 7 8 9 10 11
 *
 * Based on omap3_beagle.h
 * (C) Copyright 2006-2008
 * Texas Instruments.
 * Richard Woodruff <r-woodruff2@ti.com>
 * Syed Mohammed Khasim <x0khasim@ti.com>
 *
12
 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
M
Mike Rapoport 已提交
13
 *
14
 * SPDX-License-Identifier:	GPL-2.0+
M
Mike Rapoport 已提交
15 16 17 18 19
 */

#ifndef __CONFIG_H
#define __CONFIG_H

20 21
#define CONFIG_SYS_CACHELINE_SIZE	64

M
Mike Rapoport 已提交
22 23 24
/*
 * High Level Configuration Options
 */
25
#define CONFIG_OMAP	/* in a TI OMAP core */
26
#define CONFIG_OMAP_GPIO
27
#define CONFIG_CM_T3X	/* working with CM-T35 and CM-T3730 */
M
Mike Rapoport 已提交
28 29 30 31

#define CONFIG_SDRC	/* The chip has SDRC controller */

#include <asm/arch/cpu.h>		/* get chip and board defs */
32
#include <asm/arch/omap.h>
M
Mike Rapoport 已提交
33 34 35 36 37 38 39

/* Clock Defines */
#define V_OSCK			26000000	/* Clock output from T2 */
#define V_SCLK			(V_OSCK >> 1)

#define CONFIG_MISC_INIT_R

40 41 42 43
#define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
#define CONFIG_SETUP_MEMORY_TAGS
#define CONFIG_INITRD_TAG
#define CONFIG_REVISION_TAG
44
#define CONFIG_SERIAL_TAG
M
Mike Rapoport 已提交
45 46 47 48

/*
 * Size of malloc() pool
 */
49
#define CONFIG_ENV_SIZE		(16 << 10)	/* 16 KiB */
50 51
					/* Sector */
#define CONFIG_SYS_MALLOC_LEN	(CONFIG_ENV_SIZE + (128 << 10))
M
Mike Rapoport 已提交
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77

/*
 * Hardware drivers
 */

/*
 * NS16550 Configuration
 */
#define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */

#define CONFIG_SYS_NS16550_SERIAL
#define CONFIG_SYS_NS16550_REG_SIZE	(-4)
#define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK

/*
 * select serial console configuration
 */
#define CONFIG_CONS_INDEX		3
#define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
#define CONFIG_SERIAL3			3	/* UART3 */

/* allow to overwrite serial and ethaddr */
#define CONFIG_ENV_OVERWRITE
#define CONFIG_BAUDRATE			115200
#define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
					115200}
78

M
Mike Rapoport 已提交
79
/* USB */
80
#define CONFIG_USB_OMAP3
N
Nikita Kiryanov 已提交
81 82
#define CONFIG_USB_EHCI
#define CONFIG_USB_EHCI_OMAP
83
#define CONFIG_USB_MUSB_UDC
84
#define CONFIG_TWL4030_USB
M
Mike Rapoport 已提交
85 86

/* USB device configuration */
87 88
#define CONFIG_USB_DEVICE
#define CONFIG_USB_TTY
M
Mike Rapoport 已提交
89 90 91 92

/* commands to include */
#define CONFIG_CMD_MTDPARTS	/* Enable MTD parts commands */
#define CONFIG_MTD_DEVICE	/* needed for mtdparts commands */
I
Igor Grinberg 已提交
93
#define CONFIG_MTD_PARTITIONS
94 95
#define MTDIDS_DEFAULT		"nand0=nand"
#define MTDPARTS_DEFAULT	"mtdparts=nand:512k(x-loader),"\
I
Igor Grinberg 已提交
96
				"1920k(u-boot),256k(u-boot-env),"\
97
				"4m(kernel),-(fs)"
M
Mike Rapoport 已提交
98 99 100

#define CONFIG_CMD_NAND		/* NAND support			*/

101 102 103 104
#define CONFIG_SYS_I2C
#define CONFIG_SYS_OMAP24_I2C_SPEED	100000
#define CONFIG_SYS_OMAP24_I2C_SLAVE	1
#define CONFIG_SYS_I2C_OMAP34XX
105 106
#define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
107
#define CONFIG_SYS_I2C_EEPROM_BUS	0
108
#define CONFIG_I2C_MULTI_BUS
M
Mike Rapoport 已提交
109 110 111 112

/*
 * TWL4030
 */
113 114
#define CONFIG_TWL4030_POWER
#define CONFIG_TWL4030_LED
M
Mike Rapoport 已提交
115 116 117 118 119 120 121 122 123 124 125 126

/*
 * Board NAND Info.
 */
#define CONFIG_NAND_OMAP_GPMC
#define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
							/* to access nand */
#define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
							/* to access nand at */
							/* CS0 */
#define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
							/* devices */
127

M
Mike Rapoport 已提交
128 129 130 131
/* Environment information */
#define CONFIG_EXTRA_ENV_SETTINGS \
	"loadaddr=0x82000000\0" \
	"usbtty=cdc_acm\0" \
132
	"console=ttyO2,115200n8\0" \
M
Mike Rapoport 已提交
133 134 135 136 137 138
	"mpurate=500\0" \
	"vram=12M\0" \
	"dvimode=1024x768MR-16@60\0" \
	"defaultdisplay=dvi\0" \
	"mmcdev=0\0" \
	"mmcroot=/dev/mmcblk0p2 rw\0" \
I
Igor Grinberg 已提交
139
	"mmcrootfstype=ext4 rootwait\0" \
M
Mike Rapoport 已提交
140
	"nandroot=/dev/mtdblock4 rw\0" \
I
Igor Grinberg 已提交
141
	"nandrootfstype=ubifs\0" \
M
Mike Rapoport 已提交
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	"mmcargs=setenv bootargs console=${console} " \
		"mpurate=${mpurate} " \
		"vram=${vram} " \
		"omapfb.mode=dvi:${dvimode} " \
		"omapdss.def_disp=${defaultdisplay} " \
		"root=${mmcroot} " \
		"rootfstype=${mmcrootfstype}\0" \
	"nandargs=setenv bootargs console=${console} " \
		"mpurate=${mpurate} " \
		"vram=${vram} " \
		"omapfb.mode=dvi:${dvimode} " \
		"omapdss.def_disp=${defaultdisplay} " \
		"root=${nandroot} " \
		"rootfstype=${nandrootfstype}\0" \
	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
	"bootscript=echo Running bootscript from mmc ...; " \
		"source ${loadaddr}\0" \
	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
	"mmcboot=echo Booting from mmc ...; " \
		"run mmcargs; " \
		"bootm ${loadaddr}\0" \
	"nandboot=echo Booting from nand ...; " \
		"run nandargs; " \
I
Igor Grinberg 已提交
165
		"nand read ${loadaddr} 2a0000 400000; " \
M
Mike Rapoport 已提交
166 167 168
		"bootm ${loadaddr}\0" \

#define CONFIG_BOOTCOMMAND \
A
Andrew Bradford 已提交
169
	"mmc dev ${mmcdev}; if mmc rescan; then " \
M
Mike Rapoport 已提交
170 171 172 173 174 175 176 177 178 179 180 181 182
		"if run loadbootscript; then " \
			"run bootscript; " \
		"else " \
			"if run loaduimage; then " \
				"run mmcboot; " \
			"else run nandboot; " \
			"fi; " \
		"fi; " \
	"else run nandboot; fi"

/*
 * Miscellaneous configurable options
 */
I
Igor Grinberg 已提交
183 184 185
#define CONFIG_AUTO_COMPLETE
#define CONFIG_CMDLINE_EDITING
#define CONFIG_TIMESTAMP
186
#define CONFIG_SYS_AUTOLOAD		"no"
M
Mike Rapoport 已提交
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
#define CONFIG_SYS_LONGHELP		/* undef to save memory */
#define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
/* Print Buffer Size */
#define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
					sizeof(CONFIG_SYS_PROMPT) + 16)
#define CONFIG_SYS_MAXARGS		16	/* max number of command args */
/* Boot Argument Buffer Size */
#define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)

#define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)	/* memtest */
								/* works on */
#define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
					0x01F00000) /* 31MB */

#define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0)	/* default */
							/* load address */

/*
 * OMAP3 has 12 GP timers, they can be driven by the system clock
 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
 * This rate is divided by a local divisor.
 */
#define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
#define CONFIG_SYS_PTV			2       /* Divisor: 2^(PTV+1) => 8 */

/*-----------------------------------------------------------------------
 * Physical Memory Map
 */
#define CONFIG_NR_DRAM_BANKS	1	/* CS1 is never populated */
#define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0

/*-----------------------------------------------------------------------
 * FLASH and environment organization
 */

/* **** PISMO SUPPORT *** */
/* Monitor at start of flash */
#define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
225
#define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
M
Mike Rapoport 已提交
226

227
#define CONFIG_ENV_IS_IN_NAND
M
Mike Rapoport 已提交
228
#define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
229
#define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
M
Mike Rapoport 已提交
230 231 232 233 234
#define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET

#if defined(CONFIG_CMD_NET)
#define CONFIG_SMC911X
#define CONFIG_SMC911X_32_BIT
235 236 237
#define CM_T3X_SMC911X_BASE	0x2C000000
#define SB_T35_SMC911X_BASE	(CM_T3X_SMC911X_BASE + (16 << 20))
#define CONFIG_SMC911X_BASE	CM_T3X_SMC911X_BASE
M
Mike Rapoport 已提交
238 239 240 241 242 243 244 245 246 247
#endif /* (CONFIG_CMD_NET) */

/* additions for new relocation code, must be added to all boards */
#define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
#define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
#define CONFIG_SYS_INIT_RAM_SIZE	0x800
#define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR +	\
					 CONFIG_SYS_INIT_RAM_SIZE -	\
					 GENERATED_GBL_DATA_SIZE)

248
/* Status LED */
249
#define GREEN_LED_GPIO			186 /* CM-T35 Green LED is GPIO186 */
250

251 252
#define CONFIG_SPLASHIMAGE_GUARD

253
/* GPIO banks */
U
Uri Mashiach 已提交
254
#ifdef CONFIG_LED_STATUS
255
#define CONFIG_OMAP3_GPIO_6	/* GPIO186 is in GPIO bank 6  */
256 257
#endif

258 259
/* Display Configuration */
#define CONFIG_OMAP3_GPIO_2
260
#define CONFIG_OMAP3_GPIO_5
261 262 263
#define CONFIG_VIDEO_OMAP3
#define LCD_BPP		LCD_COLOR16

264
#define CONFIG_SPLASH_SCREEN
265
#define CONFIG_SPLASH_SOURCE
266 267
#define CONFIG_CMD_BMP
#define CONFIG_BMP_16BPP
N
Nikita Kiryanov 已提交
268 269 270
#define CONFIG_SCF0403_LCD

#define CONFIG_OMAP3_SPI
271

272 273 274 275
/* Defines for SPL */
#define CONFIG_SPL_FRAMEWORK
#define CONFIG_SPL_NAND_SIMPLE

276
#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION	1
277
#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME	"u-boot.img"
278 279 280 281 282 283

#define CONFIG_SPL_BOARD_INIT
#define CONFIG_SPL_NAND_BASE
#define CONFIG_SPL_NAND_DRIVERS
#define CONFIG_SPL_NAND_ECC
#define CONFIG_SPL_OMAP3_ID_NAND
284
#define CONFIG_SPL_LDSCRIPT		"arch/arm/mach-omap2/u-boot-spl.lds"
285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306

/* NAND boot config */
#define CONFIG_SYS_NAND_5_ADDR_CYCLE
#define CONFIG_SYS_NAND_PAGE_COUNT	64
#define CONFIG_SYS_NAND_PAGE_SIZE	2048
#define CONFIG_SYS_NAND_OOBSIZE		64
#define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
#define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
/*
 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
 */
#define CONFIG_SYS_NAND_ECCPOS		{ 1, 2, 3, 4, 5, 6, 7, 8, 9, \
					 10, 11, 12 }
#define CONFIG_SYS_NAND_ECCSIZE		512
#define CONFIG_SYS_NAND_ECCBYTES	3
#define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_HAM1_CODE_HW

#define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
#define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000

#define CONFIG_SPL_TEXT_BASE		0x40200800
307 308
#define CONFIG_SPL_MAX_SIZE		(SRAM_SCRATCH_SPACE_ADDR - \
					 CONFIG_SPL_TEXT_BASE)
309 310 311 312 313 314 315 316 317 318 319 320 321

/*
 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
 * older x-loader implementations. And move the BSS area so that it
 * doesn't overlap with TEXT_BASE.
 */
#define CONFIG_SYS_TEXT_BASE		0x80008000
#define CONFIG_SPL_BSS_START_ADDR	0x80100000
#define CONFIG_SPL_BSS_MAX_SIZE		0x80000		/* 512 KB */

#define CONFIG_SYS_SPL_MALLOC_START	0x80208000
#define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000

322 323 324 325 326 327 328 329 330 331 332
/* EEPROM */
#define CONFIG_CMD_EEPROM
#define CONFIG_ENV_EEPROM_IS_ON_I2C
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	4
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	5
#define CONFIG_SYS_EEPROM_SIZE			256

#define CONFIG_CMD_EEPROM_LAYOUT
#define CONFIG_EEPROM_LAYOUT_HELP_STRING "legacy, v1, v2, v3"

M
Mike Rapoport 已提交
333
#endif /* __CONFIG_H */