cm_t35.h 9.9 KB
Newer Older
M
Mike Rapoport 已提交
1
/*
2
 * (C) Copyright 2011 CompuLab, Ltd.
M
Mike Rapoport 已提交
3
 * Mike Rapoport <mike@compulab.co.il>
4
 * Igor Grinberg <grinberg@compulab.co.il>
M
Mike Rapoport 已提交
5 6 7 8 9 10 11
 *
 * Based on omap3_beagle.h
 * (C) Copyright 2006-2008
 * Texas Instruments.
 * Richard Woodruff <r-woodruff2@ti.com>
 * Syed Mohammed Khasim <x0khasim@ti.com>
 *
12
 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
M
Mike Rapoport 已提交
13
 *
14
 * SPDX-License-Identifier:	GPL-2.0+
M
Mike Rapoport 已提交
15 16 17 18 19
 */

#ifndef __CONFIG_H
#define __CONFIG_H

20 21
#define CONFIG_SYS_CACHELINE_SIZE	64

M
Mike Rapoport 已提交
22 23 24
/*
 * High Level Configuration Options
 */
25
#define CONFIG_OMAP	/* in a TI OMAP core */
26
#define CONFIG_OMAP_GPIO
27
#define CONFIG_CM_T3X	/* working with CM-T35 and CM-T3730 */
28 29 30 31
/* Common ARM Erratas */
#define CONFIG_ARM_ERRATA_454179
#define CONFIG_ARM_ERRATA_430973
#define CONFIG_ARM_ERRATA_621766
M
Mike Rapoport 已提交
32 33 34 35

#define CONFIG_SDRC	/* The chip has SDRC controller */

#include <asm/arch/cpu.h>		/* get chip and board defs */
36
#include <asm/arch/omap.h>
M
Mike Rapoport 已提交
37 38 39 40 41 42 43

/* Clock Defines */
#define V_OSCK			26000000	/* Clock output from T2 */
#define V_SCLK			(V_OSCK >> 1)

#define CONFIG_MISC_INIT_R

44 45 46 47
#define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
#define CONFIG_SETUP_MEMORY_TAGS
#define CONFIG_INITRD_TAG
#define CONFIG_REVISION_TAG
48
#define CONFIG_SERIAL_TAG
M
Mike Rapoport 已提交
49 50 51 52

/*
 * Size of malloc() pool
 */
53
#define CONFIG_ENV_SIZE		(16 << 10)	/* 16 KiB */
54 55
					/* Sector */
#define CONFIG_SYS_MALLOC_LEN	(CONFIG_ENV_SIZE + (128 << 10))
M
Mike Rapoport 已提交
56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81

/*
 * Hardware drivers
 */

/*
 * NS16550 Configuration
 */
#define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */

#define CONFIG_SYS_NS16550_SERIAL
#define CONFIG_SYS_NS16550_REG_SIZE	(-4)
#define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK

/*
 * select serial console configuration
 */
#define CONFIG_CONS_INDEX		3
#define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
#define CONFIG_SERIAL3			3	/* UART3 */

/* allow to overwrite serial and ethaddr */
#define CONFIG_ENV_OVERWRITE
#define CONFIG_BAUDRATE			115200
#define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
					115200}
82 83 84

#define CONFIG_GENERIC_MMC
#define CONFIG_DOS_PARTITION
M
Mike Rapoport 已提交
85 86

/* USB */
87
#define CONFIG_USB_OMAP3
N
Nikita Kiryanov 已提交
88 89
#define CONFIG_USB_EHCI
#define CONFIG_USB_EHCI_OMAP
90
#define CONFIG_USB_MUSB_UDC
91
#define CONFIG_TWL4030_USB
M
Mike Rapoport 已提交
92 93

/* USB device configuration */
94 95
#define CONFIG_USB_DEVICE
#define CONFIG_USB_TTY
M
Mike Rapoport 已提交
96 97 98 99

/* commands to include */
#define CONFIG_CMD_MTDPARTS	/* Enable MTD parts commands */
#define CONFIG_MTD_DEVICE	/* needed for mtdparts commands */
I
Igor Grinberg 已提交
100
#define CONFIG_MTD_PARTITIONS
101 102
#define MTDIDS_DEFAULT		"nand0=nand"
#define MTDPARTS_DEFAULT	"mtdparts=nand:512k(x-loader),"\
I
Igor Grinberg 已提交
103
				"1920k(u-boot),256k(u-boot-env),"\
104
				"4m(kernel),-(fs)"
M
Mike Rapoport 已提交
105 106 107 108

#define CONFIG_CMD_NAND		/* NAND support			*/

#define CONFIG_SYS_NO_FLASH
109 110 111 112
#define CONFIG_SYS_I2C
#define CONFIG_SYS_OMAP24_I2C_SPEED	100000
#define CONFIG_SYS_OMAP24_I2C_SLAVE	1
#define CONFIG_SYS_I2C_OMAP34XX
113 114
#define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
115
#define CONFIG_SYS_I2C_EEPROM_BUS	0
116
#define CONFIG_I2C_MULTI_BUS
M
Mike Rapoport 已提交
117 118 119 120

/*
 * TWL4030
 */
121 122
#define CONFIG_TWL4030_POWER
#define CONFIG_TWL4030_LED
M
Mike Rapoport 已提交
123 124 125 126 127 128 129 130 131 132 133 134

/*
 * Board NAND Info.
 */
#define CONFIG_NAND_OMAP_GPMC
#define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
							/* to access nand */
#define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
							/* to access nand at */
							/* CS0 */
#define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
							/* devices */
135

M
Mike Rapoport 已提交
136 137 138 139
/* Environment information */
#define CONFIG_EXTRA_ENV_SETTINGS \
	"loadaddr=0x82000000\0" \
	"usbtty=cdc_acm\0" \
140
	"console=ttyO2,115200n8\0" \
M
Mike Rapoport 已提交
141 142 143 144 145 146
	"mpurate=500\0" \
	"vram=12M\0" \
	"dvimode=1024x768MR-16@60\0" \
	"defaultdisplay=dvi\0" \
	"mmcdev=0\0" \
	"mmcroot=/dev/mmcblk0p2 rw\0" \
I
Igor Grinberg 已提交
147
	"mmcrootfstype=ext4 rootwait\0" \
M
Mike Rapoport 已提交
148
	"nandroot=/dev/mtdblock4 rw\0" \
I
Igor Grinberg 已提交
149
	"nandrootfstype=ubifs\0" \
M
Mike Rapoport 已提交
150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
	"mmcargs=setenv bootargs console=${console} " \
		"mpurate=${mpurate} " \
		"vram=${vram} " \
		"omapfb.mode=dvi:${dvimode} " \
		"omapdss.def_disp=${defaultdisplay} " \
		"root=${mmcroot} " \
		"rootfstype=${mmcrootfstype}\0" \
	"nandargs=setenv bootargs console=${console} " \
		"mpurate=${mpurate} " \
		"vram=${vram} " \
		"omapfb.mode=dvi:${dvimode} " \
		"omapdss.def_disp=${defaultdisplay} " \
		"root=${nandroot} " \
		"rootfstype=${nandrootfstype}\0" \
	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
	"bootscript=echo Running bootscript from mmc ...; " \
		"source ${loadaddr}\0" \
	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
	"mmcboot=echo Booting from mmc ...; " \
		"run mmcargs; " \
		"bootm ${loadaddr}\0" \
	"nandboot=echo Booting from nand ...; " \
		"run nandargs; " \
I
Igor Grinberg 已提交
173
		"nand read ${loadaddr} 2a0000 400000; " \
M
Mike Rapoport 已提交
174 175 176
		"bootm ${loadaddr}\0" \

#define CONFIG_BOOTCOMMAND \
A
Andrew Bradford 已提交
177
	"mmc dev ${mmcdev}; if mmc rescan; then " \
M
Mike Rapoport 已提交
178 179 180 181 182 183 184 185 186 187 188 189 190
		"if run loadbootscript; then " \
			"run bootscript; " \
		"else " \
			"if run loaduimage; then " \
				"run mmcboot; " \
			"else run nandboot; " \
			"fi; " \
		"fi; " \
	"else run nandboot; fi"

/*
 * Miscellaneous configurable options
 */
I
Igor Grinberg 已提交
191 192 193
#define CONFIG_AUTO_COMPLETE
#define CONFIG_CMDLINE_EDITING
#define CONFIG_TIMESTAMP
194
#define CONFIG_SYS_AUTOLOAD		"no"
M
Mike Rapoport 已提交
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
#define CONFIG_SYS_LONGHELP		/* undef to save memory */
#define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
/* Print Buffer Size */
#define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
					sizeof(CONFIG_SYS_PROMPT) + 16)
#define CONFIG_SYS_MAXARGS		16	/* max number of command args */
/* Boot Argument Buffer Size */
#define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)

#define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)	/* memtest */
								/* works on */
#define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
					0x01F00000) /* 31MB */

#define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0)	/* default */
							/* load address */

/*
 * OMAP3 has 12 GP timers, they can be driven by the system clock
 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
 * This rate is divided by a local divisor.
 */
#define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
#define CONFIG_SYS_PTV			2       /* Divisor: 2^(PTV+1) => 8 */

/*-----------------------------------------------------------------------
 * Physical Memory Map
 */
#define CONFIG_NR_DRAM_BANKS	1	/* CS1 is never populated */
#define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0

/*-----------------------------------------------------------------------
 * FLASH and environment organization
 */

/* **** PISMO SUPPORT *** */
/* Monitor at start of flash */
#define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
233
#define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
M
Mike Rapoport 已提交
234

235
#define CONFIG_ENV_IS_IN_NAND
M
Mike Rapoport 已提交
236
#define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
237
#define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
M
Mike Rapoport 已提交
238 239 240 241 242
#define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET

#if defined(CONFIG_CMD_NET)
#define CONFIG_SMC911X
#define CONFIG_SMC911X_32_BIT
243 244 245
#define CM_T3X_SMC911X_BASE	0x2C000000
#define SB_T35_SMC911X_BASE	(CM_T3X_SMC911X_BASE + (16 << 20))
#define CONFIG_SMC911X_BASE	CM_T3X_SMC911X_BASE
M
Mike Rapoport 已提交
246 247 248 249 250 251 252 253 254 255
#endif /* (CONFIG_CMD_NET) */

/* additions for new relocation code, must be added to all boards */
#define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
#define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
#define CONFIG_SYS_INIT_RAM_SIZE	0x800
#define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR +	\
					 CONFIG_SYS_INIT_RAM_SIZE -	\
					 GENERATED_GBL_DATA_SIZE)

256
/* Status LED */
257 258
#define CONFIG_STATUS_LED		/* Status LED enabled */
#define CONFIG_BOARD_SPECIFIC_LED
259 260 261 262
#define CONFIG_GPIO_LED
#define GREEN_LED_GPIO			186 /* CM-T35 Green LED is GPIO186 */
#define GREEN_LED_DEV			0
#define STATUS_LED_BIT			GREEN_LED_GPIO
263 264
#define STATUS_LED_STATE		STATUS_LED_ON
#define STATUS_LED_PERIOD		(CONFIG_SYS_HZ / 2)
265
#define STATUS_LED_BOOT			GREEN_LED_DEV
266

267 268
#define CONFIG_SPLASHIMAGE_GUARD

269 270
/* GPIO banks */
#ifdef CONFIG_STATUS_LED
271
#define CONFIG_OMAP3_GPIO_6	/* GPIO186 is in GPIO bank 6  */
272 273
#endif

274 275
/* Display Configuration */
#define CONFIG_OMAP3_GPIO_2
276
#define CONFIG_OMAP3_GPIO_5
277 278 279
#define CONFIG_VIDEO_OMAP3
#define LCD_BPP		LCD_COLOR16

280
#define CONFIG_SPLASH_SCREEN
281
#define CONFIG_SPLASH_SOURCE
282 283
#define CONFIG_CMD_BMP
#define CONFIG_BMP_16BPP
N
Nikita Kiryanov 已提交
284 285 286
#define CONFIG_SCF0403_LCD

#define CONFIG_OMAP3_SPI
287

288 289 290 291
/* Defines for SPL */
#define CONFIG_SPL_FRAMEWORK
#define CONFIG_SPL_NAND_SIMPLE

292
#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION	1
293
#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME	"u-boot.img"
294 295 296 297 298 299

#define CONFIG_SPL_BOARD_INIT
#define CONFIG_SPL_NAND_BASE
#define CONFIG_SPL_NAND_DRIVERS
#define CONFIG_SPL_NAND_ECC
#define CONFIG_SPL_OMAP3_ID_NAND
300
#define CONFIG_SPL_LDSCRIPT		"arch/arm/mach-omap2/u-boot-spl.lds"
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322

/* NAND boot config */
#define CONFIG_SYS_NAND_5_ADDR_CYCLE
#define CONFIG_SYS_NAND_PAGE_COUNT	64
#define CONFIG_SYS_NAND_PAGE_SIZE	2048
#define CONFIG_SYS_NAND_OOBSIZE		64
#define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
#define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
/*
 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
 */
#define CONFIG_SYS_NAND_ECCPOS		{ 1, 2, 3, 4, 5, 6, 7, 8, 9, \
					 10, 11, 12 }
#define CONFIG_SYS_NAND_ECCSIZE		512
#define CONFIG_SYS_NAND_ECCBYTES	3
#define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_HAM1_CODE_HW

#define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
#define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000

#define CONFIG_SPL_TEXT_BASE		0x40200800
323 324
#define CONFIG_SPL_MAX_SIZE		(SRAM_SCRATCH_SPACE_ADDR - \
					 CONFIG_SPL_TEXT_BASE)
325 326 327 328 329 330 331 332 333 334 335 336 337

/*
 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
 * older x-loader implementations. And move the BSS area so that it
 * doesn't overlap with TEXT_BASE.
 */
#define CONFIG_SYS_TEXT_BASE		0x80008000
#define CONFIG_SPL_BSS_START_ADDR	0x80100000
#define CONFIG_SPL_BSS_MAX_SIZE		0x80000		/* 512 KB */

#define CONFIG_SYS_SPL_MALLOC_START	0x80208000
#define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000

338 339 340 341 342 343 344 345 346 347 348
/* EEPROM */
#define CONFIG_CMD_EEPROM
#define CONFIG_ENV_EEPROM_IS_ON_I2C
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	4
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	5
#define CONFIG_SYS_EEPROM_SIZE			256

#define CONFIG_CMD_EEPROM_LAYOUT
#define CONFIG_EEPROM_LAYOUT_HELP_STRING "legacy, v1, v2, v3"

M
Mike Rapoport 已提交
349
#endif /* __CONFIG_H */